blob: 7e08e466b8ad370465fbc3f6e6e99fd78e8d07aa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/atomic.h>
31#include <asm/io.h>
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +090048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
55int iommu_fullflush = 1;
56
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Ingo Molnar05fccb02008-01-30 13:30:12 +010083static int need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090085static unsigned long alloc_iommu(struct device *dev, int size,
FUJITA Tomonoriecef5332008-09-24 20:48:36 +090086 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010087{
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080089 unsigned long boundary_size;
90 unsigned long base_index;
91
92 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
93 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040094 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080095 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Ingo Molnar05fccb02008-01-30 13:30:12 +010097 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +090098 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonoribee44f22008-09-12 19:42:35 +090099 size, base_index, boundary_size, align_mask);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900100 if (offset == -1) {
FUJITA Tomonoribee44f22008-09-12 19:42:35 +0900101 need_flush = 1;
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900103 size, base_index, boundary_size,
104 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 next_bit = offset+size;
108 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 next_bit = 0;
110 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100111 }
112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 if (iommu_fullflush)
114 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100118}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800125 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Ingo Molnar05fccb02008-01-30 13:30:12 +0100129/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * Use global flush state to avoid races with multiple flushers.
131 */
Andi Kleena32073b2006-06-26 13:56:40 +0200132static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200137 if (need_flush) {
138 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 need_flush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100142}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#ifdef CONFIG_IOMMU_LEAK
145
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146#define SET_LEAK(x) \
147 do { \
148 if (iommu_leak_tab) \
149 iommu_leak_tab[x] = __builtin_return_address(0);\
150 } while (0)
151
152#define CLEAR_LEAK(x) \
153 do { \
154 if (iommu_leak_tab) \
155 iommu_leak_tab[x] = NULL; \
156 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200161static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162
Joerg Roedel79da0872007-10-24 12:49:49 +0200163static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100166 static int dump;
167
168 if (dump || !iommu_leak_tab)
169 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100171 show_stack(NULL, NULL);
172
173 /* Very crude. dump some from the end of the table too */
174 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
175 iommu_leak_pages);
176 for (i = 0; i < iommu_leak_pages; i += 2) {
177 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Arjan van de Venbc850d62008-01-30 13:33:07 +0100178 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100179 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
180 }
181 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100184# define SET_LEAK(x)
185# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#endif
187
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100188static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100190 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 * Ran out of IOMMU space for this operation. This is very bad.
192 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100193 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 * let the Northbridge deal with it. This will result in garbage
195 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100198 */
199
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200200 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100202 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
204 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100205 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
206 panic(KERN_ERR
207 "PCI-DMA: Random memory would be DMAed\n");
208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100210 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Ingo Molnar05fccb02008-01-30 13:30:12 +0100214static inline int
215need_iommu(struct device *dev, unsigned long addr, size_t size)
216{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900217 return force_iommu ||
218 !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100219}
220
221static inline int
222nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
223{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900224 return !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/* Map a single continuous physical area into the IOMMU.
228 * Caller needs to check if the iommu is needed and flush.
229 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100230static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900231 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100232{
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200233 unsigned long npages = iommu_num_pages(phys_mem, size);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900234 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 if (iommu_page == -1) {
238 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100239 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 if (panic_on_overflow)
241 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100242 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 return bad_dma_address;
244 }
245
246 for (i = 0; i < npages; i++) {
247 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
248 SET_LEAK(iommu_page + i);
249 phys_mem += PAGE_SIZE;
250 }
251 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
252}
253
254/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100255static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200256gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257{
Ingo Molnar2be62142008-04-19 19:19:56 +0200258 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200261 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Ingo Molnar2be62142008-04-19 19:19:56 +0200263 if (!need_iommu(dev, paddr, size))
264 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900266 bus = dma_map_area(dev, paddr, size, dir, 0);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900267 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100268
269 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100270}
271
272/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200273 * Free a DMA mapping.
274 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200275static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100276 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200277{
278 unsigned long iommu_page;
279 int npages;
280 int i;
281
282 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
283 dma_addr >= iommu_bus_base + iommu_size)
284 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100285
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200286 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200287 npages = iommu_num_pages(dma_addr, size);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200288 for (i = 0; i < npages; i++) {
289 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
290 CLEAR_LEAK(iommu_page + i);
291 }
292 free_iommu(iommu_page, npages);
293}
294
295/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100296 * Wrapper for pci_unmap_single working with scatterlists.
297 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100298static void
299gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100300{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200301 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100302 int i;
303
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200304 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100305 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100306 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200307 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100308 }
309}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311/* Fallback for dma_map_sg in case of overflow */
312static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
313 int nents, int dir)
314{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200315 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 int i;
317
318#ifdef CONFIG_IOMMU_DEBUG
319 printk(KERN_DEBUG "dma_map_sg overflow\n");
320#endif
321
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200322 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200323 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100324
325 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900326 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100327 if (addr == bad_dma_address) {
328 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100329 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100330 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 sg[0].dma_length = 0;
332 break;
333 }
334 }
335 s->dma_address = addr;
336 s->dma_length = s->length;
337 }
Andi Kleena32073b2006-06-26 13:56:40 +0200338 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 return nents;
341}
342
343/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800344static int __dma_map_cont(struct device *dev, struct scatterlist *start,
345 int nelems, struct scatterlist *sout,
346 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900348 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
349 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200350 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 int i;
352
353 if (iommu_start == -1)
354 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200355
356 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 unsigned long pages, addr;
358 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100359
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200360 BUG_ON(s != start && s->offset);
361 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 sout->dma_address = iommu_bus_base;
363 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
364 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100365 } else {
366 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
368
369 addr = phys_addr;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200370 pages = iommu_num_pages(s->offset, s->length);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100371 while (pages--) {
372 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 SET_LEAK(iommu_page);
374 addr += PAGE_SIZE;
375 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800376 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100377 }
378 BUG_ON(iommu_page - iommu_start != pages);
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return 0;
381}
382
Ingo Molnar05fccb02008-01-30 13:30:12 +0100383static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800384dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
385 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200387 if (!need) {
388 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200389 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200390 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200392 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800393 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396/*
397 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100398 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100400static int
401gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200403 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100404 int need = 0, nextneed, i, out, start;
405 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800406 unsigned int seg_size;
407 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Ingo Molnar05fccb02008-01-30 13:30:12 +0100409 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 return 0;
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200413 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 out = 0;
416 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200417 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800418 seg_size = 0;
419 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200420 ps = NULL; /* shut up gcc */
421 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200422 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Ingo Molnar05fccb02008-01-30 13:30:12 +0100424 s->dma_address = addr;
425 BUG_ON(s->length == 0);
426
427 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* Handle the previous not yet processed entries */
430 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100431 /*
432 * Can only merge when the last chunk ends on a
433 * page boundary and the new one doesn't have an
434 * offset.
435 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800437 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200438 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800439 if (dma_map_cont(dev, start_sg, i - start,
440 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 goto error;
442 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800443 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200444 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200446 start = i;
447 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 }
449 }
450
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800451 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 need = nextneed;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200453 pages += iommu_num_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200454 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800456 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 goto error;
458 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200459 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200460 if (out < nents) {
461 sgmap = sg_next(sgmap);
462 sgmap->dma_length = 0;
463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 return out;
465
466error:
Andi Kleena32073b2006-06-26 13:56:40 +0200467 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200468 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100469
Kevin VanMarena1002a42006-02-03 21:51:32 +0100470 /* When it was forced or merged try again in a dumb way */
471 if (force_iommu || iommu_merge) {
472 out = dma_map_sg_nonforce(dev, sg, nents, dir);
473 if (out > 0)
474 return out;
475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 if (panic_on_overflow)
477 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100478
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100479 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200480 for_each_sg(sg, s, nents, i)
481 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100483}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Joerg Roedel94581092008-08-19 16:32:39 +0200485/* allocate and map a coherent mapping */
486static void *
487gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
488 gfp_t flag)
489{
490 void *vaddr;
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900491 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900492 unsigned long align_mask;
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900493 u64 dma_mask = dma_alloc_coherent_mask(dev, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200494
495 vaddr = (void *)__get_free_pages(flag | __GFP_ZERO, get_order(size));
496 if (!vaddr)
497 return NULL;
498
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900499 paddr = virt_to_phys(vaddr);
500 if (is_buffer_dma_capable(dma_mask, paddr, size)) {
501 *dma_addr = paddr;
502 return vaddr;
503 }
504
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900505 align_mask = (1UL << get_order(size)) - 1;
506
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900507 *dma_addr = dma_map_area(dev, paddr, size, DMA_BIDIRECTIONAL,
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900508 align_mask);
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900509 flush_gart();
510
Joerg Roedel94581092008-08-19 16:32:39 +0200511 if (*dma_addr != bad_dma_address)
512 return vaddr;
513
514 free_pages((unsigned long)vaddr, get_order(size));
515
516 return NULL;
517}
518
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200519/* free a coherent mapping */
520static void
521gart_free_coherent(struct device *dev, size_t size, void *vaddr,
522 dma_addr_t dma_addr)
523{
524 gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
525 free_pages((unsigned long)vaddr, get_order(size));
526}
527
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100528static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100531{
532 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Ingo Molnar05fccb02008-01-30 13:30:12 +0100534 if (!iommu_size) {
535 iommu_size = aper_size;
536 if (!no_agp)
537 iommu_size /= 2;
538 }
539
540 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100541 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Ingo Molnar05fccb02008-01-30 13:30:12 +0100543 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545 "PCI-DMA: Warning: Small IOMMU %luMB."
546 " Consider increasing the AGP aperture in BIOS\n",
547 iommu_size >> 20);
548 }
549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100551}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Ingo Molnar05fccb02008-01-30 13:30:12 +0100553static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
554{
555 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200558 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
559 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100560 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Ingo Molnar05fccb02008-01-30 13:30:12 +0100562 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 aper_base <<= 25;
564
Ingo Molnar05fccb02008-01-30 13:30:12 +0100565 aper_size = (32 * 1024 * 1024) << aper_order;
566 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 aper_base = 0;
568
569 *size = aper_size;
570 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100571}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200573static void enable_gart_translations(void)
574{
575 int i;
576
577 for (i = 0; i < num_k8_northbridges; i++) {
578 struct pci_dev *dev = k8_northbridges[i];
579
580 enable_gart_translation(dev, __pa(agp_gatt_table));
581 }
582}
583
584/*
585 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
586 * resume in the same way as they are handled in gart_iommu_hole_init().
587 */
588static bool fix_up_north_bridges;
589static u32 aperture_order;
590static u32 aperture_alloc;
591
592void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
593{
594 fix_up_north_bridges = true;
595 aperture_order = aper_order;
596 aperture_alloc = aper_alloc;
597}
598
Pavel Machekcd763742008-05-29 00:30:21 -0700599static int gart_resume(struct sys_device *dev)
600{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200601 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
602
603 if (fix_up_north_bridges) {
604 int i;
605
606 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
607
608 for (i = 0; i < num_k8_northbridges; i++) {
609 struct pci_dev *dev = k8_northbridges[i];
610
611 /*
612 * Don't enable translations just yet. That is the next
613 * step. Restore the pre-suspend aperture settings.
614 */
615 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
616 aperture_order << 1);
617 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
618 aperture_alloc >> 25);
619 }
620 }
621
622 enable_gart_translations();
623
Pavel Machekcd763742008-05-29 00:30:21 -0700624 return 0;
625}
626
627static int gart_suspend(struct sys_device *dev, pm_message_t state)
628{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200629 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700630}
631
632static struct sysdev_class gart_sysdev_class = {
633 .name = "gart",
634 .suspend = gart_suspend,
635 .resume = gart_resume,
636
637};
638
639static struct sys_device device_gart = {
640 .id = 0,
641 .cls = &gart_sysdev_class,
642};
643
Ingo Molnar05fccb02008-01-30 13:30:12 +0100644/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100646 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 */
648static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100649{
650 unsigned aper_size, gatt_size, new_aper_size;
651 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 struct pci_dev *dev;
653 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700654 int i, error;
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700655 unsigned long start_pfn, end_pfn;
Andi Kleena32073b2006-06-26 13:56:40 +0200656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
658 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200659 dev = NULL;
660 for (i = 0; i < num_k8_northbridges; i++) {
661 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100662 new_aper_base = read_aperture(dev, &new_aper_size);
663 if (!new_aper_base)
664 goto nommu;
665
666 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 aper_size = new_aper_size;
668 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100669 }
670 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 goto nommu;
672 }
673 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100674 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100676 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Ingo Molnar05fccb02008-01-30 13:30:12 +0100678 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
679 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
680 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200681 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100682 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200683 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200684
Ingo Molnar05fccb02008-01-30 13:30:12 +0100685 memset(gatt, 0, gatt_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200687
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200688 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700689
690 error = sysdev_class_register(&gart_sysdev_class);
691 if (!error)
692 error = sysdev_register(&device_gart);
693 if (error)
694 panic("Could not register gart_sysdev -- would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200695
Andi Kleena32073b2006-06-26 13:56:40 +0200696 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100697
698 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
699 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700700
701 /* need to map that range */
702 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
703 if (end_pfn > max_low_pfn_mapped) {
Yinghai Lu32b23e92008-07-13 14:29:41 -0700704 start_pfn = (aper_base>>PAGE_SHIFT);
705 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return 0;
708
709 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100710 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200711 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
712 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100713 return -1;
714}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716extern int agp_amd64_init(void);
717
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700718static struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100719 .map_single = gart_map_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100720 .unmap_single = gart_unmap_single,
721 .sync_single_for_cpu = NULL,
722 .sync_single_for_device = NULL,
723 .sync_single_range_for_cpu = NULL,
724 .sync_single_range_for_device = NULL,
725 .sync_sg_for_cpu = NULL,
726 .sync_sg_for_device = NULL,
727 .map_sg = gart_map_sg,
728 .unmap_sg = gart_unmap_sg,
Joerg Roedel94581092008-08-19 16:32:39 +0200729 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200730 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100731};
732
Yinghai Lubc2cea62007-07-21 17:11:28 +0200733void gart_iommu_shutdown(void)
734{
735 struct pci_dev *dev;
736 int i;
737
738 if (no_agp && (dma_ops != &gart_dma_ops))
739 return;
740
Ingo Molnar05fccb02008-01-30 13:30:12 +0100741 for (i = 0; i < num_k8_northbridges; i++) {
742 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200743
Ingo Molnar05fccb02008-01-30 13:30:12 +0100744 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200745 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200746
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200747 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200748
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200749 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100750 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200751}
752
Jon Mason0dc243a2006-06-26 13:58:11 +0200753void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100754{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 unsigned long iommu_start;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100757 unsigned long aper_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 unsigned long scratch;
759 long i;
760
Andi Kleena32073b2006-06-26 13:56:40 +0200761 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
762 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200763 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200764 }
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100767 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768#else
769 /* Makefile puts PCI initialization via subsys_initcall first. */
770 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100771 no_agp = no_agp ||
772 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100774#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Jon Mason60b08c62006-02-26 04:18:22 +0100776 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200777 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100778
Jon Mason8d4f6b92006-06-26 13:58:05 +0200779 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200780 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200781 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700784 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200785 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700787 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200788 printk(KERN_WARNING "More than 4GB of memory "
789 "but GART IOMMU not available.\n"
790 KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100791 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200792 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 }
794
Jon Mason5b7b6442006-02-03 21:51:59 +0100795 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100796 aper_size = info.aper_size * 1024 * 1024;
797 iommu_size = check_iommu_size(info.aper_base, aper_size);
798 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Ingo Molnar05fccb02008-01-30 13:30:12 +0100800 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
801 get_order(iommu_pages/8));
802 if (!iommu_gart_bitmap)
803 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 memset(iommu_gart_bitmap, 0, iommu_pages/8);
805
806#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100807 if (leak_trace) {
808 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 get_order(iommu_pages*sizeof(void *)));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100810 if (iommu_leak_tab)
811 memset(iommu_leak_tab, 0, iommu_pages * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100813 printk(KERN_DEBUG
814 "PCI-DMA: Cannot allocate leak trace area\n");
815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816#endif
817
Ingo Molnar05fccb02008-01-30 13:30:12 +0100818 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100820 * Reserve some invalid pages at the beginning of the GART.
821 */
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900822 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Ingo Molnar05fccb02008-01-30 13:30:12 +0100824 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 printk(KERN_INFO
826 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100827 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Ingo Molnar05fccb02008-01-30 13:30:12 +0100829 iommu_start = aper_size - iommu_size;
830 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 bad_dma_address = iommu_bus_base;
832 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
833
Ingo Molnar05fccb02008-01-30 13:30:12 +0100834 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 * Unmap the IOMMU part of the GART. The alias of the page is
836 * always mapped with cache enabled and there is no full cache
837 * coherency across the GART remapping. The unmapping avoids
838 * automatic prefetches from the CPU allocating cache lines in
839 * there. All CPU accesses are done via the direct mapping to
840 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100841 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100843 set_memory_np((unsigned long)__va(iommu_bus_base),
844 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100845 /*
846 * Tricky. The GART table remaps the physical memory range,
847 * so the CPU wont notice potential aliases and if the memory
848 * is remapped to UC later on, we might surprise the PCI devices
849 * with a stray writeout of a cacheline. So play it sure and
850 * do an explicit, full-scale wbinvd() _after_ having marked all
851 * the pages as Not-Present:
852 */
853 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Ingo Molnar05fccb02008-01-30 13:30:12 +0100855 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200856 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100857 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200859 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100861 scratch = get_zeroed_page(GFP_KERNEL);
862 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 panic("Cannot allocate iommu scratch page");
864 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100865 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 iommu_gatt_base[i] = gart_unmapped_entry;
867
Andi Kleena32073b2006-06-26 13:56:40 +0200868 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100870}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Sam Ravnborg43999d92007-03-16 21:07:36 +0100872void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100873{
874 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100877 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100878 leak_trace = 1;
879 p += 4;
880 if (*p == '=') ++p;
881 if (isdigit(*p) && get_option(&p, &arg))
882 iommu_leak_pages = arg;
883 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100885 if (isdigit(*p) && get_option(&p, &arg))
886 iommu_size = arg;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900887 if (!strncmp(p, "fullflush", 8))
888 iommu_fullflush = 1;
889 if (!strncmp(p, "nofullflush", 11))
890 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100891 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100892 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100893 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100894 fix_aperture = 0;
895 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100896 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200897 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100898 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200899 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100900 if (!strncmp(p, "memaper", 7)) {
901 fallback_aper_force = 1;
902 p += 7;
903 if (*p == '=') {
904 ++p;
905 if (get_option(&p, &arg))
906 fallback_aper_order = arg;
907 }
908 }
909}