blob: 2430b6ad6a8592d6ef54751556b1d0ec3e0e663b [file] [log] [blame]
David Howells718dced2012-10-04 18:21:50 +01001/*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#ifndef _UAPI_I915_DRM_H_
28#define _UAPI_I915_DRM_H_
29
30#include <drm/drm.h>
31
32/* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
34 */
35
36
37/* Each region is a minimum of 16k, and there are at most 255 of them.
38 */
39#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
40 * of chars for next/prev indices */
41#define I915_LOG_MIN_TEX_REGION_SIZE 14
42
43typedef struct _drm_i915_init {
44 enum {
45 I915_INIT_DMA = 0x01,
46 I915_CLEANUP_DMA = 0x02,
47 I915_RESUME_DMA = 0x03
48 } func;
49 unsigned int mmio_offset;
50 int sarea_priv_offset;
51 unsigned int ring_start;
52 unsigned int ring_end;
53 unsigned int ring_size;
54 unsigned int front_offset;
55 unsigned int back_offset;
56 unsigned int depth_offset;
57 unsigned int w;
58 unsigned int h;
59 unsigned int pitch;
60 unsigned int pitch_bits;
61 unsigned int back_pitch;
62 unsigned int depth_pitch;
63 unsigned int cpp;
64 unsigned int chipset;
65} drm_i915_init_t;
66
67typedef struct _drm_i915_sarea {
68 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
69 int last_upload; /* last time texture was uploaded */
70 int last_enqueue; /* last time a buffer was enqueued */
71 int last_dispatch; /* age of the most recently dispatched buffer */
72 int ctxOwner; /* last context to upload state */
73 int texAge;
74 int pf_enabled; /* is pageflipping allowed? */
75 int pf_active;
76 int pf_current_page; /* which buffer is being displayed? */
77 int perf_boxes; /* performance boxes to be displayed */
78 int width, height; /* screen size in pixels */
79
80 drm_handle_t front_handle;
81 int front_offset;
82 int front_size;
83
84 drm_handle_t back_handle;
85 int back_offset;
86 int back_size;
87
88 drm_handle_t depth_handle;
89 int depth_offset;
90 int depth_size;
91
92 drm_handle_t tex_handle;
93 int tex_offset;
94 int tex_size;
95 int log_tex_granularity;
96 int pitch;
97 int rotation; /* 0, 90, 180 or 270 */
98 int rotated_offset;
99 int rotated_size;
100 int rotated_pitch;
101 int virtualX, virtualY;
102
103 unsigned int front_tiled;
104 unsigned int back_tiled;
105 unsigned int depth_tiled;
106 unsigned int rotated_tiled;
107 unsigned int rotated2_tiled;
108
109 int pipeA_x;
110 int pipeA_y;
111 int pipeA_w;
112 int pipeA_h;
113 int pipeB_x;
114 int pipeB_y;
115 int pipeB_w;
116 int pipeB_h;
117
118 /* fill out some space for old userspace triple buffer */
119 drm_handle_t unused_handle;
120 __u32 unused1, unused2, unused3;
121
122 /* buffer object handles for static buffers. May change
123 * over the lifetime of the client.
124 */
125 __u32 front_bo_handle;
126 __u32 back_bo_handle;
127 __u32 unused_bo_handle;
128 __u32 depth_bo_handle;
129
130} drm_i915_sarea_t;
131
132/* due to userspace building against these headers we need some compat here */
133#define planeA_x pipeA_x
134#define planeA_y pipeA_y
135#define planeA_w pipeA_w
136#define planeA_h pipeA_h
137#define planeB_x pipeB_x
138#define planeB_y pipeB_y
139#define planeB_w pipeB_w
140#define planeB_h pipeB_h
141
142/* Flags for perf_boxes
143 */
144#define I915_BOX_RING_EMPTY 0x1
145#define I915_BOX_FLIP 0x2
146#define I915_BOX_WAIT 0x4
147#define I915_BOX_TEXTURE_LOAD 0x8
148#define I915_BOX_LOST_CONTEXT 0x10
149
150/* I915 specific ioctls
151 * The device specific ioctl range is 0x40 to 0x79.
152 */
153#define DRM_I915_INIT 0x00
154#define DRM_I915_FLUSH 0x01
155#define DRM_I915_FLIP 0x02
156#define DRM_I915_BATCHBUFFER 0x03
157#define DRM_I915_IRQ_EMIT 0x04
158#define DRM_I915_IRQ_WAIT 0x05
159#define DRM_I915_GETPARAM 0x06
160#define DRM_I915_SETPARAM 0x07
161#define DRM_I915_ALLOC 0x08
162#define DRM_I915_FREE 0x09
163#define DRM_I915_INIT_HEAP 0x0a
164#define DRM_I915_CMDBUFFER 0x0b
165#define DRM_I915_DESTROY_HEAP 0x0c
166#define DRM_I915_SET_VBLANK_PIPE 0x0d
167#define DRM_I915_GET_VBLANK_PIPE 0x0e
168#define DRM_I915_VBLANK_SWAP 0x0f
169#define DRM_I915_HWS_ADDR 0x11
170#define DRM_I915_GEM_INIT 0x13
171#define DRM_I915_GEM_EXECBUFFER 0x14
172#define DRM_I915_GEM_PIN 0x15
173#define DRM_I915_GEM_UNPIN 0x16
174#define DRM_I915_GEM_BUSY 0x17
175#define DRM_I915_GEM_THROTTLE 0x18
176#define DRM_I915_GEM_ENTERVT 0x19
177#define DRM_I915_GEM_LEAVEVT 0x1a
178#define DRM_I915_GEM_CREATE 0x1b
179#define DRM_I915_GEM_PREAD 0x1c
180#define DRM_I915_GEM_PWRITE 0x1d
181#define DRM_I915_GEM_MMAP 0x1e
182#define DRM_I915_GEM_SET_DOMAIN 0x1f
183#define DRM_I915_GEM_SW_FINISH 0x20
184#define DRM_I915_GEM_SET_TILING 0x21
185#define DRM_I915_GEM_GET_TILING 0x22
186#define DRM_I915_GEM_GET_APERTURE 0x23
187#define DRM_I915_GEM_MMAP_GTT 0x24
188#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
189#define DRM_I915_GEM_MADVISE 0x26
190#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
191#define DRM_I915_OVERLAY_ATTRS 0x28
192#define DRM_I915_GEM_EXECBUFFER2 0x29
193#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
194#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
195#define DRM_I915_GEM_WAIT 0x2c
196#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
197#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
198#define DRM_I915_GEM_SET_CACHING 0x2f
199#define DRM_I915_GEM_GET_CACHING 0x30
200#define DRM_I915_REG_READ 0x31
201
202#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
203#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
204#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
205#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
206#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
207#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
208#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
209#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
210#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
211#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
212#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
213#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
214#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
215#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
216#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
217#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
218#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
219#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
220#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
221#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
222#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
223#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
224#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
225#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
226#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
227#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
228#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
229#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
230#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
231#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
232#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
233#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
234#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
235#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
236#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
237#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
238#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
239#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
240#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
241#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
242#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
243#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
244#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
245#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
246#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
247#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
248#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
249#define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
250
251/* Allow drivers to submit batchbuffers directly to hardware, relying
252 * on the security mechanisms provided by hardware.
253 */
254typedef struct drm_i915_batchbuffer {
255 int start; /* agp offset */
256 int used; /* nr bytes in use */
257 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
258 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
259 int num_cliprects; /* mulitpass with multiple cliprects? */
260 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
261} drm_i915_batchbuffer_t;
262
263/* As above, but pass a pointer to userspace buffer which can be
264 * validated by the kernel prior to sending to hardware.
265 */
266typedef struct _drm_i915_cmdbuffer {
267 char __user *buf; /* pointer to userspace command buffer */
268 int sz; /* nr bytes in buf */
269 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
270 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
271 int num_cliprects; /* mulitpass with multiple cliprects? */
272 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
273} drm_i915_cmdbuffer_t;
274
275/* Userspace can request & wait on irq's:
276 */
277typedef struct drm_i915_irq_emit {
278 int __user *irq_seq;
279} drm_i915_irq_emit_t;
280
281typedef struct drm_i915_irq_wait {
282 int irq_seq;
283} drm_i915_irq_wait_t;
284
285/* Ioctl to query kernel params:
286 */
287#define I915_PARAM_IRQ_ACTIVE 1
288#define I915_PARAM_ALLOW_BATCHBUFFER 2
289#define I915_PARAM_LAST_DISPATCH 3
290#define I915_PARAM_CHIPSET_ID 4
291#define I915_PARAM_HAS_GEM 5
292#define I915_PARAM_NUM_FENCES_AVAIL 6
293#define I915_PARAM_HAS_OVERLAY 7
294#define I915_PARAM_HAS_PAGEFLIPPING 8
295#define I915_PARAM_HAS_EXECBUF2 9
296#define I915_PARAM_HAS_BSD 10
297#define I915_PARAM_HAS_BLT 11
298#define I915_PARAM_HAS_RELAXED_FENCING 12
299#define I915_PARAM_HAS_COHERENT_RINGS 13
300#define I915_PARAM_HAS_EXEC_CONSTANTS 14
301#define I915_PARAM_HAS_RELAXED_DELTA 15
302#define I915_PARAM_HAS_GEN7_SOL_RESET 16
303#define I915_PARAM_HAS_LLC 17
304#define I915_PARAM_HAS_ALIASING_PPGTT 18
305#define I915_PARAM_HAS_WAIT_TIMEOUT 19
306#define I915_PARAM_HAS_SEMAPHORES 20
307#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
308#define I915_PARAM_RSVD_FOR_FUTURE_USE 22
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200309#define I915_PARAM_HAS_SECURE_BATCHES 23
Daniel Vetterb45305f2012-12-17 16:21:27 +0100310#define I915_PARAM_HAS_PINNED_BATCHES 24
Daniel Vettered5982e2013-01-17 22:23:36 +0100311#define I915_PARAM_HAS_EXEC_NO_RELOC 25
David Howells718dced2012-10-04 18:21:50 +0100312
313typedef struct drm_i915_getparam {
314 int param;
315 int __user *value;
316} drm_i915_getparam_t;
317
318/* Ioctl to set kernel params:
319 */
320#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
321#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
322#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
323#define I915_SETPARAM_NUM_USED_FENCES 4
324
325typedef struct drm_i915_setparam {
326 int param;
327 int value;
328} drm_i915_setparam_t;
329
330/* A memory manager for regions of shared memory:
331 */
332#define I915_MEM_REGION_AGP 1
333
334typedef struct drm_i915_mem_alloc {
335 int region;
336 int alignment;
337 int size;
338 int __user *region_offset; /* offset from start of fb or agp */
339} drm_i915_mem_alloc_t;
340
341typedef struct drm_i915_mem_free {
342 int region;
343 int region_offset;
344} drm_i915_mem_free_t;
345
346typedef struct drm_i915_mem_init_heap {
347 int region;
348 int size;
349 int start;
350} drm_i915_mem_init_heap_t;
351
352/* Allow memory manager to be torn down and re-initialized (eg on
353 * rotate):
354 */
355typedef struct drm_i915_mem_destroy_heap {
356 int region;
357} drm_i915_mem_destroy_heap_t;
358
359/* Allow X server to configure which pipes to monitor for vblank signals
360 */
361#define DRM_I915_VBLANK_PIPE_A 1
362#define DRM_I915_VBLANK_PIPE_B 2
363
364typedef struct drm_i915_vblank_pipe {
365 int pipe;
366} drm_i915_vblank_pipe_t;
367
368/* Schedule buffer swap at given vertical blank:
369 */
370typedef struct drm_i915_vblank_swap {
371 drm_drawable_t drawable;
372 enum drm_vblank_seq_type seqtype;
373 unsigned int sequence;
374} drm_i915_vblank_swap_t;
375
376typedef struct drm_i915_hws_addr {
377 __u64 addr;
378} drm_i915_hws_addr_t;
379
380struct drm_i915_gem_init {
381 /**
382 * Beginning offset in the GTT to be managed by the DRM memory
383 * manager.
384 */
385 __u64 gtt_start;
386 /**
387 * Ending offset in the GTT to be managed by the DRM memory
388 * manager.
389 */
390 __u64 gtt_end;
391};
392
393struct drm_i915_gem_create {
394 /**
395 * Requested size for the object.
396 *
397 * The (page-aligned) allocated size for the object will be returned.
398 */
399 __u64 size;
400 /**
401 * Returned handle for the object.
402 *
403 * Object handles are nonzero.
404 */
405 __u32 handle;
406 __u32 pad;
407};
408
409struct drm_i915_gem_pread {
410 /** Handle for the object being read. */
411 __u32 handle;
412 __u32 pad;
413 /** Offset into the object to read from */
414 __u64 offset;
415 /** Length of data to read */
416 __u64 size;
417 /**
418 * Pointer to write the data into.
419 *
420 * This is a fixed-size type for 32/64 compatibility.
421 */
422 __u64 data_ptr;
423};
424
425struct drm_i915_gem_pwrite {
426 /** Handle for the object being written to. */
427 __u32 handle;
428 __u32 pad;
429 /** Offset into the object to write to */
430 __u64 offset;
431 /** Length of data to write */
432 __u64 size;
433 /**
434 * Pointer to read the data from.
435 *
436 * This is a fixed-size type for 32/64 compatibility.
437 */
438 __u64 data_ptr;
439};
440
441struct drm_i915_gem_mmap {
442 /** Handle for the object being mapped. */
443 __u32 handle;
444 __u32 pad;
445 /** Offset in the object to map. */
446 __u64 offset;
447 /**
448 * Length of data to map.
449 *
450 * The value will be page-aligned.
451 */
452 __u64 size;
453 /**
454 * Returned pointer the data was mapped at.
455 *
456 * This is a fixed-size type for 32/64 compatibility.
457 */
458 __u64 addr_ptr;
459};
460
461struct drm_i915_gem_mmap_gtt {
462 /** Handle for the object being mapped. */
463 __u32 handle;
464 __u32 pad;
465 /**
466 * Fake offset to use for subsequent mmap call
467 *
468 * This is a fixed-size type for 32/64 compatibility.
469 */
470 __u64 offset;
471};
472
473struct drm_i915_gem_set_domain {
474 /** Handle for the object */
475 __u32 handle;
476
477 /** New read domains */
478 __u32 read_domains;
479
480 /** New write domain */
481 __u32 write_domain;
482};
483
484struct drm_i915_gem_sw_finish {
485 /** Handle for the object */
486 __u32 handle;
487};
488
489struct drm_i915_gem_relocation_entry {
490 /**
491 * Handle of the buffer being pointed to by this relocation entry.
492 *
493 * It's appealing to make this be an index into the mm_validate_entry
494 * list to refer to the buffer, but this allows the driver to create
495 * a relocation list for state buffers and not re-write it per
496 * exec using the buffer.
497 */
498 __u32 target_handle;
499
500 /**
501 * Value to be added to the offset of the target buffer to make up
502 * the relocation entry.
503 */
504 __u32 delta;
505
506 /** Offset in the buffer the relocation entry will be written into */
507 __u64 offset;
508
509 /**
510 * Offset value of the target buffer that the relocation entry was last
511 * written as.
512 *
513 * If the buffer has the same offset as last time, we can skip syncing
514 * and writing the relocation. This value is written back out by
515 * the execbuffer ioctl when the relocation is written.
516 */
517 __u64 presumed_offset;
518
519 /**
520 * Target memory domains read by this operation.
521 */
522 __u32 read_domains;
523
524 /**
525 * Target memory domains written by this operation.
526 *
527 * Note that only one domain may be written by the whole
528 * execbuffer operation, so that where there are conflicts,
529 * the application will get -EINVAL back.
530 */
531 __u32 write_domain;
532};
533
534/** @{
535 * Intel memory domains
536 *
537 * Most of these just align with the various caches in
538 * the system and are used to flush and invalidate as
539 * objects end up cached in different domains.
540 */
541/** CPU cache */
542#define I915_GEM_DOMAIN_CPU 0x00000001
543/** Render cache, used by 2D and 3D drawing */
544#define I915_GEM_DOMAIN_RENDER 0x00000002
545/** Sampler cache, used by texture engine */
546#define I915_GEM_DOMAIN_SAMPLER 0x00000004
547/** Command queue, used to load batch buffers */
548#define I915_GEM_DOMAIN_COMMAND 0x00000008
549/** Instruction cache, used by shader programs */
550#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
551/** Vertex address cache */
552#define I915_GEM_DOMAIN_VERTEX 0x00000020
553/** GTT domain - aperture and scanout */
554#define I915_GEM_DOMAIN_GTT 0x00000040
555/** @} */
556
557struct drm_i915_gem_exec_object {
558 /**
559 * User's handle for a buffer to be bound into the GTT for this
560 * operation.
561 */
562 __u32 handle;
563
564 /** Number of relocations to be performed on this buffer */
565 __u32 relocation_count;
566 /**
567 * Pointer to array of struct drm_i915_gem_relocation_entry containing
568 * the relocations to be performed in this buffer.
569 */
570 __u64 relocs_ptr;
571
572 /** Required alignment in graphics aperture */
573 __u64 alignment;
574
575 /**
576 * Returned value of the updated offset of the object, for future
577 * presumed_offset writes.
578 */
579 __u64 offset;
580};
581
582struct drm_i915_gem_execbuffer {
583 /**
584 * List of buffers to be validated with their relocations to be
585 * performend on them.
586 *
587 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
588 *
589 * These buffers must be listed in an order such that all relocations
590 * a buffer is performing refer to buffers that have already appeared
591 * in the validate list.
592 */
593 __u64 buffers_ptr;
594 __u32 buffer_count;
595
596 /** Offset in the batchbuffer to start execution from. */
597 __u32 batch_start_offset;
598 /** Bytes used in batchbuffer from batch_start_offset */
599 __u32 batch_len;
600 __u32 DR1;
601 __u32 DR4;
602 __u32 num_cliprects;
603 /** This is a struct drm_clip_rect *cliprects */
604 __u64 cliprects_ptr;
605};
606
607struct drm_i915_gem_exec_object2 {
608 /**
609 * User's handle for a buffer to be bound into the GTT for this
610 * operation.
611 */
612 __u32 handle;
613
614 /** Number of relocations to be performed on this buffer */
615 __u32 relocation_count;
616 /**
617 * Pointer to array of struct drm_i915_gem_relocation_entry containing
618 * the relocations to be performed in this buffer.
619 */
620 __u64 relocs_ptr;
621
622 /** Required alignment in graphics aperture */
623 __u64 alignment;
624
625 /**
626 * Returned value of the updated offset of the object, for future
627 * presumed_offset writes.
628 */
629 __u64 offset;
630
631#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
Daniel Vettered5982e2013-01-17 22:23:36 +0100632#define EXEC_OBJECT_NEEDS_GTT (1<<1)
633#define EXEC_OBJECT_WRITE (1<<2)
634#define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
David Howells718dced2012-10-04 18:21:50 +0100635 __u64 flags;
Daniel Vettered5982e2013-01-17 22:23:36 +0100636
David Howells718dced2012-10-04 18:21:50 +0100637 __u64 rsvd1;
638 __u64 rsvd2;
639};
640
641struct drm_i915_gem_execbuffer2 {
642 /**
643 * List of gem_exec_object2 structs
644 */
645 __u64 buffers_ptr;
646 __u32 buffer_count;
647
648 /** Offset in the batchbuffer to start execution from. */
649 __u32 batch_start_offset;
650 /** Bytes used in batchbuffer from batch_start_offset */
651 __u32 batch_len;
652 __u32 DR1;
653 __u32 DR4;
654 __u32 num_cliprects;
655 /** This is a struct drm_clip_rect *cliprects */
656 __u64 cliprects_ptr;
657#define I915_EXEC_RING_MASK (7<<0)
658#define I915_EXEC_DEFAULT (0<<0)
659#define I915_EXEC_RENDER (1<<0)
660#define I915_EXEC_BSD (2<<0)
661#define I915_EXEC_BLT (3<<0)
662
663/* Used for switching the constants addressing mode on gen4+ RENDER ring.
664 * Gen6+ only supports relative addressing to dynamic state (default) and
665 * absolute addressing.
666 *
667 * These flags are ignored for the BSD and BLT rings.
668 */
669#define I915_EXEC_CONSTANTS_MASK (3<<6)
670#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
671#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
672#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
673 __u64 flags;
674 __u64 rsvd1; /* now used for context info */
675 __u64 rsvd2;
676};
677
678/** Resets the SO write offset registers for transform feedback on gen7. */
679#define I915_EXEC_GEN7_SOL_RESET (1<<8)
680
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200681/** Request a privileged ("secure") batch buffer. Note only available for
682 * DRM_ROOT_ONLY | DRM_MASTER processes.
683 */
684#define I915_EXEC_SECURE (1<<9)
685
Daniel Vetterb45305f2012-12-17 16:21:27 +0100686/** Inform the kernel that the batch is and will always be pinned. This
687 * negates the requirement for a workaround to be performed to avoid
688 * an incoherent CS (such as can be found on 830/845). If this flag is
689 * not passed, the kernel will endeavour to make sure the batch is
690 * coherent with the CS before execution. If this flag is passed,
691 * userspace assumes the responsibility for ensuring the same.
692 */
693#define I915_EXEC_IS_PINNED (1<<10)
694
Daniel Vettered5982e2013-01-17 22:23:36 +0100695/** Provide a hint to the kernel that the command stream and auxilliary
696 * state buffers already holds the correct presumed addresses and so the
697 * relocation process may be skipped if no buffers need to be moved in
698 * preparation for the execbuffer.
699 */
700#define I915_EXEC_NO_RELOC (1<<11)
701
702#define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_NO_RELOC<<1)
703
David Howells718dced2012-10-04 18:21:50 +0100704#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
705#define i915_execbuffer2_set_context_id(eb2, context) \
706 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
707#define i915_execbuffer2_get_context_id(eb2) \
708 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
709
710struct drm_i915_gem_pin {
711 /** Handle of the buffer to be pinned. */
712 __u32 handle;
713 __u32 pad;
714
715 /** alignment required within the aperture */
716 __u64 alignment;
717
718 /** Returned GTT offset of the buffer. */
719 __u64 offset;
720};
721
722struct drm_i915_gem_unpin {
723 /** Handle of the buffer to be unpinned. */
724 __u32 handle;
725 __u32 pad;
726};
727
728struct drm_i915_gem_busy {
729 /** Handle of the buffer to check for busy */
730 __u32 handle;
731
732 /** Return busy status (1 if busy, 0 if idle).
733 * The high word is used to indicate on which rings the object
734 * currently resides:
735 * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
736 */
737 __u32 busy;
738};
739
740#define I915_CACHING_NONE 0
741#define I915_CACHING_CACHED 1
742
743struct drm_i915_gem_caching {
744 /**
745 * Handle of the buffer to set/get the caching level of. */
746 __u32 handle;
747
748 /**
749 * Cacheing level to apply or return value
750 *
751 * bits0-15 are for generic caching control (i.e. the above defined
752 * values). bits16-31 are reserved for platform-specific variations
753 * (e.g. l3$ caching on gen7). */
754 __u32 caching;
755};
756
757#define I915_TILING_NONE 0
758#define I915_TILING_X 1
759#define I915_TILING_Y 2
760
761#define I915_BIT_6_SWIZZLE_NONE 0
762#define I915_BIT_6_SWIZZLE_9 1
763#define I915_BIT_6_SWIZZLE_9_10 2
764#define I915_BIT_6_SWIZZLE_9_11 3
765#define I915_BIT_6_SWIZZLE_9_10_11 4
766/* Not seen by userland */
767#define I915_BIT_6_SWIZZLE_UNKNOWN 5
768/* Seen by userland. */
769#define I915_BIT_6_SWIZZLE_9_17 6
770#define I915_BIT_6_SWIZZLE_9_10_17 7
771
772struct drm_i915_gem_set_tiling {
773 /** Handle of the buffer to have its tiling state updated */
774 __u32 handle;
775
776 /**
777 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
778 * I915_TILING_Y).
779 *
780 * This value is to be set on request, and will be updated by the
781 * kernel on successful return with the actual chosen tiling layout.
782 *
783 * The tiling mode may be demoted to I915_TILING_NONE when the system
784 * has bit 6 swizzling that can't be managed correctly by GEM.
785 *
786 * Buffer contents become undefined when changing tiling_mode.
787 */
788 __u32 tiling_mode;
789
790 /**
791 * Stride in bytes for the object when in I915_TILING_X or
792 * I915_TILING_Y.
793 */
794 __u32 stride;
795
796 /**
797 * Returned address bit 6 swizzling required for CPU access through
798 * mmap mapping.
799 */
800 __u32 swizzle_mode;
801};
802
803struct drm_i915_gem_get_tiling {
804 /** Handle of the buffer to get tiling state for. */
805 __u32 handle;
806
807 /**
808 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
809 * I915_TILING_Y).
810 */
811 __u32 tiling_mode;
812
813 /**
814 * Returned address bit 6 swizzling required for CPU access through
815 * mmap mapping.
816 */
817 __u32 swizzle_mode;
818};
819
820struct drm_i915_gem_get_aperture {
821 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
822 __u64 aper_size;
823
824 /**
825 * Available space in the aperture used by i915_gem_execbuffer, in
826 * bytes
827 */
828 __u64 aper_available_size;
829};
830
831struct drm_i915_get_pipe_from_crtc_id {
832 /** ID of CRTC being requested **/
833 __u32 crtc_id;
834
835 /** pipe of requested CRTC **/
836 __u32 pipe;
837};
838
839#define I915_MADV_WILLNEED 0
840#define I915_MADV_DONTNEED 1
841#define __I915_MADV_PURGED 2 /* internal state */
842
843struct drm_i915_gem_madvise {
844 /** Handle of the buffer to change the backing store advice */
845 __u32 handle;
846
847 /* Advice: either the buffer will be needed again in the near future,
848 * or wont be and could be discarded under memory pressure.
849 */
850 __u32 madv;
851
852 /** Whether the backing store still exists. */
853 __u32 retained;
854};
855
856/* flags */
857#define I915_OVERLAY_TYPE_MASK 0xff
858#define I915_OVERLAY_YUV_PLANAR 0x01
859#define I915_OVERLAY_YUV_PACKED 0x02
860#define I915_OVERLAY_RGB 0x03
861
862#define I915_OVERLAY_DEPTH_MASK 0xff00
863#define I915_OVERLAY_RGB24 0x1000
864#define I915_OVERLAY_RGB16 0x2000
865#define I915_OVERLAY_RGB15 0x3000
866#define I915_OVERLAY_YUV422 0x0100
867#define I915_OVERLAY_YUV411 0x0200
868#define I915_OVERLAY_YUV420 0x0300
869#define I915_OVERLAY_YUV410 0x0400
870
871#define I915_OVERLAY_SWAP_MASK 0xff0000
872#define I915_OVERLAY_NO_SWAP 0x000000
873#define I915_OVERLAY_UV_SWAP 0x010000
874#define I915_OVERLAY_Y_SWAP 0x020000
875#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
876
877#define I915_OVERLAY_FLAGS_MASK 0xff000000
878#define I915_OVERLAY_ENABLE 0x01000000
879
880struct drm_intel_overlay_put_image {
881 /* various flags and src format description */
882 __u32 flags;
883 /* source picture description */
884 __u32 bo_handle;
885 /* stride values and offsets are in bytes, buffer relative */
886 __u16 stride_Y; /* stride for packed formats */
887 __u16 stride_UV;
888 __u32 offset_Y; /* offset for packet formats */
889 __u32 offset_U;
890 __u32 offset_V;
891 /* in pixels */
892 __u16 src_width;
893 __u16 src_height;
894 /* to compensate the scaling factors for partially covered surfaces */
895 __u16 src_scan_width;
896 __u16 src_scan_height;
897 /* output crtc description */
898 __u32 crtc_id;
899 __u16 dst_x;
900 __u16 dst_y;
901 __u16 dst_width;
902 __u16 dst_height;
903};
904
905/* flags */
906#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
907#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
908struct drm_intel_overlay_attrs {
909 __u32 flags;
910 __u32 color_key;
911 __s32 brightness;
912 __u32 contrast;
913 __u32 saturation;
914 __u32 gamma0;
915 __u32 gamma1;
916 __u32 gamma2;
917 __u32 gamma3;
918 __u32 gamma4;
919 __u32 gamma5;
920};
921
922/*
923 * Intel sprite handling
924 *
925 * Color keying works with a min/mask/max tuple. Both source and destination
926 * color keying is allowed.
927 *
928 * Source keying:
929 * Sprite pixels within the min & max values, masked against the color channels
930 * specified in the mask field, will be transparent. All other pixels will
931 * be displayed on top of the primary plane. For RGB surfaces, only the min
932 * and mask fields will be used; ranged compares are not allowed.
933 *
934 * Destination keying:
935 * Primary plane pixels that match the min value, masked against the color
936 * channels specified in the mask field, will be replaced by corresponding
937 * pixels from the sprite plane.
938 *
939 * Note that source & destination keying are exclusive; only one can be
940 * active on a given plane.
941 */
942
943#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
944#define I915_SET_COLORKEY_DESTINATION (1<<1)
945#define I915_SET_COLORKEY_SOURCE (1<<2)
946struct drm_intel_sprite_colorkey {
947 __u32 plane_id;
948 __u32 min_value;
949 __u32 channel_mask;
950 __u32 max_value;
951 __u32 flags;
952};
953
954struct drm_i915_gem_wait {
955 /** Handle of BO we shall wait on */
956 __u32 bo_handle;
957 __u32 flags;
958 /** Number of nanoseconds to wait, Returns time remaining. */
959 __s64 timeout_ns;
960};
961
962struct drm_i915_gem_context_create {
963 /* output: id of new context*/
964 __u32 ctx_id;
965 __u32 pad;
966};
967
968struct drm_i915_gem_context_destroy {
969 __u32 ctx_id;
970 __u32 pad;
971};
972
973struct drm_i915_reg_read {
974 __u64 offset;
975 __u64 val; /* Return value */
976};
977#endif /* _UAPI_I915_DRM_H_ */