blob: b1f3e7cebd107b6121a5f001a41c40bbd76f5d42 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley8c810e72011-02-25 13:56:40 -07002 * OMAP2420 clock data
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
5 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07007 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Tony Lindgrenee0839c2012-02-24 10:34:35 -080022#include "iomap.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020023#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070024#include "clock2xxx.h"
25#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070026#include "cm2xxx_3xxx.h"
27#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020028#include "prm-regbits-24xx.h"
29#include "cm-regbits-24xx.h"
30#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060031#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020032
Paul Walmsley81b34fb2010-02-22 22:09:22 -070033#define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
34
35/*
36 * 2420 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000037 *
Paul Walmsley8c810e72011-02-25 13:56:40 -070038 * NOTE:In many cases here we are assigning a 'default' parent. In
39 * many cases the parent is selectable. The set parent calls will
40 * also switch sources.
Tony Lindgren046d6b22005-11-10 14:26:52 +000041 *
42 * Several sources are given initial rates which may be wrong, this will
43 * be fixed up in the init func.
44 *
45 * Things are broadly separated below by clock domains. It is
Paul Walmsley8c810e72011-02-25 13:56:40 -070046 * noteworthy that most peripherals have dependencies on multiple clock
Tony Lindgren046d6b22005-11-10 14:26:52 +000047 * domains. Many get their interface clocks from the L4 domain, but get
48 * functional clocks from fixed sources or other core domain derived
49 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070050 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000051
52/* Base external input clocks */
53static struct clk func_32k_ck = {
54 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000055 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070056 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030057 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000058};
Paul Walmsleye32744b2008-03-18 15:47:55 +020059
Paul Walmsleyf2480762009-04-23 21:11:10 -060060static struct clk secure_32k_ck = {
61 .name = "secure_32k_ck",
62 .ops = &clkops_null,
63 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060064 .clkdm_name = "wkup_clkdm",
65};
66
Tony Lindgren046d6b22005-11-10 14:26:52 +000067/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
68static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
69 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000070 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030071 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020072 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000073};
74
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030075/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000076static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
77 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000078 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000079 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030080 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070081 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000082};
Paul Walmsleye32744b2008-03-18 15:47:55 +020083
Tony Lindgren046d6b22005-11-10 14:26:52 +000084static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
85 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000086 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000087 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030088 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000089};
Paul Walmsleye32744b2008-03-18 15:47:55 +020090
Paul Walmsley1bccb342010-10-08 11:40:17 -060091/* Optional external clock input for McBSP CLKS */
92static struct clk mcbsp_clks = {
93 .name = "mcbsp_clks",
94 .ops = &clkops_null,
95};
96
Tony Lindgren046d6b22005-11-10 14:26:52 +000097/*
98 * Analog domain root source clocks
99 */
100
101/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200102/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
103 * deal with this
104 */
105
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300106static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200107 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
108 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
109 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000110 .clk_bypass = &sys_ck,
111 .clk_ref = &sys_ck,
112 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
113 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700114 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700115 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300116 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200117};
118
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300119/*
120 * XXX Cannot add round_rate here yet, as this is still a composite clock,
121 * not just a DPLL
122 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000123static struct clk dpll_ck = {
124 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700125 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200127 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300128 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300129 .recalc = &omap2_dpllcore_recalc,
130 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000131};
132
133static struct clk apll96_ck = {
134 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700135 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000136 .parent = &sys_ck,
137 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700138 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300139 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200140 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
141 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000142};
143
144static struct clk apll54_ck = {
145 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700146 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000147 .parent = &sys_ck,
148 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700149 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300150 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200151 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
152 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000153};
154
155/*
156 * PRCM digital base sources
157 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200158
159/* func_54m_ck */
160
161static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600162 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200163 { .div = 0 },
164};
165
166static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600167 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200168 { .div = 0 },
169};
170
171static const struct clksel func_54m_clksel[] = {
172 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
173 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
174 { .parent = NULL },
175};
176
Tony Lindgren046d6b22005-11-10 14:26:52 +0000177static struct clk func_54m_ck = {
178 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000179 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000180 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300181 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200182 .init = &omap2_init_clksel_parent,
183 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600184 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200185 .clksel = func_54m_clksel,
186 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000187};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200188
Tony Lindgren046d6b22005-11-10 14:26:52 +0000189static struct clk core_ck = {
190 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000191 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000192 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300193 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200194 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000195};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200196
Tony Lindgren046d6b22005-11-10 14:26:52 +0000197static struct clk func_96m_ck = {
198 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000199 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000200 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300201 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700202 .recalc = &followparent_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200203};
204
205/* func_48m_ck */
206
207static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600208 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200209 { .div = 0 },
210};
211
212static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600213 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200214 { .div = 0 },
215};
216
217static const struct clksel func_48m_clksel[] = {
218 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
219 { .parent = &alt_ck, .rates = func_48m_alt_rates },
220 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000221};
222
223static struct clk func_48m_ck = {
224 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000225 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000226 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300227 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200228 .init = &omap2_init_clksel_parent,
229 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600230 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200231 .clksel = func_48m_clksel,
232 .recalc = &omap2_clksel_recalc,
233 .round_rate = &omap2_clksel_round_rate,
234 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000235};
236
237static struct clk func_12m_ck = {
238 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000239 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000240 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200241 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300242 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700243 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000244};
245
246/* Secure timer, only available in secure mode */
247static struct clk wdt1_osc_ck = {
248 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000249 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000250 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200251 .recalc = &followparent_recalc,
252};
253
254/*
255 * The common_clkout* clksel_rate structs are common to
256 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
257 * sys_clkout2_* are 2420-only, so the
258 * clksel_rate flags fields are inaccurate for those clocks. This is
259 * harmless since access to those clocks are gated by the struct clk
260 * flags fields, which mark them as 2420-only.
261 */
262static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600263 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200264 { .div = 0 }
265};
266
267static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600268 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200269 { .div = 0 }
270};
271
272static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600273 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200274 { .div = 0 }
275};
276
277static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600278 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200279 { .div = 0 }
280};
281
282static const struct clksel common_clkout_src_clksel[] = {
283 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
284 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
285 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
286 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
287 { .parent = NULL }
288};
289
290static struct clk sys_clkout_src = {
291 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000292 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200293 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300294 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700295 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200296 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
297 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700298 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200299 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
300 .clksel = common_clkout_src_clksel,
301 .recalc = &omap2_clksel_recalc,
302 .round_rate = &omap2_clksel_round_rate,
303 .set_rate = &omap2_clksel_set_rate
304};
305
306static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600307 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200308 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
309 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
310 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
311 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
312 { .div = 0 },
313};
314
315static const struct clksel sys_clkout_clksel[] = {
316 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
317 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000318};
319
320static struct clk sys_clkout = {
321 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000322 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200323 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300324 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700325 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200326 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
327 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000328 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200329 .round_rate = &omap2_clksel_round_rate,
330 .set_rate = &omap2_clksel_set_rate
331};
332
333/* In 2430, new in 2420 ES2 */
334static struct clk sys_clkout2_src = {
335 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000336 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200337 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300338 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700339 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200340 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
341 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700342 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200343 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
344 .clksel = common_clkout_src_clksel,
345 .recalc = &omap2_clksel_recalc,
346 .round_rate = &omap2_clksel_round_rate,
347 .set_rate = &omap2_clksel_set_rate
348};
349
350static const struct clksel sys_clkout2_clksel[] = {
351 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
352 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000353};
354
355/* In 2430, new in 2420 ES2 */
356static struct clk sys_clkout2 = {
357 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000358 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200359 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300360 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700361 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
363 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000364 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200365 .round_rate = &omap2_clksel_round_rate,
366 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367};
368
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100369static struct clk emul_ck = {
370 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000371 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100372 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300373 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700374 .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200375 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
376 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100377
378};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200379
Tony Lindgren046d6b22005-11-10 14:26:52 +0000380/*
381 * MPU clock domain
382 * Clocks:
383 * MPU_FCLK, MPU_ICLK
384 * INT_M_FCLK, INT_M_I_CLK
385 *
386 * - Individual clocks are hardware managed.
387 * - Base divider comes from: CM_CLKSEL_MPU
388 *
389 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200390static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600391 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200392 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
393 { .div = 4, .val = 4, .flags = RATE_IN_242X },
394 { .div = 6, .val = 6, .flags = RATE_IN_242X },
395 { .div = 8, .val = 8, .flags = RATE_IN_242X },
396 { .div = 0 },
397};
398
399static const struct clksel mpu_clksel[] = {
400 { .parent = &core_ck, .rates = mpu_core_rates },
401 { .parent = NULL }
402};
403
Tony Lindgren046d6b22005-11-10 14:26:52 +0000404static struct clk mpu_ck = { /* Control cpu */
405 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000406 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000407 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300408 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200409 .init = &omap2_init_clksel_parent,
410 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
411 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200412 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000413 .recalc = &omap2_clksel_recalc,
414};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200415
Tony Lindgren046d6b22005-11-10 14:26:52 +0000416/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700417 * DSP (2420-UMA+IVA1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000418 * Clocks:
Tony Lindgren046d6b22005-11-10 14:26:52 +0000419 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +0200420 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421 * Won't be too specific here. The core clock comes into this block
422 * it is divided then tee'ed. One branch goes directly to xyz enable
423 * controls. The other branch gets further divided by 2 then possibly
424 * routed into a synchronizer and out of clocks abc.
425 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200426static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600427 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200428 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
429 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
430 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
431 { .div = 6, .val = 6, .flags = RATE_IN_242X },
432 { .div = 8, .val = 8, .flags = RATE_IN_242X },
433 { .div = 12, .val = 12, .flags = RATE_IN_242X },
434 { .div = 0 },
435};
436
437static const struct clksel dsp_fck_clksel[] = {
438 { .parent = &core_ck, .rates = dsp_fck_core_rates },
439 { .parent = NULL }
440};
441
Tony Lindgren046d6b22005-11-10 14:26:52 +0000442static struct clk dsp_fck = {
443 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000444 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000445 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300446 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200447 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
448 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
449 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
450 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
451 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000452 .recalc = &omap2_clksel_recalc,
453};
454
Paul Walmsley22411392011-02-25 15:52:04 -0700455static const struct clksel dsp_ick_clksel[] = {
456 { .parent = &dsp_fck, .rates = dsp_ick_rates },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200457 { .parent = NULL }
458};
459
Tony Lindgren046d6b22005-11-10 14:26:52 +0000460static struct clk dsp_ick = {
461 .name = "dsp_ick", /* apparently ipi and isp */
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700462 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley22411392011-02-25 15:52:04 -0700463 .parent = &dsp_fck,
464 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200465 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
466 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
Paul Walmsley22411392011-02-25 15:52:04 -0700467 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
468 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
469 .clksel = dsp_ick_clksel,
470 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200471};
472
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300473/*
474 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
475 * the C54x, but which is contained in the DSP powerdomain. Does not
476 * exist on later OMAPs.
477 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000478static struct clk iva1_ifck = {
479 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000480 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000481 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300482 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200483 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
484 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
485 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
486 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
487 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000488 .recalc = &omap2_clksel_recalc,
489};
490
491/* IVA1 mpu/int/i/f clocks are /2 of parent */
492static struct clk iva1_mpu_int_ifck = {
493 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000494 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000495 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300496 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200497 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
498 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
499 .fixed_div = 2,
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700500 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000501};
502
503/*
504 * L3 clock domain
505 * L3 clocks are used for both interface and functional clocks to
506 * multiple entities. Some of these clocks are completely managed
507 * by hardware, and some others allow software control. Hardware
508 * managed ones general are based on directly CLK_REQ signals and
509 * various auto idle settings. The functional spec sets many of these
510 * as 'tie-high' for their enables.
511 *
512 * I-CLOCKS:
513 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
514 * CAM, HS-USB.
515 * F-CLOCK
516 * SSI.
517 *
518 * GPMC memories and SDRC have timing and clock sensitive registers which
519 * may very well need notification when the clock changes. Currently for low
520 * operating points, these are taken care of in sleep.S.
521 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200522static const struct clksel_rate core_l3_core_rates[] = {
523 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
524 { .div = 2, .val = 2, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600525 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200526 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
527 { .div = 8, .val = 8, .flags = RATE_IN_242X },
528 { .div = 12, .val = 12, .flags = RATE_IN_242X },
529 { .div = 16, .val = 16, .flags = RATE_IN_242X },
530 { .div = 0 }
531};
532
533static const struct clksel core_l3_clksel[] = {
534 { .parent = &core_ck, .rates = core_l3_core_rates },
535 { .parent = NULL }
536};
537
Tony Lindgren046d6b22005-11-10 14:26:52 +0000538static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
539 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000540 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000541 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300542 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200543 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
544 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
545 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000546 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200547};
548
549/* usb_l4_ick */
550static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
551 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600552 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200553 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
554 { .div = 0 }
555};
556
557static const struct clksel usb_l4_ick_clksel[] = {
558 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
559 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000560};
561
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300562/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000563static struct clk usb_l4_ick = { /* FS-USB interface clock */
564 .name = "usb_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700565 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800566 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300567 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200568 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
569 .enable_bit = OMAP24XX_EN_USB_SHIFT,
570 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
571 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
572 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000573 .recalc = &omap2_clksel_recalc,
574};
575
576/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300577 * L4 clock management domain
578 *
579 * This domain contains lots of interface clocks from the L4 interface, some
580 * functional clocks. Fixed APLL functional source clocks are managed in
581 * this domain.
582 */
583static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600584 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300585 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
586 { .div = 0 }
587};
588
589static const struct clksel l4_clksel[] = {
590 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
591 { .parent = NULL }
592};
593
594static struct clk l4_ck = { /* used both as an ick and fck */
595 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000596 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300597 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300598 .clkdm_name = "core_l4_clkdm",
599 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
600 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
601 .clksel = l4_clksel,
602 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300603};
604
605/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000606 * SSI is in L3 management domain, its direct parent is core not l3,
607 * many core power domain entities are grouped into the L3 clock
608 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300609 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000610 *
611 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
612 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200613static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
614 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600615 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200616 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
617 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200618 { .div = 6, .val = 6, .flags = RATE_IN_242X },
619 { .div = 8, .val = 8, .flags = RATE_IN_242X },
620 { .div = 0 }
621};
622
623static const struct clksel ssi_ssr_sst_fck_clksel[] = {
624 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
625 { .parent = NULL }
626};
627
Tony Lindgren046d6b22005-11-10 14:26:52 +0000628static struct clk ssi_ssr_sst_fck = {
629 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000630 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000631 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300632 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200633 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
634 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
635 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
636 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
637 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000638 .recalc = &omap2_clksel_recalc,
639};
640
Paul Walmsley9299fd82009-01-27 19:12:54 -0700641/*
642 * Presumably this is the same as SSI_ICLK.
643 * TRM contradicts itself on what clockdomain SSI_ICLK is in
644 */
645static struct clk ssi_l4_ick = {
646 .name = "ssi_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700647 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700648 .parent = &l4_ck,
649 .clkdm_name = "core_l4_clkdm",
650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
651 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
652 .recalc = &followparent_recalc,
653};
654
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300655
Tony Lindgren046d6b22005-11-10 14:26:52 +0000656/*
657 * GFX clock domain
658 * Clocks:
659 * GFX_FCLK, GFX_ICLK
660 * GFX_CG1(2d), GFX_CG2(3d)
661 *
662 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
663 * The 2d and 3d clocks run at a hardware determined
664 * divided value of fclk.
665 *
666 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200667
668/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
669static const struct clksel gfx_fck_clksel[] = {
670 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
671 { .parent = NULL },
672};
673
Tony Lindgren046d6b22005-11-10 14:26:52 +0000674static struct clk gfx_3d_fck = {
675 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000676 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000677 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300678 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200679 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
680 .enable_bit = OMAP24XX_EN_3D_SHIFT,
681 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
682 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
683 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000684 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200685 .round_rate = &omap2_clksel_round_rate,
686 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000687};
688
689static struct clk gfx_2d_fck = {
690 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000691 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000692 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300693 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200694 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
695 .enable_bit = OMAP24XX_EN_2D_SHIFT,
696 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
697 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
698 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000699 .recalc = &omap2_clksel_recalc,
700};
701
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700702/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000703static struct clk gfx_ick = {
704 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000705 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000706 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300707 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200708 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
709 .enable_bit = OMAP_EN_GFX_SHIFT,
710 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000711};
712
713/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000714 * DSS clock domain
715 * CLOCKs:
716 * DSS_L4_ICLK, DSS_L3_ICLK,
717 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
718 *
719 * DSS is both initiator and target.
720 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200721/* XXX Add RATE_NOT_VALIDATED */
722
723static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600724 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200725 { .div = 0 }
726};
727
728static const struct clksel_rate dss1_fck_core_rates[] = {
729 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
730 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
731 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
732 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
733 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
734 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
735 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
736 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
737 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600738 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200739 { .div = 0 }
740};
741
742static const struct clksel dss1_fck_clksel[] = {
743 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
744 { .parent = &core_ck, .rates = dss1_fck_core_rates },
745 { .parent = NULL },
746};
747
Tony Lindgren046d6b22005-11-10 14:26:52 +0000748static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
749 .name = "dss_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700750 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000751 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300752 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200753 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
754 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
755 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000756};
757
758static struct clk dss1_fck = {
759 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000760 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000761 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300762 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200763 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
764 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
765 .init = &omap2_init_clksel_parent,
766 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
767 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
768 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000769 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200770};
771
772static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600773 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200774 { .div = 0 }
775};
776
777static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600778 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200779 { .div = 0 }
780};
781
782static const struct clksel dss2_fck_clksel[] = {
783 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
784 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
785 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000786};
787
788static struct clk dss2_fck = { /* Alt clk used in power management */
789 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000790 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000791 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300792 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200793 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
794 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
795 .init = &omap2_init_clksel_parent,
796 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
797 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
798 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700799 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000800};
801
802static struct clk dss_54m_fck = { /* Alt clk used in power management */
803 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000804 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000805 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300806 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200807 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
808 .enable_bit = OMAP24XX_EN_TV_SHIFT,
809 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000810};
811
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700812static struct clk wu_l4_ick = {
813 .name = "wu_l4_ick",
814 .ops = &clkops_null,
815 .parent = &sys_ck,
816 .clkdm_name = "wkup_clkdm",
817 .recalc = &followparent_recalc,
818};
819
Tony Lindgren046d6b22005-11-10 14:26:52 +0000820/*
821 * CORE power domain ICLK & FCLK defines.
822 * Many of the these can have more than one possible parent. Entries
823 * here will likely have an L4 interface parent, and may have multiple
824 * functional clock parents.
825 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200826static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600827 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200828 { .div = 0 }
829};
830
831static const struct clksel omap24xx_gpt_clksel[] = {
832 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
833 { .parent = &sys_ck, .rates = gpt_sys_rates },
834 { .parent = &alt_ck, .rates = gpt_alt_rates },
835 { .parent = NULL },
836};
837
Tony Lindgren046d6b22005-11-10 14:26:52 +0000838static struct clk gpt1_ick = {
839 .name = "gpt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700840 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700841 .parent = &wu_l4_ick,
842 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200843 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
844 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
845 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000846};
847
848static struct clk gpt1_fck = {
849 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000850 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000851 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300852 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200853 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
854 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
855 .init = &omap2_init_clksel_parent,
856 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
857 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
858 .clksel = omap24xx_gpt_clksel,
859 .recalc = &omap2_clksel_recalc,
860 .round_rate = &omap2_clksel_round_rate,
861 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000862};
863
864static struct clk gpt2_ick = {
865 .name = "gpt2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700866 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000867 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300868 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200869 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
870 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
871 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000872};
873
874static struct clk gpt2_fck = {
875 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000876 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000877 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300878 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200879 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
880 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
881 .init = &omap2_init_clksel_parent,
882 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
883 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
884 .clksel = omap24xx_gpt_clksel,
885 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000886};
887
888static struct clk gpt3_ick = {
889 .name = "gpt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700890 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000891 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300892 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
894 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
895 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000896};
897
898static struct clk gpt3_fck = {
899 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000900 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000901 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300902 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200903 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
904 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
905 .init = &omap2_init_clksel_parent,
906 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
907 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
908 .clksel = omap24xx_gpt_clksel,
909 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000910};
911
912static struct clk gpt4_ick = {
913 .name = "gpt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700914 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000915 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300916 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200917 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
918 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
919 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000920};
921
922static struct clk gpt4_fck = {
923 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000924 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000925 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300926 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200927 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
928 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
929 .init = &omap2_init_clksel_parent,
930 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
931 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
932 .clksel = omap24xx_gpt_clksel,
933 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000934};
935
936static struct clk gpt5_ick = {
937 .name = "gpt5_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700938 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000939 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300940 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200941 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
942 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
943 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000944};
945
946static struct clk gpt5_fck = {
947 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000948 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000949 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300950 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200951 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
952 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
953 .init = &omap2_init_clksel_parent,
954 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
955 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
956 .clksel = omap24xx_gpt_clksel,
957 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000958};
959
960static struct clk gpt6_ick = {
961 .name = "gpt6_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700962 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000963 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300964 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200965 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
966 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
967 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000968};
969
970static struct clk gpt6_fck = {
971 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000972 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000973 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300974 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200975 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
976 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
977 .init = &omap2_init_clksel_parent,
978 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
979 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
980 .clksel = omap24xx_gpt_clksel,
981 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000982};
983
984static struct clk gpt7_ick = {
985 .name = "gpt7_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700986 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000987 .parent = &l4_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -0700988 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200989 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
990 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
991 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000992};
993
994static struct clk gpt7_fck = {
995 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000996 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000997 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300998 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200999 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1000 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1001 .init = &omap2_init_clksel_parent,
1002 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1003 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1004 .clksel = omap24xx_gpt_clksel,
1005 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001006};
1007
1008static struct clk gpt8_ick = {
1009 .name = "gpt8_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001010 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001011 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001012 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001013 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1014 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1015 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001016};
1017
1018static struct clk gpt8_fck = {
1019 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001020 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001021 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001022 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001023 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1024 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1025 .init = &omap2_init_clksel_parent,
1026 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1027 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1028 .clksel = omap24xx_gpt_clksel,
1029 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001030};
1031
1032static struct clk gpt9_ick = {
1033 .name = "gpt9_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001034 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001035 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001036 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001037 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1038 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1039 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001040};
1041
1042static struct clk gpt9_fck = {
1043 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001044 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001045 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001046 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001047 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1048 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1049 .init = &omap2_init_clksel_parent,
1050 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1051 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1052 .clksel = omap24xx_gpt_clksel,
1053 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001054};
1055
1056static struct clk gpt10_ick = {
1057 .name = "gpt10_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001058 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001059 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001060 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001061 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1062 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1063 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001064};
1065
1066static struct clk gpt10_fck = {
1067 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001068 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001069 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001070 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001071 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1072 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1073 .init = &omap2_init_clksel_parent,
1074 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1075 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1076 .clksel = omap24xx_gpt_clksel,
1077 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001078};
1079
1080static struct clk gpt11_ick = {
1081 .name = "gpt11_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001082 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001083 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001084 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001085 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1086 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1087 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001088};
1089
1090static struct clk gpt11_fck = {
1091 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001092 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001093 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001094 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001095 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1096 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1097 .init = &omap2_init_clksel_parent,
1098 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1099 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1100 .clksel = omap24xx_gpt_clksel,
1101 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001102};
1103
1104static struct clk gpt12_ick = {
1105 .name = "gpt12_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001106 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001107 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001108 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001109 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1110 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1111 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001112};
1113
1114static struct clk gpt12_fck = {
1115 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001116 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001117 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001118 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001119 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1120 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1121 .init = &omap2_init_clksel_parent,
1122 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1123 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1124 .clksel = omap24xx_gpt_clksel,
1125 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001126};
1127
1128static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001129 .name = "mcbsp1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001130 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001131 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001132 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001133 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1134 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1135 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001136};
1137
Paul Walmsley1bccb342010-10-08 11:40:17 -06001138static const struct clksel_rate common_mcbsp_96m_rates[] = {
1139 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1140 { .div = 0 }
1141};
1142
1143static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1144 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1145 { .div = 0 }
1146};
1147
1148static const struct clksel mcbsp_fck_clksel[] = {
1149 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1150 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1151 { .parent = NULL }
1152};
1153
Tony Lindgren046d6b22005-11-10 14:26:52 +00001154static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001155 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001156 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001157 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001158 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001159 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001160 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1161 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001162 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1163 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1164 .clksel = mcbsp_fck_clksel,
1165 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001166};
1167
1168static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001169 .name = "mcbsp2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001170 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001171 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001172 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001173 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1174 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1175 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001176};
1177
1178static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001179 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001180 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001181 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001182 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001183 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001184 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1185 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001186 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1187 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1188 .clksel = mcbsp_fck_clksel,
1189 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001190};
1191
Tony Lindgren046d6b22005-11-10 14:26:52 +00001192static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001193 .name = "mcspi1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001194 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001195 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001196 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001197 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1198 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1199 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001200};
1201
1202static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001203 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001204 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001205 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001206 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001207 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1208 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1209 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001210};
1211
1212static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001213 .name = "mcspi2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001214 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001215 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001216 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001217 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1218 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1219 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001220};
1221
1222static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001223 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001224 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001225 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001226 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001227 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1228 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1229 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001230};
1231
Tony Lindgren046d6b22005-11-10 14:26:52 +00001232static struct clk uart1_ick = {
1233 .name = "uart1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001234 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001235 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001236 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001237 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1238 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1239 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001240};
1241
1242static struct clk uart1_fck = {
1243 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001244 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001245 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001246 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001247 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1248 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1249 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001250};
1251
1252static struct clk uart2_ick = {
1253 .name = "uart2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001254 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001255 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001256 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001257 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1258 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1259 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001260};
1261
1262static struct clk uart2_fck = {
1263 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001264 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001265 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001266 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001267 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1268 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1269 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001270};
1271
1272static struct clk uart3_ick = {
1273 .name = "uart3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001274 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001276 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001277 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1278 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1279 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001280};
1281
1282static struct clk uart3_fck = {
1283 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001284 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001285 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001286 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001287 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1288 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1289 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001290};
1291
1292static struct clk gpios_ick = {
1293 .name = "gpios_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001294 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001295 .parent = &wu_l4_ick,
1296 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001297 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1298 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1299 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001300};
1301
1302static struct clk gpios_fck = {
1303 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001304 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001305 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001306 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001307 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1308 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1309 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001310};
1311
1312static struct clk mpu_wdt_ick = {
1313 .name = "mpu_wdt_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001314 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001315 .parent = &wu_l4_ick,
1316 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001317 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1318 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1319 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001320};
1321
1322static struct clk mpu_wdt_fck = {
1323 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001324 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001325 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001326 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001327 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1328 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1329 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001330};
1331
1332static struct clk sync_32k_ick = {
1333 .name = "sync_32k_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001334 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001335 .parent = &wu_l4_ick,
1336 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001337 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001338 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1339 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1340 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001341};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001342
Tony Lindgren046d6b22005-11-10 14:26:52 +00001343static struct clk wdt1_ick = {
1344 .name = "wdt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001345 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001346 .parent = &wu_l4_ick,
1347 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001348 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1349 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1350 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001351};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001352
Tony Lindgren046d6b22005-11-10 14:26:52 +00001353static struct clk omapctrl_ick = {
1354 .name = "omapctrl_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001355 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001356 .parent = &wu_l4_ick,
1357 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001358 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001359 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1360 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1361 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001362};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001363
Tony Lindgren046d6b22005-11-10 14:26:52 +00001364static struct clk cam_ick = {
1365 .name = "cam_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001366 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001367 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001368 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001369 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1370 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1371 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001372};
1373
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001374/*
1375 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1376 * split into two separate clocks, since the parent clocks are different
1377 * and the clockdomains are also different.
1378 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001379static struct clk cam_fck = {
1380 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001381 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001382 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001383 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001384 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1385 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1386 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001387};
1388
1389static struct clk mailboxes_ick = {
1390 .name = "mailboxes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001391 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001392 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001393 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001394 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1395 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1396 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001397};
1398
1399static struct clk wdt4_ick = {
1400 .name = "wdt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001401 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001402 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001403 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001404 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1405 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1406 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001407};
1408
1409static struct clk wdt4_fck = {
1410 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001411 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001412 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001413 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001414 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1415 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1416 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001417};
1418
1419static struct clk wdt3_ick = {
1420 .name = "wdt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001421 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001422 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001423 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001424 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1425 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1426 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001427};
1428
1429static struct clk wdt3_fck = {
1430 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001431 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001432 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001433 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001434 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1435 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1436 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001437};
1438
1439static struct clk mspro_ick = {
1440 .name = "mspro_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001441 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001442 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001443 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001444 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1445 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1446 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001447};
1448
1449static struct clk mspro_fck = {
1450 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001451 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001452 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001453 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001454 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1455 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1456 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001457};
1458
1459static struct clk mmc_ick = {
1460 .name = "mmc_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001461 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001462 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001463 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001464 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1465 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1466 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001467};
1468
1469static struct clk mmc_fck = {
1470 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001471 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001472 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001473 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001474 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1475 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1476 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001477};
1478
1479static struct clk fac_ick = {
1480 .name = "fac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001481 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001482 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001483 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1485 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1486 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001487};
1488
1489static struct clk fac_fck = {
1490 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001491 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001492 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001493 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001494 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1495 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1496 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001497};
1498
1499static struct clk eac_ick = {
1500 .name = "eac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001501 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001502 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001503 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001504 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1505 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1506 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001507};
1508
1509static struct clk eac_fck = {
1510 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001511 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001512 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001513 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001514 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1515 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1516 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001517};
1518
1519static struct clk hdq_ick = {
1520 .name = "hdq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001521 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001522 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001523 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001524 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1525 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1526 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001527};
1528
1529static struct clk hdq_fck = {
1530 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001531 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001532 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001533 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001534 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1535 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1536 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001537};
1538
1539static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001540 .name = "i2c2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001541 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001542 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001543 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001544 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1545 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1546 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001547};
1548
1549static struct clk i2c2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001550 .name = "i2c2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001551 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001552 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001553 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001554 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1555 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1556 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557};
1558
Tony Lindgren046d6b22005-11-10 14:26:52 +00001559static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001560 .name = "i2c1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001561 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001562 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001563 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001564 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1565 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1566 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001567};
1568
1569static struct clk i2c1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001570 .name = "i2c1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001571 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001572 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001573 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001574 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1575 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1576 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001577};
1578
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001579/*
1580 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1581 * accesses derived from this data.
1582 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001583static struct clk gpmc_fck = {
1584 .name = "gpmc_fck",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001585 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001586 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001587 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001588 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1590 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001591 .recalc = &followparent_recalc,
1592};
1593
1594static struct clk sdma_fck = {
1595 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001596 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001597 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001598 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001599 .recalc = &followparent_recalc,
1600};
1601
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001602/*
1603 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1604 * accesses derived from this data.
1605 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001606static struct clk sdma_ick = {
1607 .name = "sdma_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001608 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001609 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001610 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001611 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1612 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001613 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001614};
1615
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001616/*
1617 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1618 * accesses derived from this data.
1619 */
1620static struct clk sdrc_ick = {
1621 .name = "sdrc_ick",
1622 .ops = &clkops_omap2_iclk_idle_only,
1623 .parent = &core_l3_ck,
1624 .flags = ENABLE_ON_INIT,
1625 .clkdm_name = "core_l3_clkdm",
1626 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1627 .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
1628 .recalc = &followparent_recalc,
1629};
1630
Tony Lindgren046d6b22005-11-10 14:26:52 +00001631static struct clk vlynq_ick = {
1632 .name = "vlynq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001633 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001634 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001635 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001636 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1637 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1638 .recalc = &followparent_recalc,
1639};
1640
1641static const struct clksel_rate vlynq_fck_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001642 { .div = 1, .val = 0, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001643 { .div = 0 }
1644};
1645
1646static const struct clksel_rate vlynq_fck_core_rates[] = {
1647 { .div = 1, .val = 1, .flags = RATE_IN_242X },
1648 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1649 { .div = 3, .val = 3, .flags = RATE_IN_242X },
1650 { .div = 4, .val = 4, .flags = RATE_IN_242X },
1651 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1652 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1653 { .div = 9, .val = 9, .flags = RATE_IN_242X },
1654 { .div = 12, .val = 12, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001655 { .div = 16, .val = 16, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001656 { .div = 18, .val = 18, .flags = RATE_IN_242X },
1657 { .div = 0 }
1658};
1659
1660static const struct clksel vlynq_fck_clksel[] = {
1661 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
1662 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
1663 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001664};
1665
1666static struct clk vlynq_fck = {
1667 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001668 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001669 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001670 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001671 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1672 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1673 .init = &omap2_init_clksel_parent,
1674 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1675 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
1676 .clksel = vlynq_fck_clksel,
1677 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001678};
1679
Tony Lindgren046d6b22005-11-10 14:26:52 +00001680static struct clk des_ick = {
1681 .name = "des_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001682 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001683 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001684 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001685 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1686 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1687 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688};
1689
1690static struct clk sha_ick = {
1691 .name = "sha_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001692 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001694 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001695 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1696 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1697 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698};
1699
1700static struct clk rng_ick = {
1701 .name = "rng_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001702 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001703 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001704 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001705 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1706 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1707 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001708};
1709
1710static struct clk aes_ick = {
1711 .name = "aes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001712 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001713 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001714 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001715 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1716 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1717 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001718};
1719
1720static struct clk pka_ick = {
1721 .name = "pka_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001722 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001724 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001725 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1726 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1727 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001728};
1729
1730static struct clk usb_fck = {
1731 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001732 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001734 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001735 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1736 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1737 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738};
1739
Tony Lindgren046d6b22005-11-10 14:26:52 +00001740/*
1741 * This clock is a composite clock which does entire set changes then
1742 * forces a rebalance. It keys on the MPU speed, but it really could
1743 * be any key speed part of a set in the rate table.
1744 *
1745 * to really change a set, you need memory table sets which get changed
1746 * in sram, pre-notifiers & post notifiers, changing the top set, without
1747 * having low level display recalc's won't work... this is why dpm notifiers
1748 * work, isr's off, walk a list of clocks already _off_ and not messing with
1749 * the bus.
1750 *
1751 * This clock should have no parent. It embodies the entire upper level
1752 * active set. A parent will mess up some of the init also.
1753 */
1754static struct clk virt_prcm_set = {
1755 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001756 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001757 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001758 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001759 .set_rate = &omap2_select_table_rate,
1760 .round_rate = &omap2_round_to_table_rate,
1761};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001762
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001763
1764/*
1765 * clkdev integration
1766 */
1767
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001768static struct omap_clk omap2420_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001769 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001770 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
1771 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
1772 CLK(NULL, "osc_ck", &osc_ck, CK_242X),
1773 CLK(NULL, "sys_ck", &sys_ck, CK_242X),
1774 CLK(NULL, "alt_ck", &alt_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001775 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
1776 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
1777 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001778 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001779 CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
1780 CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
1781 CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001782 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001783 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
1784 CLK(NULL, "core_ck", &core_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001785 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
1786 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001787 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
1788 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
1789 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
1790 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
1791 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
1792 CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001793 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
1794 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
1795 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
1796 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001797 CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001798 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001799 CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001800 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001801 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
1802 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
1803 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001804 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
1805 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
1806 CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001807 /* DSS domain clocks */
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001808 CLK("omapdss_dss", "ick", &dss_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001809 CLK(NULL, "dss1_fck", &dss1_fck, CK_242X),
1810 CLK(NULL, "dss2_fck", &dss2_fck, CK_242X),
1811 CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001812 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001813 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
1814 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
1815 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001816 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001817 CLK(NULL, "l4_ck", &l4_ck, CK_242X),
1818 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001819 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001820 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001821 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001822 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001823 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
1824 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
1825 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
1826 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
1827 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
1828 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
1829 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
1830 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
1831 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
1832 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
1833 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
1834 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
1835 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
1836 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
1837 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
1838 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
1839 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
1840 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
1841 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
1842 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
1843 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
1844 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
1845 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
1846 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
1847 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001848 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001849 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001850 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001851 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001852 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001853 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001854 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001855 CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
1856 CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
1857 CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
1858 CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
1859 CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
1860 CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
1861 CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
1862 CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
1863 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001864 CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001865 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
1866 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
1867 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
1868 CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
1869 CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
1870 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
1871 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
1872 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001873 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
1874 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001875 CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
1876 CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001877 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
1878 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001879 CLK(NULL, "fac_ick", &fac_ick, CK_242X),
1880 CLK(NULL, "fac_fck", &fac_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001881 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
1882 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001883 CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001884 CLK("omap_hdq.0", "fck", &hdq_fck, CK_242X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001885 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001886 CLK(NULL, "i2c1_fck", &i2c1_fck, CK_242X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001887 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001888 CLK(NULL, "i2c2_fck", &i2c2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001889 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
1890 CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
1891 CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001892 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001893 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
1894 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001895 CLK(NULL, "des_ick", &des_ick, CK_242X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001896 CLK("omap-sham", "ick", &sha_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001897 CLK("omap_rng", "ick", &rng_ick, CK_242X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001898 CLK("omap-aes", "ick", &aes_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001899 CLK(NULL, "pka_ick", &pka_ick, CK_242X),
1900 CLK(NULL, "usb_fck", &usb_fck, CK_242X),
Felipe Balbi05ac10d2010-12-02 08:49:26 +02001901 CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
Tarun Kanti DebBarma318c3e12011-09-20 17:00:16 +05301902 CLK("omap_timer.1", "32k_ck", &func_32k_ck, CK_243X),
1903 CLK("omap_timer.2", "32k_ck", &func_32k_ck, CK_243X),
1904 CLK("omap_timer.3", "32k_ck", &func_32k_ck, CK_243X),
1905 CLK("omap_timer.4", "32k_ck", &func_32k_ck, CK_243X),
1906 CLK("omap_timer.5", "32k_ck", &func_32k_ck, CK_243X),
1907 CLK("omap_timer.6", "32k_ck", &func_32k_ck, CK_243X),
1908 CLK("omap_timer.7", "32k_ck", &func_32k_ck, CK_243X),
1909 CLK("omap_timer.8", "32k_ck", &func_32k_ck, CK_243X),
1910 CLK("omap_timer.9", "32k_ck", &func_32k_ck, CK_243X),
1911 CLK("omap_timer.10", "32k_ck", &func_32k_ck, CK_243X),
1912 CLK("omap_timer.11", "32k_ck", &func_32k_ck, CK_243X),
1913 CLK("omap_timer.12", "32k_ck", &func_32k_ck, CK_243X),
1914 CLK("omap_timer.1", "sys_ck", &sys_ck, CK_243X),
1915 CLK("omap_timer.2", "sys_ck", &sys_ck, CK_243X),
1916 CLK("omap_timer.3", "sys_ck", &sys_ck, CK_243X),
1917 CLK("omap_timer.4", "sys_ck", &sys_ck, CK_243X),
1918 CLK("omap_timer.5", "sys_ck", &sys_ck, CK_243X),
1919 CLK("omap_timer.6", "sys_ck", &sys_ck, CK_243X),
1920 CLK("omap_timer.7", "sys_ck", &sys_ck, CK_243X),
1921 CLK("omap_timer.8", "sys_ck", &sys_ck, CK_243X),
1922 CLK("omap_timer.9", "sys_ck", &sys_ck, CK_243X),
1923 CLK("omap_timer.10", "sys_ck", &sys_ck, CK_243X),
1924 CLK("omap_timer.11", "sys_ck", &sys_ck, CK_243X),
1925 CLK("omap_timer.12", "sys_ck", &sys_ck, CK_243X),
1926 CLK("omap_timer.1", "alt_ck", &alt_ck, CK_243X),
1927 CLK("omap_timer.2", "alt_ck", &alt_ck, CK_243X),
1928 CLK("omap_timer.3", "alt_ck", &alt_ck, CK_243X),
1929 CLK("omap_timer.4", "alt_ck", &alt_ck, CK_243X),
1930 CLK("omap_timer.5", "alt_ck", &alt_ck, CK_243X),
1931 CLK("omap_timer.6", "alt_ck", &alt_ck, CK_243X),
1932 CLK("omap_timer.7", "alt_ck", &alt_ck, CK_243X),
1933 CLK("omap_timer.8", "alt_ck", &alt_ck, CK_243X),
1934 CLK("omap_timer.9", "alt_ck", &alt_ck, CK_243X),
1935 CLK("omap_timer.10", "alt_ck", &alt_ck, CK_243X),
1936 CLK("omap_timer.11", "alt_ck", &alt_ck, CK_243X),
1937 CLK("omap_timer.12", "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001938};
1939
1940/*
1941 * init code
1942 */
1943
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001944int __init omap2420_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001945{
1946 const struct prcm_config *prcm;
1947 struct omap_clk *c;
1948 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001949
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001950 prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
1951 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1952 cpu_mask = RATE_IN_242X;
1953 rate_table = omap2420_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001954
1955 clk_init(&omap2_clk_functions);
1956
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001957 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1958 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001959 clk_preinit(c->lk.clk);
1960
1961 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1962 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07001963 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001964 propagate_rate(&sys_ck);
1965
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001966 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1967 c++) {
1968 clkdev_add(&c->lk);
1969 clk_register(c->lk.clk);
1970 omap2_init_clk_clkdm(c->lk.clk);
1971 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001972
Paul Walmsleyc6461f52011-02-25 15:49:53 -07001973 /* Disable autoidle on all clocks; let the PM code enable it later */
1974 omap_clk_disable_autoidle_all();
1975
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001976 /* Check the MPU rate set by bootloader */
1977 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
1978 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1979 if (!(prcm->flags & cpu_mask))
1980 continue;
1981 if (prcm->xtal_speed != sys_ck.rate)
1982 continue;
1983 if (prcm->dpll_speed <= clkrate)
1984 break;
1985 }
1986 curr_prcm_set = prcm;
1987
1988 recalculate_root_clocks();
1989
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001990 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
1991 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1992 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001993
1994 /*
1995 * Only enable those clocks we will need, let the drivers
1996 * enable other clocks as necessary
1997 */
1998 clk_enable_init_clocks();
1999
2000 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2001 vclk = clk_get(NULL, "virt_prcm_set");
2002 sclk = clk_get(NULL, "sys_ck");
2003 dclk = clk_get(NULL, "dpll_ck");
2004
2005 return 0;
2006}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002007