Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1 | /* |
Paul Walmsley | 8c810e7 | 2011-02-25 13:56:40 -0700 | [diff] [blame] | 2 | * OMAP2430 clock data |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 3 | * |
Paul Walmsley | 8c810e7 | 2011-02-25 13:56:40 -0700 | [diff] [blame] | 4 | * Copyright (C) 2005-2009 Texas Instruments, Inc. |
| 5 | * Copyright (C) 2004-2011 Nokia Corporation |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 6 | * |
Paul Walmsley | 8c810e7 | 2011-02-25 13:56:40 -0700 | [diff] [blame] | 7 | * Contacts: |
| 8 | * Richard Woodruff <r-woodruff2@ti.com> |
| 9 | * Paul Walmsley |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
| 14 | */ |
| 15 | |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 16 | #include <linux/kernel.h> |
| 17 | #include <linux/clk.h> |
Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 18 | #include <linux/list.h> |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 19 | |
| 20 | #include <plat/clkdev_omap.h> |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 21 | |
Tony Lindgren | ee0839c | 2012-02-24 10:34:35 -0800 | [diff] [blame^] | 22 | #include "iomap.h" |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 23 | #include "clock.h" |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 24 | #include "clock2xxx.h" |
| 25 | #include "opp2xxx.h" |
Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 26 | #include "cm2xxx_3xxx.h" |
| 27 | #include "prm2xxx_3xxx.h" |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 28 | #include "prm-regbits-24xx.h" |
| 29 | #include "cm-regbits-24xx.h" |
| 30 | #include "sdrc.h" |
Paul Walmsley | 4814ced | 2010-10-08 11:40:20 -0600 | [diff] [blame] | 31 | #include "control.h" |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 32 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 33 | #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR |
| 34 | |
| 35 | /* |
| 36 | * 2430 clock tree. |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 37 | * |
Paul Walmsley | 8c810e7 | 2011-02-25 13:56:40 -0700 | [diff] [blame] | 38 | * NOTE:In many cases here we are assigning a 'default' parent. In |
| 39 | * many cases the parent is selectable. The set parent calls will |
| 40 | * also switch sources. |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 41 | * |
| 42 | * Several sources are given initial rates which may be wrong, this will |
| 43 | * be fixed up in the init func. |
| 44 | * |
| 45 | * Things are broadly separated below by clock domains. It is |
Paul Walmsley | 8c810e7 | 2011-02-25 13:56:40 -0700 | [diff] [blame] | 46 | * noteworthy that most peripherals have dependencies on multiple clock |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 47 | * domains. Many get their interface clocks from the L4 domain, but get |
| 48 | * functional clocks from fixed sources or other core domain derived |
| 49 | * clocks. |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 50 | */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 51 | |
| 52 | /* Base external input clocks */ |
| 53 | static struct clk func_32k_ck = { |
| 54 | .name = "func_32k_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 55 | .ops = &clkops_null, |
Paul Walmsley | 3f9cfd3 | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 56 | .rate = 32768, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 57 | .clkdm_name = "wkup_clkdm", |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 58 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 59 | |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 60 | static struct clk secure_32k_ck = { |
| 61 | .name = "secure_32k_ck", |
| 62 | .ops = &clkops_null, |
| 63 | .rate = 32768, |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 64 | .clkdm_name = "wkup_clkdm", |
| 65 | }; |
| 66 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 67 | /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */ |
| 68 | static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */ |
| 69 | .name = "osc_ck", |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 70 | .ops = &clkops_oscck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 71 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 72 | .recalc = &omap2_osc_clk_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 73 | }; |
| 74 | |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 75 | /* Without modem likely 12MHz, with modem likely 13MHz */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 76 | static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */ |
| 77 | .name = "sys_ck", /* ~ ref_clk also */ |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 78 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 79 | .parent = &osc_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 80 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 44da0a5 | 2010-01-26 20:13:08 -0700 | [diff] [blame] | 81 | .recalc = &omap2xxx_sys_clk_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 82 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 83 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 84 | static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */ |
| 85 | .name = "alt_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 86 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 87 | .rate = 54000000, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 88 | .clkdm_name = "wkup_clkdm", |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 89 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 90 | |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 91 | /* Optional external clock input for McBSP CLKS */ |
| 92 | static struct clk mcbsp_clks = { |
| 93 | .name = "mcbsp_clks", |
| 94 | .ops = &clkops_null, |
| 95 | }; |
| 96 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 97 | /* |
| 98 | * Analog domain root source clocks |
| 99 | */ |
| 100 | |
| 101 | /* dpll_ck, is broken out in to special cases through clksel */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 102 | /* REVISIT: Rate changes on dpll_ck trigger a full set change. ... |
| 103 | * deal with this |
| 104 | */ |
| 105 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 106 | static struct dpll_data dpll_dd = { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 107 | .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
| 108 | .mult_mask = OMAP24XX_DPLL_MULT_MASK, |
| 109 | .div1_mask = OMAP24XX_DPLL_DIV_MASK, |
Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 110 | .clk_bypass = &sys_ck, |
| 111 | .clk_ref = &sys_ck, |
| 112 | .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 113 | .enable_mask = OMAP24XX_EN_DPLL_MASK, |
Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 114 | .max_multiplier = 1023, |
Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 115 | .min_divider = 1, |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 116 | .max_divider = 16, |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 117 | }; |
| 118 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 119 | /* |
| 120 | * XXX Cannot add round_rate here yet, as this is still a composite clock, |
| 121 | * not just a DPLL |
| 122 | */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 123 | static struct clk dpll_ck = { |
| 124 | .name = "dpll_ck", |
Paul Walmsley | 0fd0c21 | 2011-02-25 15:49:53 -0700 | [diff] [blame] | 125 | .ops = &clkops_omap2xxx_dpll_ops, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 126 | .parent = &sys_ck, /* Can be func_32k also */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 127 | .dpll_data = &dpll_dd, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 128 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 129 | .recalc = &omap2_dpllcore_recalc, |
| 130 | .set_rate = &omap2_reprogram_dpllcore, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 131 | }; |
| 132 | |
| 133 | static struct clk apll96_ck = { |
| 134 | .name = "apll96_ck", |
Paul Walmsley | 06b1693 | 2009-12-08 16:18:46 -0700 | [diff] [blame] | 135 | .ops = &clkops_apll96, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 136 | .parent = &sys_ck, |
| 137 | .rate = 96000000, |
Paul Walmsley | 51c1954 | 2010-02-22 22:09:26 -0700 | [diff] [blame] | 138 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 139 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 140 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 141 | .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 142 | }; |
| 143 | |
| 144 | static struct clk apll54_ck = { |
| 145 | .name = "apll54_ck", |
Paul Walmsley | 06b1693 | 2009-12-08 16:18:46 -0700 | [diff] [blame] | 146 | .ops = &clkops_apll54, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 147 | .parent = &sys_ck, |
| 148 | .rate = 54000000, |
Paul Walmsley | 51c1954 | 2010-02-22 22:09:26 -0700 | [diff] [blame] | 149 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 150 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 151 | .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), |
| 152 | .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 153 | }; |
| 154 | |
| 155 | /* |
| 156 | * PRCM digital base sources |
| 157 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 158 | |
| 159 | /* func_54m_ck */ |
| 160 | |
| 161 | static const struct clksel_rate func_54m_apll54_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 162 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 163 | { .div = 0 }, |
| 164 | }; |
| 165 | |
| 166 | static const struct clksel_rate func_54m_alt_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 167 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 168 | { .div = 0 }, |
| 169 | }; |
| 170 | |
| 171 | static const struct clksel func_54m_clksel[] = { |
| 172 | { .parent = &apll54_ck, .rates = func_54m_apll54_rates, }, |
| 173 | { .parent = &alt_ck, .rates = func_54m_alt_rates, }, |
| 174 | { .parent = NULL }, |
| 175 | }; |
| 176 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 177 | static struct clk func_54m_ck = { |
| 178 | .name = "func_54m_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 179 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 180 | .parent = &apll54_ck, /* can also be alt_clk */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 181 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 182 | .init = &omap2_init_clksel_parent, |
| 183 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 184 | .clksel_mask = OMAP24XX_54M_SOURCE_MASK, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 185 | .clksel = func_54m_clksel, |
| 186 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 187 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 188 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 189 | static struct clk core_ck = { |
| 190 | .name = "core_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 191 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 192 | .parent = &dpll_ck, /* can also be 32k */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 193 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 194 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 195 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 196 | |
| 197 | /* func_96m_ck */ |
| 198 | static const struct clksel_rate func_96m_apll96_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 199 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 200 | { .div = 0 }, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 201 | }; |
| 202 | |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 203 | static const struct clksel_rate func_96m_alt_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 204 | { .div = 1, .val = 1, .flags = RATE_IN_243X }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 205 | { .div = 0 }, |
| 206 | }; |
| 207 | |
| 208 | static const struct clksel func_96m_clksel[] = { |
| 209 | { .parent = &apll96_ck, .rates = func_96m_apll96_rates }, |
| 210 | { .parent = &alt_ck, .rates = func_96m_alt_rates }, |
| 211 | { .parent = NULL } |
| 212 | }; |
| 213 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 214 | static struct clk func_96m_ck = { |
| 215 | .name = "func_96m_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 216 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 217 | .parent = &apll96_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 218 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 219 | .init = &omap2_init_clksel_parent, |
| 220 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 221 | .clksel_mask = OMAP2430_96M_SOURCE_MASK, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 222 | .clksel = func_96m_clksel, |
| 223 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 224 | }; |
| 225 | |
| 226 | /* func_48m_ck */ |
| 227 | |
| 228 | static const struct clksel_rate func_48m_apll96_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 229 | { .div = 2, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 230 | { .div = 0 }, |
| 231 | }; |
| 232 | |
| 233 | static const struct clksel_rate func_48m_alt_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 234 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 235 | { .div = 0 }, |
| 236 | }; |
| 237 | |
| 238 | static const struct clksel func_48m_clksel[] = { |
| 239 | { .parent = &apll96_ck, .rates = func_48m_apll96_rates }, |
| 240 | { .parent = &alt_ck, .rates = func_48m_alt_rates }, |
| 241 | { .parent = NULL } |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 242 | }; |
| 243 | |
| 244 | static struct clk func_48m_ck = { |
| 245 | .name = "func_48m_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 246 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 247 | .parent = &apll96_ck, /* 96M or Alt */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 248 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 249 | .init = &omap2_init_clksel_parent, |
| 250 | .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), |
Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 251 | .clksel_mask = OMAP24XX_48M_SOURCE_MASK, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 252 | .clksel = func_48m_clksel, |
| 253 | .recalc = &omap2_clksel_recalc, |
| 254 | .round_rate = &omap2_clksel_round_rate, |
| 255 | .set_rate = &omap2_clksel_set_rate |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 256 | }; |
| 257 | |
| 258 | static struct clk func_12m_ck = { |
| 259 | .name = "func_12m_ck", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 260 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 261 | .parent = &func_48m_ck, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 262 | .fixed_div = 4, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 263 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e9b98f6 | 2010-01-26 20:12:57 -0700 | [diff] [blame] | 264 | .recalc = &omap_fixed_divisor_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 265 | }; |
| 266 | |
| 267 | /* Secure timer, only available in secure mode */ |
| 268 | static struct clk wdt1_osc_ck = { |
| 269 | .name = "ck_wdt1_osc", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 270 | .ops = &clkops_null, /* RMK: missing? */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 271 | .parent = &osc_ck, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 272 | .recalc = &followparent_recalc, |
| 273 | }; |
| 274 | |
| 275 | /* |
| 276 | * The common_clkout* clksel_rate structs are common to |
| 277 | * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src. |
| 278 | * sys_clkout2_* are 2420-only, so the |
| 279 | * clksel_rate flags fields are inaccurate for those clocks. This is |
| 280 | * harmless since access to those clocks are gated by the struct clk |
| 281 | * flags fields, which mark them as 2420-only. |
| 282 | */ |
| 283 | static const struct clksel_rate common_clkout_src_core_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 284 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 285 | { .div = 0 } |
| 286 | }; |
| 287 | |
| 288 | static const struct clksel_rate common_clkout_src_sys_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 289 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 290 | { .div = 0 } |
| 291 | }; |
| 292 | |
| 293 | static const struct clksel_rate common_clkout_src_96m_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 294 | { .div = 1, .val = 2, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 295 | { .div = 0 } |
| 296 | }; |
| 297 | |
| 298 | static const struct clksel_rate common_clkout_src_54m_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 299 | { .div = 1, .val = 3, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 300 | { .div = 0 } |
| 301 | }; |
| 302 | |
| 303 | static const struct clksel common_clkout_src_clksel[] = { |
| 304 | { .parent = &core_ck, .rates = common_clkout_src_core_rates }, |
| 305 | { .parent = &sys_ck, .rates = common_clkout_src_sys_rates }, |
| 306 | { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates }, |
| 307 | { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates }, |
| 308 | { .parent = NULL } |
| 309 | }; |
| 310 | |
| 311 | static struct clk sys_clkout_src = { |
| 312 | .name = "sys_clkout_src", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 313 | .ops = &clkops_omap2_dflt, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 314 | .parent = &func_54m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 315 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 316 | .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 317 | .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT, |
| 318 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 319 | .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 320 | .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK, |
| 321 | .clksel = common_clkout_src_clksel, |
| 322 | .recalc = &omap2_clksel_recalc, |
| 323 | .round_rate = &omap2_clksel_round_rate, |
| 324 | .set_rate = &omap2_clksel_set_rate |
| 325 | }; |
| 326 | |
| 327 | static const struct clksel_rate common_clkout_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 328 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 329 | { .div = 2, .val = 1, .flags = RATE_IN_24XX }, |
| 330 | { .div = 4, .val = 2, .flags = RATE_IN_24XX }, |
| 331 | { .div = 8, .val = 3, .flags = RATE_IN_24XX }, |
| 332 | { .div = 16, .val = 4, .flags = RATE_IN_24XX }, |
| 333 | { .div = 0 }, |
| 334 | }; |
| 335 | |
| 336 | static const struct clksel sys_clkout_clksel[] = { |
| 337 | { .parent = &sys_clkout_src, .rates = common_clkout_rates }, |
| 338 | { .parent = NULL } |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 339 | }; |
| 340 | |
| 341 | static struct clk sys_clkout = { |
| 342 | .name = "sys_clkout", |
Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 343 | .ops = &clkops_null, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 344 | .parent = &sys_clkout_src, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 345 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 346 | .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 347 | .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK, |
| 348 | .clksel = sys_clkout_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 349 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 350 | .round_rate = &omap2_clksel_round_rate, |
| 351 | .set_rate = &omap2_clksel_set_rate |
| 352 | }; |
| 353 | |
Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 354 | static struct clk emul_ck = { |
| 355 | .name = "emul_ck", |
Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 356 | .ops = &clkops_omap2_dflt, |
Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 357 | .parent = &func_54m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 358 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 359 | .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 360 | .enable_bit = OMAP24XX_EMULATION_EN_SHIFT, |
| 361 | .recalc = &followparent_recalc, |
Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 362 | |
| 363 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 364 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 365 | /* |
| 366 | * MPU clock domain |
| 367 | * Clocks: |
| 368 | * MPU_FCLK, MPU_ICLK |
| 369 | * INT_M_FCLK, INT_M_I_CLK |
| 370 | * |
| 371 | * - Individual clocks are hardware managed. |
| 372 | * - Base divider comes from: CM_CLKSEL_MPU |
| 373 | * |
| 374 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 375 | static const struct clksel_rate mpu_core_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 376 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 377 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 378 | { .div = 0 }, |
| 379 | }; |
| 380 | |
| 381 | static const struct clksel mpu_clksel[] = { |
| 382 | { .parent = &core_ck, .rates = mpu_core_rates }, |
| 383 | { .parent = NULL } |
| 384 | }; |
| 385 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 386 | static struct clk mpu_ck = { /* Control cpu */ |
| 387 | .name = "mpu_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 388 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 389 | .parent = &core_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 390 | .clkdm_name = "mpu_clkdm", |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 391 | .init = &omap2_init_clksel_parent, |
| 392 | .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL), |
| 393 | .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 394 | .clksel = mpu_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 395 | .recalc = &omap2_clksel_recalc, |
| 396 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 397 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 398 | /* |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 399 | * DSP (2430-IVA2.1) clock domain |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 400 | * Clocks: |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 401 | * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 402 | * |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 403 | * Won't be too specific here. The core clock comes into this block |
| 404 | * it is divided then tee'ed. One branch goes directly to xyz enable |
| 405 | * controls. The other branch gets further divided by 2 then possibly |
| 406 | * routed into a synchronizer and out of clocks abc. |
| 407 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 408 | static const struct clksel_rate dsp_fck_core_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 409 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 410 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
| 411 | { .div = 3, .val = 3, .flags = RATE_IN_24XX }, |
| 412 | { .div = 4, .val = 4, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 413 | { .div = 0 }, |
| 414 | }; |
| 415 | |
| 416 | static const struct clksel dsp_fck_clksel[] = { |
| 417 | { .parent = &core_ck, .rates = dsp_fck_core_rates }, |
| 418 | { .parent = NULL } |
| 419 | }; |
| 420 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 421 | static struct clk dsp_fck = { |
| 422 | .name = "dsp_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 423 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 424 | .parent = &core_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 425 | .clkdm_name = "dsp_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 426 | .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN), |
| 427 | .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, |
| 428 | .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL), |
| 429 | .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK, |
| 430 | .clksel = dsp_fck_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 431 | .recalc = &omap2_clksel_recalc, |
| 432 | }; |
| 433 | |
Paul Walmsley | 2241139 | 2011-02-25 15:52:04 -0700 | [diff] [blame] | 434 | static const struct clksel dsp_ick_clksel[] = { |
| 435 | { .parent = &dsp_fck, .rates = dsp_ick_rates }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 436 | { .parent = NULL } |
| 437 | }; |
| 438 | |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 439 | /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */ |
| 440 | static struct clk iva2_1_ick = { |
| 441 | .name = "iva2_1_ick", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 442 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | 2241139 | 2011-02-25 15:52:04 -0700 | [diff] [blame] | 443 | .parent = &dsp_fck, |
| 444 | .clkdm_name = "dsp_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 445 | .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN), |
| 446 | .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, |
Paul Walmsley | 2241139 | 2011-02-25 15:52:04 -0700 | [diff] [blame] | 447 | .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL), |
| 448 | .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK, |
| 449 | .clksel = dsp_ick_clksel, |
| 450 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 451 | }; |
| 452 | |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 453 | /* |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 454 | * L3 clock domain |
| 455 | * L3 clocks are used for both interface and functional clocks to |
| 456 | * multiple entities. Some of these clocks are completely managed |
| 457 | * by hardware, and some others allow software control. Hardware |
| 458 | * managed ones general are based on directly CLK_REQ signals and |
| 459 | * various auto idle settings. The functional spec sets many of these |
| 460 | * as 'tie-high' for their enables. |
| 461 | * |
| 462 | * I-CLOCKS: |
| 463 | * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA |
| 464 | * CAM, HS-USB. |
| 465 | * F-CLOCK |
| 466 | * SSI. |
| 467 | * |
| 468 | * GPMC memories and SDRC have timing and clock sensitive registers which |
| 469 | * may very well need notification when the clock changes. Currently for low |
| 470 | * operating points, these are taken care of in sleep.S. |
| 471 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 472 | static const struct clksel_rate core_l3_core_rates[] = { |
| 473 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 474 | { .div = 4, .val = 4, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 475 | { .div = 6, .val = 6, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 476 | { .div = 0 } |
| 477 | }; |
| 478 | |
| 479 | static const struct clksel core_l3_clksel[] = { |
| 480 | { .parent = &core_ck, .rates = core_l3_core_rates }, |
| 481 | { .parent = NULL } |
| 482 | }; |
| 483 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 484 | static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */ |
| 485 | .name = "core_l3_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 486 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 487 | .parent = &core_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 488 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 489 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 490 | .clksel_mask = OMAP24XX_CLKSEL_L3_MASK, |
| 491 | .clksel = core_l3_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 492 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 493 | }; |
| 494 | |
| 495 | /* usb_l4_ick */ |
| 496 | static const struct clksel_rate usb_l4_ick_core_l3_rates[] = { |
| 497 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 498 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 499 | { .div = 4, .val = 4, .flags = RATE_IN_24XX }, |
| 500 | { .div = 0 } |
| 501 | }; |
| 502 | |
| 503 | static const struct clksel usb_l4_ick_clksel[] = { |
| 504 | { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates }, |
| 505 | { .parent = NULL }, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 506 | }; |
| 507 | |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 508 | /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 509 | static struct clk usb_l4_ick = { /* FS-USB interface clock */ |
| 510 | .name = "usb_l4_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 511 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | fde0fd4 | 2006-01-17 15:31:18 -0800 | [diff] [blame] | 512 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 513 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 514 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 515 | .enable_bit = OMAP24XX_EN_USB_SHIFT, |
| 516 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 517 | .clksel_mask = OMAP24XX_CLKSEL_USB_MASK, |
| 518 | .clksel = usb_l4_ick_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 519 | .recalc = &omap2_clksel_recalc, |
| 520 | }; |
| 521 | |
| 522 | /* |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 523 | * L4 clock management domain |
| 524 | * |
| 525 | * This domain contains lots of interface clocks from the L4 interface, some |
| 526 | * functional clocks. Fixed APLL functional source clocks are managed in |
| 527 | * this domain. |
| 528 | */ |
| 529 | static const struct clksel_rate l4_core_l3_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 530 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 531 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
| 532 | { .div = 0 } |
| 533 | }; |
| 534 | |
| 535 | static const struct clksel l4_clksel[] = { |
| 536 | { .parent = &core_l3_ck, .rates = l4_core_l3_rates }, |
| 537 | { .parent = NULL } |
| 538 | }; |
| 539 | |
| 540 | static struct clk l4_ck = { /* used both as an ick and fck */ |
| 541 | .name = "l4_ck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 542 | .ops = &clkops_null, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 543 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 544 | .clkdm_name = "core_l4_clkdm", |
| 545 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 546 | .clksel_mask = OMAP24XX_CLKSEL_L4_MASK, |
| 547 | .clksel = l4_clksel, |
| 548 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 549 | }; |
| 550 | |
| 551 | /* |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 552 | * SSI is in L3 management domain, its direct parent is core not l3, |
| 553 | * many core power domain entities are grouped into the L3 clock |
| 554 | * domain. |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 555 | * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 556 | * |
| 557 | * ssr = core/1/2/3/4/5, sst = 1/2 ssr. |
| 558 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 559 | static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = { |
| 560 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 561 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 562 | { .div = 3, .val = 3, .flags = RATE_IN_24XX }, |
| 563 | { .div = 4, .val = 4, .flags = RATE_IN_24XX }, |
| 564 | { .div = 5, .val = 5, .flags = RATE_IN_243X }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 565 | { .div = 0 } |
| 566 | }; |
| 567 | |
| 568 | static const struct clksel ssi_ssr_sst_fck_clksel[] = { |
| 569 | { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates }, |
| 570 | { .parent = NULL } |
| 571 | }; |
| 572 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 573 | static struct clk ssi_ssr_sst_fck = { |
| 574 | .name = "ssi_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 575 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 576 | .parent = &core_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 577 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 578 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 579 | .enable_bit = OMAP24XX_EN_SSI_SHIFT, |
| 580 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 581 | .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK, |
| 582 | .clksel = ssi_ssr_sst_fck_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 583 | .recalc = &omap2_clksel_recalc, |
| 584 | }; |
| 585 | |
Paul Walmsley | 9299fd8 | 2009-01-27 19:12:54 -0700 | [diff] [blame] | 586 | /* |
| 587 | * Presumably this is the same as SSI_ICLK. |
| 588 | * TRM contradicts itself on what clockdomain SSI_ICLK is in |
| 589 | */ |
| 590 | static struct clk ssi_l4_ick = { |
| 591 | .name = "ssi_l4_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 592 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 9299fd8 | 2009-01-27 19:12:54 -0700 | [diff] [blame] | 593 | .parent = &l4_ck, |
| 594 | .clkdm_name = "core_l4_clkdm", |
| 595 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 596 | .enable_bit = OMAP24XX_EN_SSI_SHIFT, |
| 597 | .recalc = &followparent_recalc, |
| 598 | }; |
| 599 | |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 600 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 601 | /* |
| 602 | * GFX clock domain |
| 603 | * Clocks: |
| 604 | * GFX_FCLK, GFX_ICLK |
| 605 | * GFX_CG1(2d), GFX_CG2(3d) |
| 606 | * |
| 607 | * GFX_FCLK runs from L3, and is divided by (1,2,3,4) |
| 608 | * The 2d and 3d clocks run at a hardware determined |
| 609 | * divided value of fclk. |
| 610 | * |
| 611 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 612 | |
| 613 | /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */ |
| 614 | static const struct clksel gfx_fck_clksel[] = { |
| 615 | { .parent = &core_l3_ck, .rates = gfx_l3_rates }, |
| 616 | { .parent = NULL }, |
| 617 | }; |
| 618 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 619 | static struct clk gfx_3d_fck = { |
| 620 | .name = "gfx_3d_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 621 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 622 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 623 | .clkdm_name = "gfx_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 624 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), |
| 625 | .enable_bit = OMAP24XX_EN_3D_SHIFT, |
| 626 | .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL), |
| 627 | .clksel_mask = OMAP_CLKSEL_GFX_MASK, |
| 628 | .clksel = gfx_fck_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 629 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 630 | .round_rate = &omap2_clksel_round_rate, |
| 631 | .set_rate = &omap2_clksel_set_rate |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 632 | }; |
| 633 | |
| 634 | static struct clk gfx_2d_fck = { |
| 635 | .name = "gfx_2d_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 636 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 637 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 638 | .clkdm_name = "gfx_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 639 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), |
| 640 | .enable_bit = OMAP24XX_EN_2D_SHIFT, |
| 641 | .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL), |
| 642 | .clksel_mask = OMAP_CLKSEL_GFX_MASK, |
| 643 | .clksel = gfx_fck_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 644 | .recalc = &omap2_clksel_recalc, |
| 645 | }; |
| 646 | |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 647 | /* This interface clock does not have a CM_AUTOIDLE bit */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 648 | static struct clk gfx_ick = { |
| 649 | .name = "gfx_ick", /* From l3 */ |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 650 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 651 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 652 | .clkdm_name = "gfx_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 653 | .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN), |
| 654 | .enable_bit = OMAP_EN_GFX_SHIFT, |
| 655 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 656 | }; |
| 657 | |
| 658 | /* |
| 659 | * Modem clock domain (2430) |
| 660 | * CLOCKS: |
| 661 | * MDM_OSC_CLK |
| 662 | * MDM_ICLK |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 663 | * These clocks are usable in chassis mode only. |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 664 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 665 | static const struct clksel_rate mdm_ick_core_rates[] = { |
| 666 | { .div = 1, .val = 1, .flags = RATE_IN_243X }, |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 667 | { .div = 4, .val = 4, .flags = RATE_IN_243X }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 668 | { .div = 6, .val = 6, .flags = RATE_IN_243X }, |
| 669 | { .div = 9, .val = 9, .flags = RATE_IN_243X }, |
| 670 | { .div = 0 } |
| 671 | }; |
| 672 | |
| 673 | static const struct clksel mdm_ick_clksel[] = { |
| 674 | { .parent = &core_ck, .rates = mdm_ick_core_rates }, |
| 675 | { .parent = NULL } |
| 676 | }; |
| 677 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 678 | static struct clk mdm_ick = { /* used both as a ick and fck */ |
| 679 | .name = "mdm_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 680 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 681 | .parent = &core_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 682 | .clkdm_name = "mdm_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 683 | .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN), |
| 684 | .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT, |
| 685 | .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL), |
| 686 | .clksel_mask = OMAP2430_CLKSEL_MDM_MASK, |
| 687 | .clksel = mdm_ick_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 688 | .recalc = &omap2_clksel_recalc, |
| 689 | }; |
| 690 | |
| 691 | static struct clk mdm_osc_ck = { |
| 692 | .name = "mdm_osc_ck", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 693 | .ops = &clkops_omap2_mdmclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 694 | .parent = &osc_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 695 | .clkdm_name = "mdm_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 696 | .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN), |
| 697 | .enable_bit = OMAP2430_EN_OSC_SHIFT, |
| 698 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 699 | }; |
| 700 | |
| 701 | /* |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 702 | * DSS clock domain |
| 703 | * CLOCKs: |
| 704 | * DSS_L4_ICLK, DSS_L3_ICLK, |
| 705 | * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK |
| 706 | * |
| 707 | * DSS is both initiator and target. |
| 708 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 709 | /* XXX Add RATE_NOT_VALIDATED */ |
| 710 | |
| 711 | static const struct clksel_rate dss1_fck_sys_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 712 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 713 | { .div = 0 } |
| 714 | }; |
| 715 | |
| 716 | static const struct clksel_rate dss1_fck_core_rates[] = { |
| 717 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
| 718 | { .div = 2, .val = 2, .flags = RATE_IN_24XX }, |
| 719 | { .div = 3, .val = 3, .flags = RATE_IN_24XX }, |
| 720 | { .div = 4, .val = 4, .flags = RATE_IN_24XX }, |
| 721 | { .div = 5, .val = 5, .flags = RATE_IN_24XX }, |
| 722 | { .div = 6, .val = 6, .flags = RATE_IN_24XX }, |
| 723 | { .div = 8, .val = 8, .flags = RATE_IN_24XX }, |
| 724 | { .div = 9, .val = 9, .flags = RATE_IN_24XX }, |
| 725 | { .div = 12, .val = 12, .flags = RATE_IN_24XX }, |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 726 | { .div = 16, .val = 16, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 727 | { .div = 0 } |
| 728 | }; |
| 729 | |
| 730 | static const struct clksel dss1_fck_clksel[] = { |
| 731 | { .parent = &sys_ck, .rates = dss1_fck_sys_rates }, |
| 732 | { .parent = &core_ck, .rates = dss1_fck_core_rates }, |
| 733 | { .parent = NULL }, |
| 734 | }; |
| 735 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 736 | static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */ |
| 737 | .name = "dss_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 738 | .ops = &clkops_omap2_iclk_dflt, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 739 | .parent = &l4_ck, /* really both l3 and l4 */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 740 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 741 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 742 | .enable_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 743 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 744 | }; |
| 745 | |
| 746 | static struct clk dss1_fck = { |
| 747 | .name = "dss1_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 748 | .ops = &clkops_omap2_dflt, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 749 | .parent = &core_ck, /* Core or sys */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 750 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 751 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 752 | .enable_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 753 | .init = &omap2_init_clksel_parent, |
| 754 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 755 | .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK, |
| 756 | .clksel = dss1_fck_clksel, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 757 | .recalc = &omap2_clksel_recalc, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 758 | }; |
| 759 | |
| 760 | static const struct clksel_rate dss2_fck_sys_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 761 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 762 | { .div = 0 } |
| 763 | }; |
| 764 | |
| 765 | static const struct clksel_rate dss2_fck_48m_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 766 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 767 | { .div = 0 } |
| 768 | }; |
| 769 | |
| 770 | static const struct clksel dss2_fck_clksel[] = { |
| 771 | { .parent = &sys_ck, .rates = dss2_fck_sys_rates }, |
| 772 | { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates }, |
| 773 | { .parent = NULL } |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 774 | }; |
| 775 | |
| 776 | static struct clk dss2_fck = { /* Alt clk used in power management */ |
| 777 | .name = "dss2_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 778 | .ops = &clkops_omap2_dflt, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 779 | .parent = &sys_ck, /* fixed at sys_ck or 48MHz */ |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 780 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 781 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 782 | .enable_bit = OMAP24XX_EN_DSS2_SHIFT, |
| 783 | .init = &omap2_init_clksel_parent, |
| 784 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), |
| 785 | .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK, |
| 786 | .clksel = dss2_fck_clksel, |
Paul Walmsley | d4521f6 | 2010-12-21 21:08:14 -0700 | [diff] [blame] | 787 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 788 | }; |
| 789 | |
| 790 | static struct clk dss_54m_fck = { /* Alt clk used in power management */ |
| 791 | .name = "dss_54m_fck", /* 54m tv clk */ |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 792 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 793 | .parent = &func_54m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 794 | .clkdm_name = "dss_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 795 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 796 | .enable_bit = OMAP24XX_EN_TV_SHIFT, |
| 797 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 798 | }; |
| 799 | |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 800 | static struct clk wu_l4_ick = { |
| 801 | .name = "wu_l4_ick", |
| 802 | .ops = &clkops_null, |
| 803 | .parent = &sys_ck, |
| 804 | .clkdm_name = "wkup_clkdm", |
| 805 | .recalc = &followparent_recalc, |
| 806 | }; |
| 807 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 808 | /* |
| 809 | * CORE power domain ICLK & FCLK defines. |
| 810 | * Many of the these can have more than one possible parent. Entries |
| 811 | * here will likely have an L4 interface parent, and may have multiple |
| 812 | * functional clock parents. |
| 813 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 814 | static const struct clksel_rate gpt_alt_rates[] = { |
Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 815 | { .div = 1, .val = 2, .flags = RATE_IN_24XX }, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 816 | { .div = 0 } |
| 817 | }; |
| 818 | |
| 819 | static const struct clksel omap24xx_gpt_clksel[] = { |
| 820 | { .parent = &func_32k_ck, .rates = gpt_32k_rates }, |
| 821 | { .parent = &sys_ck, .rates = gpt_sys_rates }, |
| 822 | { .parent = &alt_ck, .rates = gpt_alt_rates }, |
| 823 | { .parent = NULL }, |
| 824 | }; |
| 825 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 826 | static struct clk gpt1_ick = { |
| 827 | .name = "gpt1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 828 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 829 | .parent = &wu_l4_ick, |
| 830 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 831 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 832 | .enable_bit = OMAP24XX_EN_GPT1_SHIFT, |
| 833 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 834 | }; |
| 835 | |
| 836 | static struct clk gpt1_fck = { |
| 837 | .name = "gpt1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 838 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 839 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 840 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 841 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 842 | .enable_bit = OMAP24XX_EN_GPT1_SHIFT, |
| 843 | .init = &omap2_init_clksel_parent, |
| 844 | .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1), |
| 845 | .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK, |
| 846 | .clksel = omap24xx_gpt_clksel, |
| 847 | .recalc = &omap2_clksel_recalc, |
| 848 | .round_rate = &omap2_clksel_round_rate, |
| 849 | .set_rate = &omap2_clksel_set_rate |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 850 | }; |
| 851 | |
| 852 | static struct clk gpt2_ick = { |
| 853 | .name = "gpt2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 854 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 855 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 856 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 857 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 858 | .enable_bit = OMAP24XX_EN_GPT2_SHIFT, |
| 859 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 860 | }; |
| 861 | |
| 862 | static struct clk gpt2_fck = { |
| 863 | .name = "gpt2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 864 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 865 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 866 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 867 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 868 | .enable_bit = OMAP24XX_EN_GPT2_SHIFT, |
| 869 | .init = &omap2_init_clksel_parent, |
| 870 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 871 | .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK, |
| 872 | .clksel = omap24xx_gpt_clksel, |
| 873 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 874 | }; |
| 875 | |
| 876 | static struct clk gpt3_ick = { |
| 877 | .name = "gpt3_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 878 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 879 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 880 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 881 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 882 | .enable_bit = OMAP24XX_EN_GPT3_SHIFT, |
| 883 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 884 | }; |
| 885 | |
| 886 | static struct clk gpt3_fck = { |
| 887 | .name = "gpt3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 888 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 889 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 890 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 891 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 892 | .enable_bit = OMAP24XX_EN_GPT3_SHIFT, |
| 893 | .init = &omap2_init_clksel_parent, |
| 894 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 895 | .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK, |
| 896 | .clksel = omap24xx_gpt_clksel, |
| 897 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 898 | }; |
| 899 | |
| 900 | static struct clk gpt4_ick = { |
| 901 | .name = "gpt4_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 902 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 903 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 904 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 905 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 906 | .enable_bit = OMAP24XX_EN_GPT4_SHIFT, |
| 907 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 908 | }; |
| 909 | |
| 910 | static struct clk gpt4_fck = { |
| 911 | .name = "gpt4_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 912 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 913 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 914 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 915 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 916 | .enable_bit = OMAP24XX_EN_GPT4_SHIFT, |
| 917 | .init = &omap2_init_clksel_parent, |
| 918 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 919 | .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK, |
| 920 | .clksel = omap24xx_gpt_clksel, |
| 921 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 922 | }; |
| 923 | |
| 924 | static struct clk gpt5_ick = { |
| 925 | .name = "gpt5_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 926 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 927 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 928 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 929 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 930 | .enable_bit = OMAP24XX_EN_GPT5_SHIFT, |
| 931 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 932 | }; |
| 933 | |
| 934 | static struct clk gpt5_fck = { |
| 935 | .name = "gpt5_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 936 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 937 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 938 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 939 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 940 | .enable_bit = OMAP24XX_EN_GPT5_SHIFT, |
| 941 | .init = &omap2_init_clksel_parent, |
| 942 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 943 | .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK, |
| 944 | .clksel = omap24xx_gpt_clksel, |
| 945 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 946 | }; |
| 947 | |
| 948 | static struct clk gpt6_ick = { |
| 949 | .name = "gpt6_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 950 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 951 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 952 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 953 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 954 | .enable_bit = OMAP24XX_EN_GPT6_SHIFT, |
| 955 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 956 | }; |
| 957 | |
| 958 | static struct clk gpt6_fck = { |
| 959 | .name = "gpt6_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 960 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 961 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 962 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 963 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 964 | .enable_bit = OMAP24XX_EN_GPT6_SHIFT, |
| 965 | .init = &omap2_init_clksel_parent, |
| 966 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 967 | .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK, |
| 968 | .clksel = omap24xx_gpt_clksel, |
| 969 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 970 | }; |
| 971 | |
| 972 | static struct clk gpt7_ick = { |
| 973 | .name = "gpt7_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 974 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 975 | .parent = &l4_ck, |
Paul Walmsley | a4fc927 | 2011-02-25 14:53:40 -0700 | [diff] [blame] | 976 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 977 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 978 | .enable_bit = OMAP24XX_EN_GPT7_SHIFT, |
| 979 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 980 | }; |
| 981 | |
| 982 | static struct clk gpt7_fck = { |
| 983 | .name = "gpt7_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 984 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 985 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 986 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 987 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 988 | .enable_bit = OMAP24XX_EN_GPT7_SHIFT, |
| 989 | .init = &omap2_init_clksel_parent, |
| 990 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 991 | .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK, |
| 992 | .clksel = omap24xx_gpt_clksel, |
| 993 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 994 | }; |
| 995 | |
| 996 | static struct clk gpt8_ick = { |
| 997 | .name = "gpt8_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 998 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 999 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1000 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1001 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1002 | .enable_bit = OMAP24XX_EN_GPT8_SHIFT, |
| 1003 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1004 | }; |
| 1005 | |
| 1006 | static struct clk gpt8_fck = { |
| 1007 | .name = "gpt8_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1008 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1009 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1010 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1011 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1012 | .enable_bit = OMAP24XX_EN_GPT8_SHIFT, |
| 1013 | .init = &omap2_init_clksel_parent, |
| 1014 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 1015 | .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK, |
| 1016 | .clksel = omap24xx_gpt_clksel, |
| 1017 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1018 | }; |
| 1019 | |
| 1020 | static struct clk gpt9_ick = { |
| 1021 | .name = "gpt9_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1022 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1023 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1024 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1025 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1026 | .enable_bit = OMAP24XX_EN_GPT9_SHIFT, |
| 1027 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1028 | }; |
| 1029 | |
| 1030 | static struct clk gpt9_fck = { |
| 1031 | .name = "gpt9_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1032 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1033 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1034 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1035 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1036 | .enable_bit = OMAP24XX_EN_GPT9_SHIFT, |
| 1037 | .init = &omap2_init_clksel_parent, |
| 1038 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 1039 | .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK, |
| 1040 | .clksel = omap24xx_gpt_clksel, |
| 1041 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1042 | }; |
| 1043 | |
| 1044 | static struct clk gpt10_ick = { |
| 1045 | .name = "gpt10_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1046 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1047 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1048 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1049 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1050 | .enable_bit = OMAP24XX_EN_GPT10_SHIFT, |
| 1051 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1052 | }; |
| 1053 | |
| 1054 | static struct clk gpt10_fck = { |
| 1055 | .name = "gpt10_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1056 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1057 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1058 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1059 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1060 | .enable_bit = OMAP24XX_EN_GPT10_SHIFT, |
| 1061 | .init = &omap2_init_clksel_parent, |
| 1062 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 1063 | .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK, |
| 1064 | .clksel = omap24xx_gpt_clksel, |
| 1065 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1066 | }; |
| 1067 | |
| 1068 | static struct clk gpt11_ick = { |
| 1069 | .name = "gpt11_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1070 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1071 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1072 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1073 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1074 | .enable_bit = OMAP24XX_EN_GPT11_SHIFT, |
| 1075 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1076 | }; |
| 1077 | |
| 1078 | static struct clk gpt11_fck = { |
| 1079 | .name = "gpt11_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1080 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1081 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1082 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1083 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1084 | .enable_bit = OMAP24XX_EN_GPT11_SHIFT, |
| 1085 | .init = &omap2_init_clksel_parent, |
| 1086 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 1087 | .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK, |
| 1088 | .clksel = omap24xx_gpt_clksel, |
| 1089 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1090 | }; |
| 1091 | |
| 1092 | static struct clk gpt12_ick = { |
| 1093 | .name = "gpt12_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1094 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1095 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1096 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1097 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1098 | .enable_bit = OMAP24XX_EN_GPT12_SHIFT, |
| 1099 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1100 | }; |
| 1101 | |
| 1102 | static struct clk gpt12_fck = { |
| 1103 | .name = "gpt12_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1104 | .ops = &clkops_omap2_dflt_wait, |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 1105 | .parent = &secure_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1106 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1107 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1108 | .enable_bit = OMAP24XX_EN_GPT12_SHIFT, |
| 1109 | .init = &omap2_init_clksel_parent, |
| 1110 | .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), |
| 1111 | .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK, |
| 1112 | .clksel = omap24xx_gpt_clksel, |
| 1113 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1114 | }; |
| 1115 | |
| 1116 | static struct clk mcbsp1_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1117 | .name = "mcbsp1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1118 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1119 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1120 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1121 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1122 | .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT, |
| 1123 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1124 | }; |
| 1125 | |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1126 | static const struct clksel_rate common_mcbsp_96m_rates[] = { |
| 1127 | { .div = 1, .val = 0, .flags = RATE_IN_24XX }, |
| 1128 | { .div = 0 } |
| 1129 | }; |
| 1130 | |
| 1131 | static const struct clksel_rate common_mcbsp_mcbsp_rates[] = { |
| 1132 | { .div = 1, .val = 1, .flags = RATE_IN_24XX }, |
| 1133 | { .div = 0 } |
| 1134 | }; |
| 1135 | |
| 1136 | static const struct clksel mcbsp_fck_clksel[] = { |
| 1137 | { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates }, |
| 1138 | { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates }, |
| 1139 | { .parent = NULL } |
| 1140 | }; |
| 1141 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1142 | static struct clk mcbsp1_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1143 | .name = "mcbsp1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1144 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1145 | .parent = &func_96m_ck, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1146 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1147 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1148 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1149 | .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1150 | .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0), |
| 1151 | .clksel_mask = OMAP2_MCBSP1_CLKS_MASK, |
| 1152 | .clksel = mcbsp_fck_clksel, |
| 1153 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1154 | }; |
| 1155 | |
| 1156 | static struct clk mcbsp2_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1157 | .name = "mcbsp2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1158 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1159 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1160 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1161 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1162 | .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT, |
| 1163 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1164 | }; |
| 1165 | |
| 1166 | static struct clk mcbsp2_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1167 | .name = "mcbsp2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1168 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1169 | .parent = &func_96m_ck, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1170 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1171 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1172 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1173 | .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1174 | .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0), |
| 1175 | .clksel_mask = OMAP2_MCBSP2_CLKS_MASK, |
| 1176 | .clksel = mcbsp_fck_clksel, |
| 1177 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1178 | }; |
| 1179 | |
| 1180 | static struct clk mcbsp3_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1181 | .name = "mcbsp3_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1182 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1183 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1184 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1185 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1186 | .enable_bit = OMAP2430_EN_MCBSP3_SHIFT, |
| 1187 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1188 | }; |
| 1189 | |
| 1190 | static struct clk mcbsp3_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1191 | .name = "mcbsp3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1192 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1193 | .parent = &func_96m_ck, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1194 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1195 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1196 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1197 | .enable_bit = OMAP2430_EN_MCBSP3_SHIFT, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1198 | .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1), |
| 1199 | .clksel_mask = OMAP2_MCBSP3_CLKS_MASK, |
| 1200 | .clksel = mcbsp_fck_clksel, |
| 1201 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1202 | }; |
| 1203 | |
| 1204 | static struct clk mcbsp4_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1205 | .name = "mcbsp4_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1206 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1207 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1208 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1209 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1210 | .enable_bit = OMAP2430_EN_MCBSP4_SHIFT, |
| 1211 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1212 | }; |
| 1213 | |
| 1214 | static struct clk mcbsp4_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1215 | .name = "mcbsp4_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1216 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1217 | .parent = &func_96m_ck, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1218 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1219 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1220 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1221 | .enable_bit = OMAP2430_EN_MCBSP4_SHIFT, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1222 | .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1), |
| 1223 | .clksel_mask = OMAP2_MCBSP4_CLKS_MASK, |
| 1224 | .clksel = mcbsp_fck_clksel, |
| 1225 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1226 | }; |
| 1227 | |
| 1228 | static struct clk mcbsp5_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1229 | .name = "mcbsp5_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1230 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1231 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1232 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1233 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1234 | .enable_bit = OMAP2430_EN_MCBSP5_SHIFT, |
| 1235 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1236 | }; |
| 1237 | |
| 1238 | static struct clk mcbsp5_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1239 | .name = "mcbsp5_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1240 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1241 | .parent = &func_96m_ck, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1242 | .init = &omap2_init_clksel_parent, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1243 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1244 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1245 | .enable_bit = OMAP2430_EN_MCBSP5_SHIFT, |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1246 | .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1), |
| 1247 | .clksel_mask = OMAP2_MCBSP5_CLKS_MASK, |
| 1248 | .clksel = mcbsp_fck_clksel, |
| 1249 | .recalc = &omap2_clksel_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1250 | }; |
| 1251 | |
| 1252 | static struct clk mcspi1_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1253 | .name = "mcspi1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1254 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1255 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1256 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1257 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1258 | .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT, |
| 1259 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1260 | }; |
| 1261 | |
| 1262 | static struct clk mcspi1_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1263 | .name = "mcspi1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1264 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1265 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1266 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1267 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1268 | .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT, |
| 1269 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1270 | }; |
| 1271 | |
| 1272 | static struct clk mcspi2_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1273 | .name = "mcspi2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1274 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1275 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1276 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1277 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1278 | .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT, |
| 1279 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1280 | }; |
| 1281 | |
| 1282 | static struct clk mcspi2_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1283 | .name = "mcspi2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1284 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1285 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1286 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1287 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1288 | .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT, |
| 1289 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1290 | }; |
| 1291 | |
| 1292 | static struct clk mcspi3_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1293 | .name = "mcspi3_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1294 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1295 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1296 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1297 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1298 | .enable_bit = OMAP2430_EN_MCSPI3_SHIFT, |
| 1299 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1300 | }; |
| 1301 | |
| 1302 | static struct clk mcspi3_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1303 | .name = "mcspi3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1304 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1305 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1306 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1307 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1308 | .enable_bit = OMAP2430_EN_MCSPI3_SHIFT, |
| 1309 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1310 | }; |
| 1311 | |
| 1312 | static struct clk uart1_ick = { |
| 1313 | .name = "uart1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1314 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1315 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1316 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1317 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1318 | .enable_bit = OMAP24XX_EN_UART1_SHIFT, |
| 1319 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1320 | }; |
| 1321 | |
| 1322 | static struct clk uart1_fck = { |
| 1323 | .name = "uart1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1324 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1325 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1326 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1327 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1328 | .enable_bit = OMAP24XX_EN_UART1_SHIFT, |
| 1329 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1330 | }; |
| 1331 | |
| 1332 | static struct clk uart2_ick = { |
| 1333 | .name = "uart2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1334 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1335 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1336 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1337 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1338 | .enable_bit = OMAP24XX_EN_UART2_SHIFT, |
| 1339 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1340 | }; |
| 1341 | |
| 1342 | static struct clk uart2_fck = { |
| 1343 | .name = "uart2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1344 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1345 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1346 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1347 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1348 | .enable_bit = OMAP24XX_EN_UART2_SHIFT, |
| 1349 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1350 | }; |
| 1351 | |
| 1352 | static struct clk uart3_ick = { |
| 1353 | .name = "uart3_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1354 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1355 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1356 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1357 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1358 | .enable_bit = OMAP24XX_EN_UART3_SHIFT, |
| 1359 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1360 | }; |
| 1361 | |
| 1362 | static struct clk uart3_fck = { |
| 1363 | .name = "uart3_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1364 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1365 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1366 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1367 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1368 | .enable_bit = OMAP24XX_EN_UART3_SHIFT, |
| 1369 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1370 | }; |
| 1371 | |
| 1372 | static struct clk gpios_ick = { |
| 1373 | .name = "gpios_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1374 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1375 | .parent = &wu_l4_ick, |
| 1376 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1377 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1378 | .enable_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1379 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1380 | }; |
| 1381 | |
| 1382 | static struct clk gpios_fck = { |
| 1383 | .name = "gpios_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1384 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1385 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1386 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1387 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 1388 | .enable_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1389 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1390 | }; |
| 1391 | |
| 1392 | static struct clk mpu_wdt_ick = { |
| 1393 | .name = "mpu_wdt_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1394 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1395 | .parent = &wu_l4_ick, |
| 1396 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1397 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1398 | .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT, |
| 1399 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1400 | }; |
| 1401 | |
| 1402 | static struct clk mpu_wdt_fck = { |
| 1403 | .name = "mpu_wdt_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1404 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1405 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1406 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1407 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), |
| 1408 | .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT, |
| 1409 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1410 | }; |
| 1411 | |
| 1412 | static struct clk sync_32k_ick = { |
| 1413 | .name = "sync_32k_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1414 | .ops = &clkops_omap2_iclk_dflt_wait, |
Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1415 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1416 | .parent = &wu_l4_ick, |
| 1417 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1418 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1419 | .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT, |
| 1420 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1421 | }; |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1422 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1423 | static struct clk wdt1_ick = { |
| 1424 | .name = "wdt1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1425 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1426 | .parent = &wu_l4_ick, |
| 1427 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1428 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1429 | .enable_bit = OMAP24XX_EN_WDT1_SHIFT, |
| 1430 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1431 | }; |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1432 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1433 | static struct clk omapctrl_ick = { |
| 1434 | .name = "omapctrl_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1435 | .ops = &clkops_omap2_iclk_dflt_wait, |
Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1436 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1437 | .parent = &wu_l4_ick, |
| 1438 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1439 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1440 | .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT, |
| 1441 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1442 | }; |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1443 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1444 | static struct clk icr_ick = { |
| 1445 | .name = "icr_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1446 | .ops = &clkops_omap2_iclk_dflt_wait, |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1447 | .parent = &wu_l4_ick, |
| 1448 | .clkdm_name = "wkup_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1449 | .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), |
| 1450 | .enable_bit = OMAP2430_EN_ICR_SHIFT, |
| 1451 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1452 | }; |
| 1453 | |
| 1454 | static struct clk cam_ick = { |
| 1455 | .name = "cam_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1456 | .ops = &clkops_omap2_iclk_dflt, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1457 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1458 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1459 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1460 | .enable_bit = OMAP24XX_EN_CAM_SHIFT, |
| 1461 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1462 | }; |
| 1463 | |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1464 | /* |
| 1465 | * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be |
| 1466 | * split into two separate clocks, since the parent clocks are different |
| 1467 | * and the clockdomains are also different. |
| 1468 | */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1469 | static struct clk cam_fck = { |
| 1470 | .name = "cam_fck", |
Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 1471 | .ops = &clkops_omap2_dflt, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1472 | .parent = &func_96m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1473 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1474 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1475 | .enable_bit = OMAP24XX_EN_CAM_SHIFT, |
| 1476 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1477 | }; |
| 1478 | |
| 1479 | static struct clk mailboxes_ick = { |
| 1480 | .name = "mailboxes_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1481 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1482 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1483 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1484 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1485 | .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT, |
| 1486 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1487 | }; |
| 1488 | |
| 1489 | static struct clk wdt4_ick = { |
| 1490 | .name = "wdt4_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1491 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1492 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1493 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1494 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1495 | .enable_bit = OMAP24XX_EN_WDT4_SHIFT, |
| 1496 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1497 | }; |
| 1498 | |
| 1499 | static struct clk wdt4_fck = { |
| 1500 | .name = "wdt4_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1501 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1502 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1503 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1504 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1505 | .enable_bit = OMAP24XX_EN_WDT4_SHIFT, |
| 1506 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1507 | }; |
| 1508 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1509 | static struct clk mspro_ick = { |
| 1510 | .name = "mspro_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1511 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1512 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1513 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1514 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1515 | .enable_bit = OMAP24XX_EN_MSPRO_SHIFT, |
| 1516 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1517 | }; |
| 1518 | |
| 1519 | static struct clk mspro_fck = { |
| 1520 | .name = "mspro_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1521 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1522 | .parent = &func_96m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1523 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1524 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1525 | .enable_bit = OMAP24XX_EN_MSPRO_SHIFT, |
| 1526 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1527 | }; |
| 1528 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1529 | static struct clk fac_ick = { |
| 1530 | .name = "fac_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1531 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1532 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1533 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1534 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1535 | .enable_bit = OMAP24XX_EN_FAC_SHIFT, |
| 1536 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1537 | }; |
| 1538 | |
| 1539 | static struct clk fac_fck = { |
| 1540 | .name = "fac_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1541 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1542 | .parent = &func_12m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1543 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1544 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1545 | .enable_bit = OMAP24XX_EN_FAC_SHIFT, |
| 1546 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1547 | }; |
| 1548 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1549 | static struct clk hdq_ick = { |
| 1550 | .name = "hdq_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1551 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1552 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1553 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1554 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1555 | .enable_bit = OMAP24XX_EN_HDQ_SHIFT, |
| 1556 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1557 | }; |
| 1558 | |
| 1559 | static struct clk hdq_fck = { |
| 1560 | .name = "hdq_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1561 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1562 | .parent = &func_12m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1563 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1564 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), |
| 1565 | .enable_bit = OMAP24XX_EN_HDQ_SHIFT, |
| 1566 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1567 | }; |
| 1568 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1569 | /* |
| 1570 | * XXX This is marked as a 2420-only define, but it claims to be present |
| 1571 | * on 2430 also. Double-check. |
| 1572 | */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1573 | static struct clk i2c2_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1574 | .name = "i2c2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1575 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1576 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1577 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1578 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1579 | .enable_bit = OMAP2420_EN_I2C2_SHIFT, |
| 1580 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1581 | }; |
| 1582 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1583 | static struct clk i2chs2_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1584 | .name = "i2chs2_fck", |
Paul Walmsley | 3dc2197 | 2009-07-24 19:44:04 -0600 | [diff] [blame] | 1585 | .ops = &clkops_omap2430_i2chs_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1586 | .parent = &func_96m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1587 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1588 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1589 | .enable_bit = OMAP2430_EN_I2CHS2_SHIFT, |
| 1590 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1591 | }; |
| 1592 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1593 | /* |
| 1594 | * XXX This is marked as a 2420-only define, but it claims to be present |
| 1595 | * on 2430 also. Double-check. |
| 1596 | */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1597 | static struct clk i2c1_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1598 | .name = "i2c1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1599 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1600 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1601 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1602 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), |
| 1603 | .enable_bit = OMAP2420_EN_I2C1_SHIFT, |
| 1604 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1605 | }; |
| 1606 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1607 | static struct clk i2chs1_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1608 | .name = "i2chs1_fck", |
Paul Walmsley | 3dc2197 | 2009-07-24 19:44:04 -0600 | [diff] [blame] | 1609 | .ops = &clkops_omap2430_i2chs_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1610 | .parent = &func_96m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1611 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1612 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1613 | .enable_bit = OMAP2430_EN_I2CHS1_SHIFT, |
| 1614 | .recalc = &followparent_recalc, |
| 1615 | }; |
| 1616 | |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1617 | /* |
| 1618 | * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE |
| 1619 | * accesses derived from this data. |
| 1620 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1621 | static struct clk gpmc_fck = { |
| 1622 | .name = "gpmc_fck", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1623 | .ops = &clkops_omap2_iclk_idle_only, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1624 | .parent = &core_l3_ck, |
Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1625 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1626 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1627 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), |
| 1628 | .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1629 | .recalc = &followparent_recalc, |
| 1630 | }; |
| 1631 | |
| 1632 | static struct clk sdma_fck = { |
| 1633 | .name = "sdma_fck", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1634 | .ops = &clkops_null, /* RMK: missing? */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1635 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1636 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1637 | .recalc = &followparent_recalc, |
| 1638 | }; |
| 1639 | |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1640 | /* |
| 1641 | * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE |
| 1642 | * accesses derived from this data. |
| 1643 | */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1644 | static struct clk sdma_ick = { |
| 1645 | .name = "sdma_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1646 | .ops = &clkops_omap2_iclk_idle_only, |
Paul Walmsley | a1fed57 | 2011-02-25 15:51:02 -0700 | [diff] [blame] | 1647 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1648 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1649 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), |
| 1650 | .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT, |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1651 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1652 | }; |
| 1653 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1654 | static struct clk sdrc_ick = { |
| 1655 | .name = "sdrc_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1656 | .ops = &clkops_omap2_iclk_idle_only, |
Paul Walmsley | a1fed57 | 2011-02-25 15:51:02 -0700 | [diff] [blame] | 1657 | .parent = &core_l3_ck, |
Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1658 | .flags = ENABLE_ON_INIT, |
Paul Walmsley | a1fed57 | 2011-02-25 15:51:02 -0700 | [diff] [blame] | 1659 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1660 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), |
| 1661 | .enable_bit = OMAP2430_EN_SDRC_SHIFT, |
| 1662 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1663 | }; |
| 1664 | |
| 1665 | static struct clk des_ick = { |
| 1666 | .name = "des_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1667 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1668 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1669 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1670 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), |
| 1671 | .enable_bit = OMAP24XX_EN_DES_SHIFT, |
| 1672 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1673 | }; |
| 1674 | |
| 1675 | static struct clk sha_ick = { |
| 1676 | .name = "sha_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1677 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1678 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1679 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1680 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), |
| 1681 | .enable_bit = OMAP24XX_EN_SHA_SHIFT, |
| 1682 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1683 | }; |
| 1684 | |
| 1685 | static struct clk rng_ick = { |
| 1686 | .name = "rng_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1687 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1688 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1689 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1690 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), |
| 1691 | .enable_bit = OMAP24XX_EN_RNG_SHIFT, |
| 1692 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1693 | }; |
| 1694 | |
| 1695 | static struct clk aes_ick = { |
| 1696 | .name = "aes_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1697 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1698 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1699 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1700 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), |
| 1701 | .enable_bit = OMAP24XX_EN_AES_SHIFT, |
| 1702 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1703 | }; |
| 1704 | |
| 1705 | static struct clk pka_ick = { |
| 1706 | .name = "pka_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1707 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1708 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1709 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1710 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), |
| 1711 | .enable_bit = OMAP24XX_EN_PKA_SHIFT, |
| 1712 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1713 | }; |
| 1714 | |
| 1715 | static struct clk usb_fck = { |
| 1716 | .name = "usb_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1717 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1718 | .parent = &func_48m_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1719 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1720 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1721 | .enable_bit = OMAP24XX_EN_USB_SHIFT, |
| 1722 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1723 | }; |
| 1724 | |
| 1725 | static struct clk usbhs_ick = { |
| 1726 | .name = "usbhs_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1727 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | fde0fd4 | 2006-01-17 15:31:18 -0800 | [diff] [blame] | 1728 | .parent = &core_l3_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1729 | .clkdm_name = "core_l3_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1730 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1731 | .enable_bit = OMAP2430_EN_USBHS_SHIFT, |
| 1732 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1733 | }; |
| 1734 | |
| 1735 | static struct clk mmchs1_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1736 | .name = "mmchs1_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1737 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1738 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1739 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1740 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1741 | .enable_bit = OMAP2430_EN_MMCHS1_SHIFT, |
| 1742 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1743 | }; |
| 1744 | |
| 1745 | static struct clk mmchs1_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1746 | .name = "mmchs1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1747 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1748 | .parent = &func_96m_ck, |
Paul Walmsley | a4fc927 | 2011-02-25 14:53:40 -0700 | [diff] [blame] | 1749 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1750 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1751 | .enable_bit = OMAP2430_EN_MMCHS1_SHIFT, |
| 1752 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1753 | }; |
| 1754 | |
| 1755 | static struct clk mmchs2_ick = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1756 | .name = "mmchs2_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1757 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1758 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1759 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1760 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1761 | .enable_bit = OMAP2430_EN_MMCHS2_SHIFT, |
| 1762 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1763 | }; |
| 1764 | |
| 1765 | static struct clk mmchs2_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1766 | .name = "mmchs2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1767 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1768 | .parent = &func_96m_ck, |
Paul Walmsley | a4fc927 | 2011-02-25 14:53:40 -0700 | [diff] [blame] | 1769 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1770 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1771 | .enable_bit = OMAP2430_EN_MMCHS2_SHIFT, |
| 1772 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1773 | }; |
| 1774 | |
| 1775 | static struct clk gpio5_ick = { |
| 1776 | .name = "gpio5_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1777 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1778 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1779 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1780 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1781 | .enable_bit = OMAP2430_EN_GPIO5_SHIFT, |
| 1782 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1783 | }; |
| 1784 | |
| 1785 | static struct clk gpio5_fck = { |
| 1786 | .name = "gpio5_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1787 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1788 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1789 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1790 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1791 | .enable_bit = OMAP2430_EN_GPIO5_SHIFT, |
| 1792 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1793 | }; |
| 1794 | |
| 1795 | static struct clk mdm_intc_ick = { |
| 1796 | .name = "mdm_intc_ick", |
Paul Walmsley | a1d5562 | 2011-02-25 15:39:30 -0700 | [diff] [blame] | 1797 | .ops = &clkops_omap2_iclk_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1798 | .parent = &l4_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1799 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1800 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), |
| 1801 | .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT, |
| 1802 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1803 | }; |
| 1804 | |
| 1805 | static struct clk mmchsdb1_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1806 | .name = "mmchsdb1_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1807 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1808 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1809 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1810 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1811 | .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT, |
| 1812 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1813 | }; |
| 1814 | |
| 1815 | static struct clk mmchsdb2_fck = { |
Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1816 | .name = "mmchsdb2_fck", |
Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1817 | .ops = &clkops_omap2_dflt_wait, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1818 | .parent = &func_32k_ck, |
Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1819 | .clkdm_name = "core_l4_clkdm", |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1820 | .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), |
| 1821 | .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT, |
| 1822 | .recalc = &followparent_recalc, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1823 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1824 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1825 | /* |
| 1826 | * This clock is a composite clock which does entire set changes then |
| 1827 | * forces a rebalance. It keys on the MPU speed, but it really could |
| 1828 | * be any key speed part of a set in the rate table. |
| 1829 | * |
| 1830 | * to really change a set, you need memory table sets which get changed |
| 1831 | * in sram, pre-notifiers & post notifiers, changing the top set, without |
| 1832 | * having low level display recalc's won't work... this is why dpm notifiers |
| 1833 | * work, isr's off, walk a list of clocks already _off_ and not messing with |
| 1834 | * the bus. |
| 1835 | * |
| 1836 | * This clock should have no parent. It embodies the entire upper level |
| 1837 | * active set. A parent will mess up some of the init also. |
| 1838 | */ |
| 1839 | static struct clk virt_prcm_set = { |
| 1840 | .name = "virt_prcm_set", |
Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1841 | .ops = &clkops_null, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1842 | .parent = &mpu_ck, /* Indexed by mpu speed, no parent */ |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1843 | .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1844 | .set_rate = &omap2_select_table_rate, |
| 1845 | .round_rate = &omap2_round_to_table_rate, |
| 1846 | }; |
Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1847 | |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1848 | |
| 1849 | /* |
| 1850 | * clkdev integration |
| 1851 | */ |
| 1852 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1853 | static struct omap_clk omap2430_clks[] = { |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1854 | /* external root sources */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1855 | CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X), |
| 1856 | CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X), |
| 1857 | CLK(NULL, "osc_ck", &osc_ck, CK_243X), |
| 1858 | CLK(NULL, "sys_ck", &sys_ck, CK_243X), |
| 1859 | CLK(NULL, "alt_ck", &alt_ck, CK_243X), |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1860 | CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X), |
| 1861 | CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X), |
| 1862 | CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X), |
| 1863 | CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X), |
| 1864 | CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X), |
| 1865 | CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1866 | /* internal analog sources */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1867 | CLK(NULL, "dpll_ck", &dpll_ck, CK_243X), |
| 1868 | CLK(NULL, "apll96_ck", &apll96_ck, CK_243X), |
| 1869 | CLK(NULL, "apll54_ck", &apll54_ck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1870 | /* internal prcm root sources */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1871 | CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X), |
| 1872 | CLK(NULL, "core_ck", &core_ck, CK_243X), |
Paul Walmsley | b115b74 | 2010-10-08 11:40:18 -0600 | [diff] [blame] | 1873 | CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X), |
| 1874 | CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X), |
| 1875 | CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X), |
| 1876 | CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X), |
| 1877 | CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1878 | CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X), |
| 1879 | CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X), |
| 1880 | CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X), |
| 1881 | CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X), |
| 1882 | CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X), |
| 1883 | CLK(NULL, "sys_clkout", &sys_clkout, CK_243X), |
| 1884 | CLK(NULL, "emul_ck", &emul_ck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1885 | /* mpu domain clocks */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1886 | CLK(NULL, "mpu_ck", &mpu_ck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1887 | /* dsp domain clocks */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1888 | CLK(NULL, "dsp_fck", &dsp_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1889 | CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1890 | /* GFX domain clocks */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1891 | CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X), |
| 1892 | CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X), |
| 1893 | CLK(NULL, "gfx_ick", &gfx_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1894 | /* Modem domain clocks */ |
| 1895 | CLK(NULL, "mdm_ick", &mdm_ick, CK_243X), |
| 1896 | CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X), |
| 1897 | /* DSS domain clocks */ |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 1898 | CLK("omapdss_dss", "ick", &dss_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1899 | CLK(NULL, "dss1_fck", &dss1_fck, CK_243X), |
| 1900 | CLK(NULL, "dss2_fck", &dss2_fck, CK_243X), |
| 1901 | CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1902 | /* L3 domain clocks */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1903 | CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X), |
| 1904 | CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X), |
| 1905 | CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1906 | /* L4 domain clocks */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1907 | CLK(NULL, "l4_ck", &l4_ck, CK_243X), |
| 1908 | CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X), |
Paul Walmsley | 19c1c0c | 2011-02-16 15:38:38 -0700 | [diff] [blame] | 1909 | CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1910 | /* virtual meta-group clock */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1911 | CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1912 | /* general l4 interface ck, multi-parent functional clk */ |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1913 | CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X), |
| 1914 | CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X), |
| 1915 | CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X), |
| 1916 | CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X), |
| 1917 | CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X), |
| 1918 | CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X), |
| 1919 | CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X), |
| 1920 | CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X), |
| 1921 | CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X), |
| 1922 | CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X), |
| 1923 | CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X), |
| 1924 | CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X), |
| 1925 | CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X), |
| 1926 | CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X), |
| 1927 | CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X), |
| 1928 | CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X), |
| 1929 | CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X), |
| 1930 | CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X), |
| 1931 | CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X), |
| 1932 | CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X), |
| 1933 | CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X), |
| 1934 | CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X), |
| 1935 | CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X), |
| 1936 | CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X), |
| 1937 | CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1938 | CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1939 | CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1940 | CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1941 | CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1942 | CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1943 | CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1944 | CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1945 | CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1946 | CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1947 | CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1948 | CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1949 | CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1950 | CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1951 | CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1952 | CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1953 | CLK(NULL, "uart1_ick", &uart1_ick, CK_243X), |
| 1954 | CLK(NULL, "uart1_fck", &uart1_fck, CK_243X), |
| 1955 | CLK(NULL, "uart2_ick", &uart2_ick, CK_243X), |
| 1956 | CLK(NULL, "uart2_fck", &uart2_fck, CK_243X), |
| 1957 | CLK(NULL, "uart3_ick", &uart3_ick, CK_243X), |
| 1958 | CLK(NULL, "uart3_fck", &uart3_fck, CK_243X), |
| 1959 | CLK(NULL, "gpios_ick", &gpios_ick, CK_243X), |
| 1960 | CLK(NULL, "gpios_fck", &gpios_fck, CK_243X), |
| 1961 | CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1962 | CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1963 | CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X), |
| 1964 | CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X), |
| 1965 | CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1966 | CLK(NULL, "icr_ick", &icr_ick, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1967 | CLK("omap24xxcam", "fck", &cam_fck, CK_243X), |
| 1968 | CLK("omap24xxcam", "ick", &cam_ick, CK_243X), |
| 1969 | CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X), |
| 1970 | CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X), |
| 1971 | CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X), |
| 1972 | CLK(NULL, "mspro_ick", &mspro_ick, CK_243X), |
| 1973 | CLK(NULL, "mspro_fck", &mspro_fck, CK_243X), |
| 1974 | CLK(NULL, "fac_ick", &fac_ick, CK_243X), |
| 1975 | CLK(NULL, "fac_fck", &fac_fck, CK_243X), |
| 1976 | CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X), |
| 1977 | CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X), |
Benoit Cousson | f7bb0d9 | 2010-12-09 14:24:16 +0000 | [diff] [blame] | 1978 | CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1979 | CLK(NULL, "i2chs1_fck", &i2chs1_fck, CK_243X), |
Benoit Cousson | f7bb0d9 | 2010-12-09 14:24:16 +0000 | [diff] [blame] | 1980 | CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1981 | CLK(NULL, "i2chs2_fck", &i2chs2_fck, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1982 | CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X), |
| 1983 | CLK(NULL, "sdma_fck", &sdma_fck, CK_243X), |
| 1984 | CLK(NULL, "sdma_ick", &sdma_ick, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1985 | CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1986 | CLK(NULL, "des_ick", &des_ick, CK_243X), |
Dmitry Kasatkin | ee5500c | 2010-05-03 11:10:03 +0800 | [diff] [blame] | 1987 | CLK("omap-sham", "ick", &sha_ick, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1988 | CLK("omap_rng", "ick", &rng_ick, CK_243X), |
Dmitry Kasatkin | 82a0c14 | 2010-08-20 13:44:46 +0000 | [diff] [blame] | 1989 | CLK("omap-aes", "ick", &aes_ick, CK_243X), |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1990 | CLK(NULL, "pka_ick", &pka_ick, CK_243X), |
| 1991 | CLK(NULL, "usb_fck", &usb_fck, CK_243X), |
Felipe Balbi | 0349176 | 2010-12-02 09:57:08 +0200 | [diff] [blame] | 1992 | CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X), |
Kishore Kadiyala | 0005ae7 | 2011-02-28 20:48:05 +0530 | [diff] [blame] | 1993 | CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1994 | CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_243X), |
Kishore Kadiyala | 0005ae7 | 2011-02-28 20:48:05 +0530 | [diff] [blame] | 1995 | CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_243X), |
Benoit Cousson | bf1e077 | 2011-07-10 05:54:12 -0600 | [diff] [blame] | 1996 | CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1997 | CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X), |
| 1998 | CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X), |
| 1999 | CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X), |
Kishore Kadiyala | 0005ae7 | 2011-02-28 20:48:05 +0530 | [diff] [blame] | 2000 | CLK("omap_hsmmc.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X), |
| 2001 | CLK("omap_hsmmc.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X), |
Tarun Kanti DebBarma | 318c3e1 | 2011-09-20 17:00:16 +0530 | [diff] [blame] | 2002 | CLK("omap_timer.1", "32k_ck", &func_32k_ck, CK_243X), |
| 2003 | CLK("omap_timer.2", "32k_ck", &func_32k_ck, CK_243X), |
| 2004 | CLK("omap_timer.3", "32k_ck", &func_32k_ck, CK_243X), |
| 2005 | CLK("omap_timer.4", "32k_ck", &func_32k_ck, CK_243X), |
| 2006 | CLK("omap_timer.5", "32k_ck", &func_32k_ck, CK_243X), |
| 2007 | CLK("omap_timer.6", "32k_ck", &func_32k_ck, CK_243X), |
| 2008 | CLK("omap_timer.7", "32k_ck", &func_32k_ck, CK_243X), |
| 2009 | CLK("omap_timer.8", "32k_ck", &func_32k_ck, CK_243X), |
| 2010 | CLK("omap_timer.9", "32k_ck", &func_32k_ck, CK_243X), |
| 2011 | CLK("omap_timer.10", "32k_ck", &func_32k_ck, CK_243X), |
| 2012 | CLK("omap_timer.11", "32k_ck", &func_32k_ck, CK_243X), |
| 2013 | CLK("omap_timer.12", "32k_ck", &func_32k_ck, CK_243X), |
| 2014 | CLK("omap_timer.1", "sys_ck", &sys_ck, CK_243X), |
| 2015 | CLK("omap_timer.2", "sys_ck", &sys_ck, CK_243X), |
| 2016 | CLK("omap_timer.3", "sys_ck", &sys_ck, CK_243X), |
| 2017 | CLK("omap_timer.4", "sys_ck", &sys_ck, CK_243X), |
| 2018 | CLK("omap_timer.5", "sys_ck", &sys_ck, CK_243X), |
| 2019 | CLK("omap_timer.6", "sys_ck", &sys_ck, CK_243X), |
| 2020 | CLK("omap_timer.7", "sys_ck", &sys_ck, CK_243X), |
| 2021 | CLK("omap_timer.8", "sys_ck", &sys_ck, CK_243X), |
| 2022 | CLK("omap_timer.9", "sys_ck", &sys_ck, CK_243X), |
| 2023 | CLK("omap_timer.10", "sys_ck", &sys_ck, CK_243X), |
| 2024 | CLK("omap_timer.11", "sys_ck", &sys_ck, CK_243X), |
| 2025 | CLK("omap_timer.12", "sys_ck", &sys_ck, CK_243X), |
| 2026 | CLK("omap_timer.1", "alt_ck", &alt_ck, CK_243X), |
| 2027 | CLK("omap_timer.2", "alt_ck", &alt_ck, CK_243X), |
| 2028 | CLK("omap_timer.3", "alt_ck", &alt_ck, CK_243X), |
| 2029 | CLK("omap_timer.4", "alt_ck", &alt_ck, CK_243X), |
| 2030 | CLK("omap_timer.5", "alt_ck", &alt_ck, CK_243X), |
| 2031 | CLK("omap_timer.6", "alt_ck", &alt_ck, CK_243X), |
| 2032 | CLK("omap_timer.7", "alt_ck", &alt_ck, CK_243X), |
| 2033 | CLK("omap_timer.8", "alt_ck", &alt_ck, CK_243X), |
| 2034 | CLK("omap_timer.9", "alt_ck", &alt_ck, CK_243X), |
| 2035 | CLK("omap_timer.10", "alt_ck", &alt_ck, CK_243X), |
| 2036 | CLK("omap_timer.11", "alt_ck", &alt_ck, CK_243X), |
| 2037 | CLK("omap_timer.12", "alt_ck", &alt_ck, CK_243X), |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2038 | }; |
| 2039 | |
| 2040 | /* |
| 2041 | * init code |
| 2042 | */ |
| 2043 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2044 | int __init omap2430_clk_init(void) |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2045 | { |
| 2046 | const struct prcm_config *prcm; |
| 2047 | struct omap_clk *c; |
| 2048 | u32 clkrate; |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2049 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2050 | prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL; |
| 2051 | cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST); |
| 2052 | cpu_mask = RATE_IN_243X; |
| 2053 | rate_table = omap2430_rate_table; |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2054 | |
| 2055 | clk_init(&omap2_clk_functions); |
| 2056 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2057 | for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks); |
| 2058 | c++) |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2059 | clk_preinit(c->lk.clk); |
| 2060 | |
| 2061 | osc_ck.rate = omap2_osc_clk_recalc(&osc_ck); |
| 2062 | propagate_rate(&osc_ck); |
Paul Walmsley | 44da0a5 | 2010-01-26 20:13:08 -0700 | [diff] [blame] | 2063 | sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck); |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2064 | propagate_rate(&sys_ck); |
| 2065 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2066 | for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks); |
| 2067 | c++) { |
| 2068 | clkdev_add(&c->lk); |
| 2069 | clk_register(c->lk.clk); |
| 2070 | omap2_init_clk_clkdm(c->lk.clk); |
| 2071 | } |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2072 | |
Paul Walmsley | c6461f5 | 2011-02-25 15:49:53 -0700 | [diff] [blame] | 2073 | /* Disable autoidle on all clocks; let the PM code enable it later */ |
| 2074 | omap_clk_disable_autoidle_all(); |
| 2075 | |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2076 | /* Check the MPU rate set by bootloader */ |
| 2077 | clkrate = omap2xxx_clk_get_core_rate(&dpll_ck); |
| 2078 | for (prcm = rate_table; prcm->mpu_speed; prcm++) { |
| 2079 | if (!(prcm->flags & cpu_mask)) |
| 2080 | continue; |
| 2081 | if (prcm->xtal_speed != sys_ck.rate) |
| 2082 | continue; |
| 2083 | if (prcm->dpll_speed <= clkrate) |
| 2084 | break; |
| 2085 | } |
| 2086 | curr_prcm_set = prcm; |
| 2087 | |
| 2088 | recalculate_root_clocks(); |
| 2089 | |
Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2090 | pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n", |
| 2091 | (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10, |
| 2092 | (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ; |
Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 2093 | |
| 2094 | /* |
| 2095 | * Only enable those clocks we will need, let the drivers |
| 2096 | * enable other clocks as necessary |
| 2097 | */ |
| 2098 | clk_enable_init_clocks(); |
| 2099 | |
| 2100 | /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */ |
| 2101 | vclk = clk_get(NULL, "virt_prcm_set"); |
| 2102 | sclk = clk_get(NULL, "sys_ck"); |
| 2103 | dclk = clk_get(NULL, "dpll_ck"); |
| 2104 | |
| 2105 | return 0; |
| 2106 | } |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 2107 | |