blob: 9a061ffdbd5af3258376247d5de7697259eb69e0 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley8c810e72011-02-25 13:56:40 -07002 * OMAP2430 clock data
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
5 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
Paul Walmsley8c810e72011-02-25 13:56:40 -07007 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Tony Lindgrenee0839c2012-02-24 10:34:35 -080022#include "iomap.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020023#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070024#include "clock2xxx.h"
25#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070026#include "cm2xxx_3xxx.h"
27#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020028#include "prm-regbits-24xx.h"
29#include "cm-regbits-24xx.h"
30#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060031#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020032
Paul Walmsley81b34fb2010-02-22 22:09:22 -070033#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
34
35/*
36 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000037 *
Paul Walmsley8c810e72011-02-25 13:56:40 -070038 * NOTE:In many cases here we are assigning a 'default' parent. In
39 * many cases the parent is selectable. The set parent calls will
40 * also switch sources.
Tony Lindgren046d6b22005-11-10 14:26:52 +000041 *
42 * Several sources are given initial rates which may be wrong, this will
43 * be fixed up in the init func.
44 *
45 * Things are broadly separated below by clock domains. It is
Paul Walmsley8c810e72011-02-25 13:56:40 -070046 * noteworthy that most peripherals have dependencies on multiple clock
Tony Lindgren046d6b22005-11-10 14:26:52 +000047 * domains. Many get their interface clocks from the L4 domain, but get
48 * functional clocks from fixed sources or other core domain derived
49 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070050 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000051
52/* Base external input clocks */
53static struct clk func_32k_ck = {
54 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000055 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070056 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030057 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000058};
Paul Walmsleye32744b2008-03-18 15:47:55 +020059
Paul Walmsleyf2480762009-04-23 21:11:10 -060060static struct clk secure_32k_ck = {
61 .name = "secure_32k_ck",
62 .ops = &clkops_null,
63 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060064 .clkdm_name = "wkup_clkdm",
65};
66
Tony Lindgren046d6b22005-11-10 14:26:52 +000067/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
68static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
69 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000070 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030071 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020072 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000073};
74
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030075/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000076static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
77 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000078 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000079 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030080 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070081 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000082};
Paul Walmsleye32744b2008-03-18 15:47:55 +020083
Tony Lindgren046d6b22005-11-10 14:26:52 +000084static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
85 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000086 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000087 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030088 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000089};
Paul Walmsleye32744b2008-03-18 15:47:55 +020090
Paul Walmsleyb115b742010-10-08 11:40:18 -060091/* Optional external clock input for McBSP CLKS */
92static struct clk mcbsp_clks = {
93 .name = "mcbsp_clks",
94 .ops = &clkops_null,
95};
96
Tony Lindgren046d6b22005-11-10 14:26:52 +000097/*
98 * Analog domain root source clocks
99 */
100
101/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200102/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
103 * deal with this
104 */
105
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300106static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200107 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
108 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
109 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000110 .clk_bypass = &sys_ck,
111 .clk_ref = &sys_ck,
112 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
113 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700114 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700115 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300116 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200117};
118
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300119/*
120 * XXX Cannot add round_rate here yet, as this is still a composite clock,
121 * not just a DPLL
122 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000123static struct clk dpll_ck = {
124 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700125 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200127 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300128 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300129 .recalc = &omap2_dpllcore_recalc,
130 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000131};
132
133static struct clk apll96_ck = {
134 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700135 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000136 .parent = &sys_ck,
137 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700138 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300139 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200140 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
141 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000142};
143
144static struct clk apll54_ck = {
145 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700146 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000147 .parent = &sys_ck,
148 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700149 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300150 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200151 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
152 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000153};
154
155/*
156 * PRCM digital base sources
157 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200158
159/* func_54m_ck */
160
161static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600162 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200163 { .div = 0 },
164};
165
166static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600167 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200168 { .div = 0 },
169};
170
171static const struct clksel func_54m_clksel[] = {
172 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
173 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
174 { .parent = NULL },
175};
176
Tony Lindgren046d6b22005-11-10 14:26:52 +0000177static struct clk func_54m_ck = {
178 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000179 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000180 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300181 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200182 .init = &omap2_init_clksel_parent,
183 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600184 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200185 .clksel = func_54m_clksel,
186 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000187};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200188
Tony Lindgren046d6b22005-11-10 14:26:52 +0000189static struct clk core_ck = {
190 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000191 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000192 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300193 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200194 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000195};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200196
197/* func_96m_ck */
198static const struct clksel_rate func_96m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600199 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200200 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000201};
202
Paul Walmsleye32744b2008-03-18 15:47:55 +0200203static const struct clksel_rate func_96m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600204 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200205 { .div = 0 },
206};
207
208static const struct clksel func_96m_clksel[] = {
209 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
210 { .parent = &alt_ck, .rates = func_96m_alt_rates },
211 { .parent = NULL }
212};
213
Tony Lindgren046d6b22005-11-10 14:26:52 +0000214static struct clk func_96m_ck = {
215 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000216 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000217 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300218 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200219 .init = &omap2_init_clksel_parent,
220 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600221 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200222 .clksel = func_96m_clksel,
223 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200224};
225
226/* func_48m_ck */
227
228static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600229 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200230 { .div = 0 },
231};
232
233static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600234 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200235 { .div = 0 },
236};
237
238static const struct clksel func_48m_clksel[] = {
239 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
240 { .parent = &alt_ck, .rates = func_48m_alt_rates },
241 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000242};
243
244static struct clk func_48m_ck = {
245 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000246 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300248 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200249 .init = &omap2_init_clksel_parent,
250 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600251 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200252 .clksel = func_48m_clksel,
253 .recalc = &omap2_clksel_recalc,
254 .round_rate = &omap2_clksel_round_rate,
255 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000256};
257
258static struct clk func_12m_ck = {
259 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000260 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000261 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200262 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300263 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700264 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000265};
266
267/* Secure timer, only available in secure mode */
268static struct clk wdt1_osc_ck = {
269 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000270 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000271 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200272 .recalc = &followparent_recalc,
273};
274
275/*
276 * The common_clkout* clksel_rate structs are common to
277 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
278 * sys_clkout2_* are 2420-only, so the
279 * clksel_rate flags fields are inaccurate for those clocks. This is
280 * harmless since access to those clocks are gated by the struct clk
281 * flags fields, which mark them as 2420-only.
282 */
283static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600284 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200285 { .div = 0 }
286};
287
288static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600289 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200290 { .div = 0 }
291};
292
293static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600294 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200295 { .div = 0 }
296};
297
298static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600299 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200300 { .div = 0 }
301};
302
303static const struct clksel common_clkout_src_clksel[] = {
304 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
305 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
306 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
307 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
308 { .parent = NULL }
309};
310
311static struct clk sys_clkout_src = {
312 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000313 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200314 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300315 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700316 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200317 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
318 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700319 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200320 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
321 .clksel = common_clkout_src_clksel,
322 .recalc = &omap2_clksel_recalc,
323 .round_rate = &omap2_clksel_round_rate,
324 .set_rate = &omap2_clksel_set_rate
325};
326
327static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600328 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200329 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
330 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
331 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
332 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
333 { .div = 0 },
334};
335
336static const struct clksel sys_clkout_clksel[] = {
337 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
338 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000339};
340
341static struct clk sys_clkout = {
342 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000343 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200344 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300345 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700346 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200347 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
348 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000349 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200350 .round_rate = &omap2_clksel_round_rate,
351 .set_rate = &omap2_clksel_set_rate
352};
353
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100354static struct clk emul_ck = {
355 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000356 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100357 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300358 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700359 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200360 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
361 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100362
363};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200364
Tony Lindgren046d6b22005-11-10 14:26:52 +0000365/*
366 * MPU clock domain
367 * Clocks:
368 * MPU_FCLK, MPU_ICLK
369 * INT_M_FCLK, INT_M_I_CLK
370 *
371 * - Individual clocks are hardware managed.
372 * - Base divider comes from: CM_CLKSEL_MPU
373 *
374 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200375static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600376 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200377 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200378 { .div = 0 },
379};
380
381static const struct clksel mpu_clksel[] = {
382 { .parent = &core_ck, .rates = mpu_core_rates },
383 { .parent = NULL }
384};
385
Tony Lindgren046d6b22005-11-10 14:26:52 +0000386static struct clk mpu_ck = { /* Control cpu */
387 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000388 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000389 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300390 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200391 .init = &omap2_init_clksel_parent,
392 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
393 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200394 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000395 .recalc = &omap2_clksel_recalc,
396};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200397
Tony Lindgren046d6b22005-11-10 14:26:52 +0000398/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700399 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200401 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200402 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000403 * Won't be too specific here. The core clock comes into this block
404 * it is divided then tee'ed. One branch goes directly to xyz enable
405 * controls. The other branch gets further divided by 2 then possibly
406 * routed into a synchronizer and out of clocks abc.
407 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200408static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600409 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200410 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
411 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
412 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200413 { .div = 0 },
414};
415
416static const struct clksel dsp_fck_clksel[] = {
417 { .parent = &core_ck, .rates = dsp_fck_core_rates },
418 { .parent = NULL }
419};
420
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421static struct clk dsp_fck = {
422 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000423 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300425 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200426 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
427 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
428 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
429 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
430 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000431 .recalc = &omap2_clksel_recalc,
432};
433
Paul Walmsley22411392011-02-25 15:52:04 -0700434static const struct clksel dsp_ick_clksel[] = {
435 { .parent = &dsp_fck, .rates = dsp_ick_rates },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200436 { .parent = NULL }
437};
438
Paul Walmsleye32744b2008-03-18 15:47:55 +0200439/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
440static struct clk iva2_1_ick = {
441 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000442 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley22411392011-02-25 15:52:04 -0700443 .parent = &dsp_fck,
444 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200445 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
446 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Paul Walmsley22411392011-02-25 15:52:04 -0700447 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
448 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
449 .clksel = dsp_ick_clksel,
450 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000451};
452
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300453/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000454 * L3 clock domain
455 * L3 clocks are used for both interface and functional clocks to
456 * multiple entities. Some of these clocks are completely managed
457 * by hardware, and some others allow software control. Hardware
458 * managed ones general are based on directly CLK_REQ signals and
459 * various auto idle settings. The functional spec sets many of these
460 * as 'tie-high' for their enables.
461 *
462 * I-CLOCKS:
463 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
464 * CAM, HS-USB.
465 * F-CLOCK
466 * SSI.
467 *
468 * GPMC memories and SDRC have timing and clock sensitive registers which
469 * may very well need notification when the clock changes. Currently for low
470 * operating points, these are taken care of in sleep.S.
471 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200472static const struct clksel_rate core_l3_core_rates[] = {
473 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600474 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200475 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200476 { .div = 0 }
477};
478
479static const struct clksel core_l3_clksel[] = {
480 { .parent = &core_ck, .rates = core_l3_core_rates },
481 { .parent = NULL }
482};
483
Tony Lindgren046d6b22005-11-10 14:26:52 +0000484static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
485 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000486 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000487 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300488 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200489 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
490 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
491 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000492 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200493};
494
495/* usb_l4_ick */
496static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
497 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600498 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200499 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
500 { .div = 0 }
501};
502
503static const struct clksel usb_l4_ick_clksel[] = {
504 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
505 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000506};
507
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300508/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000509static struct clk usb_l4_ick = { /* FS-USB interface clock */
510 .name = "usb_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700511 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800512 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300513 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200514 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
515 .enable_bit = OMAP24XX_EN_USB_SHIFT,
516 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
517 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
518 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000519 .recalc = &omap2_clksel_recalc,
520};
521
522/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300523 * L4 clock management domain
524 *
525 * This domain contains lots of interface clocks from the L4 interface, some
526 * functional clocks. Fixed APLL functional source clocks are managed in
527 * this domain.
528 */
529static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600530 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300531 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
532 { .div = 0 }
533};
534
535static const struct clksel l4_clksel[] = {
536 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
537 { .parent = NULL }
538};
539
540static struct clk l4_ck = { /* used both as an ick and fck */
541 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000542 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300543 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300544 .clkdm_name = "core_l4_clkdm",
545 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
546 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
547 .clksel = l4_clksel,
548 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300549};
550
551/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000552 * SSI is in L3 management domain, its direct parent is core not l3,
553 * many core power domain entities are grouped into the L3 clock
554 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300555 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000556 *
557 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
558 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200559static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
560 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600561 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200562 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
563 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
564 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200565 { .div = 0 }
566};
567
568static const struct clksel ssi_ssr_sst_fck_clksel[] = {
569 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
570 { .parent = NULL }
571};
572
Tony Lindgren046d6b22005-11-10 14:26:52 +0000573static struct clk ssi_ssr_sst_fck = {
574 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000575 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000576 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300577 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200578 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
579 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
580 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
581 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
582 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000583 .recalc = &omap2_clksel_recalc,
584};
585
Paul Walmsley9299fd82009-01-27 19:12:54 -0700586/*
587 * Presumably this is the same as SSI_ICLK.
588 * TRM contradicts itself on what clockdomain SSI_ICLK is in
589 */
590static struct clk ssi_l4_ick = {
591 .name = "ssi_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700592 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700593 .parent = &l4_ck,
594 .clkdm_name = "core_l4_clkdm",
595 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
596 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
597 .recalc = &followparent_recalc,
598};
599
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300600
Tony Lindgren046d6b22005-11-10 14:26:52 +0000601/*
602 * GFX clock domain
603 * Clocks:
604 * GFX_FCLK, GFX_ICLK
605 * GFX_CG1(2d), GFX_CG2(3d)
606 *
607 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
608 * The 2d and 3d clocks run at a hardware determined
609 * divided value of fclk.
610 *
611 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200612
613/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
614static const struct clksel gfx_fck_clksel[] = {
615 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
616 { .parent = NULL },
617};
618
Tony Lindgren046d6b22005-11-10 14:26:52 +0000619static struct clk gfx_3d_fck = {
620 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000621 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000622 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300623 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200624 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
625 .enable_bit = OMAP24XX_EN_3D_SHIFT,
626 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
627 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
628 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000629 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200630 .round_rate = &omap2_clksel_round_rate,
631 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000632};
633
634static struct clk gfx_2d_fck = {
635 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000636 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000637 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300638 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200639 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
640 .enable_bit = OMAP24XX_EN_2D_SHIFT,
641 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
642 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
643 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000644 .recalc = &omap2_clksel_recalc,
645};
646
Paul Walmsleya1d55622011-02-25 15:39:30 -0700647/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648static struct clk gfx_ick = {
649 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000650 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000651 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300652 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200653 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
654 .enable_bit = OMAP_EN_GFX_SHIFT,
655 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000656};
657
658/*
659 * Modem clock domain (2430)
660 * CLOCKS:
661 * MDM_OSC_CLK
662 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200663 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000664 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200665static const struct clksel_rate mdm_ick_core_rates[] = {
666 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600667 { .div = 4, .val = 4, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200668 { .div = 6, .val = 6, .flags = RATE_IN_243X },
669 { .div = 9, .val = 9, .flags = RATE_IN_243X },
670 { .div = 0 }
671};
672
673static const struct clksel mdm_ick_clksel[] = {
674 { .parent = &core_ck, .rates = mdm_ick_core_rates },
675 { .parent = NULL }
676};
677
Tony Lindgren046d6b22005-11-10 14:26:52 +0000678static struct clk mdm_ick = { /* used both as a ick and fck */
679 .name = "mdm_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700680 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000681 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300682 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200683 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
684 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
685 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
686 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
687 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000688 .recalc = &omap2_clksel_recalc,
689};
690
691static struct clk mdm_osc_ck = {
692 .name = "mdm_osc_ck",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700693 .ops = &clkops_omap2_mdmclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000694 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300695 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200696 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
697 .enable_bit = OMAP2430_EN_OSC_SHIFT,
698 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000699};
700
701/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000702 * DSS clock domain
703 * CLOCKs:
704 * DSS_L4_ICLK, DSS_L3_ICLK,
705 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
706 *
707 * DSS is both initiator and target.
708 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200709/* XXX Add RATE_NOT_VALIDATED */
710
711static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600712 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200713 { .div = 0 }
714};
715
716static const struct clksel_rate dss1_fck_core_rates[] = {
717 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
718 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
719 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
720 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
721 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
722 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
723 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
724 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
725 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600726 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200727 { .div = 0 }
728};
729
730static const struct clksel dss1_fck_clksel[] = {
731 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
732 { .parent = &core_ck, .rates = dss1_fck_core_rates },
733 { .parent = NULL },
734};
735
Tony Lindgren046d6b22005-11-10 14:26:52 +0000736static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
737 .name = "dss_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700738 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000739 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300740 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200741 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
742 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
743 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000744};
745
746static struct clk dss1_fck = {
747 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000748 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000749 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300750 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200751 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
752 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
753 .init = &omap2_init_clksel_parent,
754 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
755 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
756 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000757 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200758};
759
760static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600761 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200762 { .div = 0 }
763};
764
765static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600766 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200767 { .div = 0 }
768};
769
770static const struct clksel dss2_fck_clksel[] = {
771 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
772 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
773 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000774};
775
776static struct clk dss2_fck = { /* Alt clk used in power management */
777 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000778 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000779 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300780 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200781 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
782 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
783 .init = &omap2_init_clksel_parent,
784 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
785 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
786 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700787 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000788};
789
790static struct clk dss_54m_fck = { /* Alt clk used in power management */
791 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000792 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000793 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300794 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200795 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
796 .enable_bit = OMAP24XX_EN_TV_SHIFT,
797 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000798};
799
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700800static struct clk wu_l4_ick = {
801 .name = "wu_l4_ick",
802 .ops = &clkops_null,
803 .parent = &sys_ck,
804 .clkdm_name = "wkup_clkdm",
805 .recalc = &followparent_recalc,
806};
807
Tony Lindgren046d6b22005-11-10 14:26:52 +0000808/*
809 * CORE power domain ICLK & FCLK defines.
810 * Many of the these can have more than one possible parent. Entries
811 * here will likely have an L4 interface parent, and may have multiple
812 * functional clock parents.
813 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200814static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600815 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200816 { .div = 0 }
817};
818
819static const struct clksel omap24xx_gpt_clksel[] = {
820 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
821 { .parent = &sys_ck, .rates = gpt_sys_rates },
822 { .parent = &alt_ck, .rates = gpt_alt_rates },
823 { .parent = NULL },
824};
825
Tony Lindgren046d6b22005-11-10 14:26:52 +0000826static struct clk gpt1_ick = {
827 .name = "gpt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700828 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700829 .parent = &wu_l4_ick,
830 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200831 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
832 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
833 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000834};
835
836static struct clk gpt1_fck = {
837 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000838 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000839 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300840 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200841 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
842 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
843 .init = &omap2_init_clksel_parent,
844 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
845 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
846 .clksel = omap24xx_gpt_clksel,
847 .recalc = &omap2_clksel_recalc,
848 .round_rate = &omap2_clksel_round_rate,
849 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000850};
851
852static struct clk gpt2_ick = {
853 .name = "gpt2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700854 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000855 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300856 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200857 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
858 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
859 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000860};
861
862static struct clk gpt2_fck = {
863 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000864 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000865 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300866 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200867 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
868 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
869 .init = &omap2_init_clksel_parent,
870 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
871 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
872 .clksel = omap24xx_gpt_clksel,
873 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000874};
875
876static struct clk gpt3_ick = {
877 .name = "gpt3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700878 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000879 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300880 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200881 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
882 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
883 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000884};
885
886static struct clk gpt3_fck = {
887 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000888 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000889 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300890 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200891 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
892 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
893 .init = &omap2_init_clksel_parent,
894 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
895 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
896 .clksel = omap24xx_gpt_clksel,
897 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000898};
899
900static struct clk gpt4_ick = {
901 .name = "gpt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700902 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000903 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300904 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200905 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
906 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
907 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000908};
909
910static struct clk gpt4_fck = {
911 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000912 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000913 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300914 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200915 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
916 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
917 .init = &omap2_init_clksel_parent,
918 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
919 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
920 .clksel = omap24xx_gpt_clksel,
921 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000922};
923
924static struct clk gpt5_ick = {
925 .name = "gpt5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700926 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000927 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300928 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200929 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
930 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
931 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000932};
933
934static struct clk gpt5_fck = {
935 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000936 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000937 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300938 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200939 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
940 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
941 .init = &omap2_init_clksel_parent,
942 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
943 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
944 .clksel = omap24xx_gpt_clksel,
945 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000946};
947
948static struct clk gpt6_ick = {
949 .name = "gpt6_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700950 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000951 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300952 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200953 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
954 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
955 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000956};
957
958static struct clk gpt6_fck = {
959 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000960 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000961 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300962 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200963 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
964 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
965 .init = &omap2_init_clksel_parent,
966 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
967 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
968 .clksel = omap24xx_gpt_clksel,
969 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000970};
971
972static struct clk gpt7_ick = {
973 .name = "gpt7_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700974 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000975 .parent = &l4_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -0700976 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200977 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
978 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
979 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000980};
981
982static struct clk gpt7_fck = {
983 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000984 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000985 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300986 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200987 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
988 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
989 .init = &omap2_init_clksel_parent,
990 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
991 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
992 .clksel = omap24xx_gpt_clksel,
993 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000994};
995
996static struct clk gpt8_ick = {
997 .name = "gpt8_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700998 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000999 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001000 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001001 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1002 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1003 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001004};
1005
1006static struct clk gpt8_fck = {
1007 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001008 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001009 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001010 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001011 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1012 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1013 .init = &omap2_init_clksel_parent,
1014 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1015 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1016 .clksel = omap24xx_gpt_clksel,
1017 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001018};
1019
1020static struct clk gpt9_ick = {
1021 .name = "gpt9_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001022 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001023 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001024 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001025 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1026 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1027 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001028};
1029
1030static struct clk gpt9_fck = {
1031 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001032 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001033 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001034 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001035 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1036 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1037 .init = &omap2_init_clksel_parent,
1038 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1039 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1040 .clksel = omap24xx_gpt_clksel,
1041 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001042};
1043
1044static struct clk gpt10_ick = {
1045 .name = "gpt10_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001046 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001047 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001048 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001049 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1050 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1051 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001052};
1053
1054static struct clk gpt10_fck = {
1055 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001056 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001057 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001058 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001059 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1060 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1061 .init = &omap2_init_clksel_parent,
1062 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1063 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1064 .clksel = omap24xx_gpt_clksel,
1065 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001066};
1067
1068static struct clk gpt11_ick = {
1069 .name = "gpt11_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001070 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001071 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001072 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001073 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1074 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1075 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001076};
1077
1078static struct clk gpt11_fck = {
1079 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001080 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001081 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001082 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001083 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1084 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1085 .init = &omap2_init_clksel_parent,
1086 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1087 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1088 .clksel = omap24xx_gpt_clksel,
1089 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001090};
1091
1092static struct clk gpt12_ick = {
1093 .name = "gpt12_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001094 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001095 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001096 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001097 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1098 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1099 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001100};
1101
1102static struct clk gpt12_fck = {
1103 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001104 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001105 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001106 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001107 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1108 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1109 .init = &omap2_init_clksel_parent,
1110 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1111 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1112 .clksel = omap24xx_gpt_clksel,
1113 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001114};
1115
1116static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001117 .name = "mcbsp1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001118 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001119 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001120 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001121 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1122 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1123 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001124};
1125
Paul Walmsleyb115b742010-10-08 11:40:18 -06001126static const struct clksel_rate common_mcbsp_96m_rates[] = {
1127 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1128 { .div = 0 }
1129};
1130
1131static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1132 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1133 { .div = 0 }
1134};
1135
1136static const struct clksel mcbsp_fck_clksel[] = {
1137 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1138 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1139 { .parent = NULL }
1140};
1141
Tony Lindgren046d6b22005-11-10 14:26:52 +00001142static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001143 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001144 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001145 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001146 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001147 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001148 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1149 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001150 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1151 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1152 .clksel = mcbsp_fck_clksel,
1153 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001154};
1155
1156static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001157 .name = "mcbsp2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001158 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001159 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001160 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001161 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1162 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1163 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001164};
1165
1166static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001167 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001168 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001169 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001170 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001171 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001172 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1173 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001174 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1175 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1176 .clksel = mcbsp_fck_clksel,
1177 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001178};
1179
1180static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001181 .name = "mcbsp3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001182 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001183 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001184 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001185 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1186 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1187 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001188};
1189
1190static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001191 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001192 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001193 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001194 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001195 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001196 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1197 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001198 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1199 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
1200 .clksel = mcbsp_fck_clksel,
1201 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001202};
1203
1204static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001205 .name = "mcbsp4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001206 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001207 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001208 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001209 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1210 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1211 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001212};
1213
1214static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001215 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001216 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001217 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001218 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001219 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001220 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1221 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001222 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1223 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
1224 .clksel = mcbsp_fck_clksel,
1225 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001226};
1227
1228static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001229 .name = "mcbsp5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001230 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001231 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001232 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001233 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1234 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1235 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001236};
1237
1238static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001239 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001240 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001241 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001242 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001243 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001244 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1245 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001246 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1247 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1248 .clksel = mcbsp_fck_clksel,
1249 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001250};
1251
1252static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001253 .name = "mcspi1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001254 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001255 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001256 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001257 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1258 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1259 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001260};
1261
1262static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001263 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001264 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001265 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001266 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001267 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1268 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1269 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001270};
1271
1272static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001273 .name = "mcspi2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001274 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001276 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001277 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1278 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1279 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001280};
1281
1282static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001283 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001284 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001285 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001286 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001287 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1288 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1289 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001290};
1291
1292static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001293 .name = "mcspi3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001294 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001295 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001296 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001297 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1298 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1299 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001300};
1301
1302static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001303 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001304 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001305 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001306 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001307 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1308 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1309 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001310};
1311
1312static struct clk uart1_ick = {
1313 .name = "uart1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001314 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001315 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001316 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001317 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1318 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1319 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001320};
1321
1322static struct clk uart1_fck = {
1323 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001324 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001325 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001326 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001327 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1328 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1329 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001330};
1331
1332static struct clk uart2_ick = {
1333 .name = "uart2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001334 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001335 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001336 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001337 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1338 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1339 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001340};
1341
1342static struct clk uart2_fck = {
1343 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001344 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001345 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001346 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001347 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1348 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1349 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001350};
1351
1352static struct clk uart3_ick = {
1353 .name = "uart3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001354 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001355 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001356 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001357 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1358 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1359 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001360};
1361
1362static struct clk uart3_fck = {
1363 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001364 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001365 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001366 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001367 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1368 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1369 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001370};
1371
1372static struct clk gpios_ick = {
1373 .name = "gpios_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001374 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001375 .parent = &wu_l4_ick,
1376 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001377 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1378 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1379 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001380};
1381
1382static struct clk gpios_fck = {
1383 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001384 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001385 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001386 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001387 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1388 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1389 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001390};
1391
1392static struct clk mpu_wdt_ick = {
1393 .name = "mpu_wdt_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001394 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001395 .parent = &wu_l4_ick,
1396 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001397 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1398 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1399 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001400};
1401
1402static struct clk mpu_wdt_fck = {
1403 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001404 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001405 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001406 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001407 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1408 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1409 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001410};
1411
1412static struct clk sync_32k_ick = {
1413 .name = "sync_32k_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001414 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001415 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001416 .parent = &wu_l4_ick,
1417 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001418 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1419 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1420 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001421};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001422
Tony Lindgren046d6b22005-11-10 14:26:52 +00001423static struct clk wdt1_ick = {
1424 .name = "wdt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001425 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001426 .parent = &wu_l4_ick,
1427 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001428 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1429 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1430 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001431};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001432
Tony Lindgren046d6b22005-11-10 14:26:52 +00001433static struct clk omapctrl_ick = {
1434 .name = "omapctrl_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001435 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001436 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001437 .parent = &wu_l4_ick,
1438 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001439 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1440 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1441 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001442};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001443
Tony Lindgren046d6b22005-11-10 14:26:52 +00001444static struct clk icr_ick = {
1445 .name = "icr_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001446 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001447 .parent = &wu_l4_ick,
1448 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001449 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1450 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1451 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001452};
1453
1454static struct clk cam_ick = {
1455 .name = "cam_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001456 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001457 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001458 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001459 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1460 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1461 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001462};
1463
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001464/*
1465 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1466 * split into two separate clocks, since the parent clocks are different
1467 * and the clockdomains are also different.
1468 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001469static struct clk cam_fck = {
1470 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001471 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001472 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001473 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001474 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1475 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1476 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001477};
1478
1479static struct clk mailboxes_ick = {
1480 .name = "mailboxes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001481 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001482 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001483 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1485 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1486 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001487};
1488
1489static struct clk wdt4_ick = {
1490 .name = "wdt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001491 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001492 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001493 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001494 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1495 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1496 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001497};
1498
1499static struct clk wdt4_fck = {
1500 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001501 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001502 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001503 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001504 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1505 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1506 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001507};
1508
Tony Lindgren046d6b22005-11-10 14:26:52 +00001509static struct clk mspro_ick = {
1510 .name = "mspro_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001511 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001512 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001513 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001514 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1515 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1516 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001517};
1518
1519static struct clk mspro_fck = {
1520 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001521 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001522 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001523 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001524 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1525 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1526 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001527};
1528
Tony Lindgren046d6b22005-11-10 14:26:52 +00001529static struct clk fac_ick = {
1530 .name = "fac_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001531 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001532 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001533 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001534 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1535 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1536 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001537};
1538
1539static struct clk fac_fck = {
1540 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001541 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001542 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001543 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001544 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1545 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1546 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001547};
1548
Tony Lindgren046d6b22005-11-10 14:26:52 +00001549static struct clk hdq_ick = {
1550 .name = "hdq_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001551 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001552 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001553 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001554 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1555 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1556 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557};
1558
1559static struct clk hdq_fck = {
1560 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001561 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001562 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001563 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001564 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1565 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1566 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001567};
1568
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001569/*
1570 * XXX This is marked as a 2420-only define, but it claims to be present
1571 * on 2430 also. Double-check.
1572 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001573static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001574 .name = "i2c2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001575 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001576 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001577 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001578 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1579 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1580 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001581};
1582
Tony Lindgren046d6b22005-11-10 14:26:52 +00001583static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001584 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001585 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001586 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001587 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001588 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1589 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1590 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001591};
1592
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001593/*
1594 * XXX This is marked as a 2420-only define, but it claims to be present
1595 * on 2430 also. Double-check.
1596 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001597static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001598 .name = "i2c1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001599 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001600 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001601 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001602 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1603 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1604 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001605};
1606
Tony Lindgren046d6b22005-11-10 14:26:52 +00001607static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001608 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001609 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001610 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001611 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001612 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1613 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1614 .recalc = &followparent_recalc,
1615};
1616
Paul Walmsleya1d55622011-02-25 15:39:30 -07001617/*
1618 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1619 * accesses derived from this data.
1620 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001621static struct clk gpmc_fck = {
1622 .name = "gpmc_fck",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001623 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001624 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001625 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001626 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001627 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1628 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001629 .recalc = &followparent_recalc,
1630};
1631
1632static struct clk sdma_fck = {
1633 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001634 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001635 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001636 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001637 .recalc = &followparent_recalc,
1638};
1639
Paul Walmsleya1d55622011-02-25 15:39:30 -07001640/*
1641 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1642 * accesses derived from this data.
1643 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001644static struct clk sdma_ick = {
1645 .name = "sdma_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001646 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001647 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001648 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001649 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1650 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001651 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001652};
1653
Tony Lindgren046d6b22005-11-10 14:26:52 +00001654static struct clk sdrc_ick = {
1655 .name = "sdrc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001656 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001657 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001658 .flags = ENABLE_ON_INIT,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001659 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001660 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1661 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1662 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001663};
1664
1665static struct clk des_ick = {
1666 .name = "des_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001667 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001668 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001669 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001670 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1671 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1672 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001673};
1674
1675static struct clk sha_ick = {
1676 .name = "sha_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001677 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001678 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001679 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001680 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1681 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1682 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001683};
1684
1685static struct clk rng_ick = {
1686 .name = "rng_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001687 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001689 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001690 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1691 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1692 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693};
1694
1695static struct clk aes_ick = {
1696 .name = "aes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001697 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001699 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001700 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1701 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1702 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001703};
1704
1705static struct clk pka_ick = {
1706 .name = "pka_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001707 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001708 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001709 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001710 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1711 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1712 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001713};
1714
1715static struct clk usb_fck = {
1716 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001717 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001718 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001719 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001720 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1721 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1722 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723};
1724
1725static struct clk usbhs_ick = {
1726 .name = "usbhs_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001727 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001728 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001729 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001730 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1731 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1732 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733};
1734
1735static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001736 .name = "mmchs1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001737 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001739 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001740 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1741 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1742 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001743};
1744
1745static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001746 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001747 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001748 .parent = &func_96m_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -07001749 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001750 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1751 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1752 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001753};
1754
1755static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001756 .name = "mmchs2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001757 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001758 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001759 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001760 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1761 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1762 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001763};
1764
1765static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001766 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001767 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001768 .parent = &func_96m_ck,
Paul Walmsleya4fc9272011-02-25 14:53:40 -07001769 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001770 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1771 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1772 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001773};
1774
1775static struct clk gpio5_ick = {
1776 .name = "gpio5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001777 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001778 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001779 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001780 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1781 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1782 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001783};
1784
1785static struct clk gpio5_fck = {
1786 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001787 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001788 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001789 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001790 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1791 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1792 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001793};
1794
1795static struct clk mdm_intc_ick = {
1796 .name = "mdm_intc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001797 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001798 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001799 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001800 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1801 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1802 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001803};
1804
1805static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001806 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001807 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001808 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001809 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001810 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1811 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1812 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001813};
1814
1815static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001816 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001817 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001818 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001819 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001820 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1821 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1822 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001823};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001824
Tony Lindgren046d6b22005-11-10 14:26:52 +00001825/*
1826 * This clock is a composite clock which does entire set changes then
1827 * forces a rebalance. It keys on the MPU speed, but it really could
1828 * be any key speed part of a set in the rate table.
1829 *
1830 * to really change a set, you need memory table sets which get changed
1831 * in sram, pre-notifiers & post notifiers, changing the top set, without
1832 * having low level display recalc's won't work... this is why dpm notifiers
1833 * work, isr's off, walk a list of clocks already _off_ and not messing with
1834 * the bus.
1835 *
1836 * This clock should have no parent. It embodies the entire upper level
1837 * active set. A parent will mess up some of the init also.
1838 */
1839static struct clk virt_prcm_set = {
1840 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001841 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001842 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001843 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001844 .set_rate = &omap2_select_table_rate,
1845 .round_rate = &omap2_round_to_table_rate,
1846};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001847
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001848
1849/*
1850 * clkdev integration
1851 */
1852
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001853static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001854 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001855 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1856 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1857 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
1858 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1859 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001860 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
1861 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
1862 CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
1863 CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
1864 CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
1865 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001866 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001867 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1868 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1869 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001870 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001871 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1872 CLK(NULL, "core_ck", &core_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001873 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
1874 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
1875 CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
1876 CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
1877 CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001878 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1879 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1880 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1881 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1882 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1883 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1884 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001885 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001886 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001887 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001888 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001889 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001890 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001891 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1892 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1893 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001894 /* Modem domain clocks */
1895 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1896 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1897 /* DSS domain clocks */
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001898 CLK("omapdss_dss", "ick", &dss_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001899 CLK(NULL, "dss1_fck", &dss1_fck, CK_243X),
1900 CLK(NULL, "dss2_fck", &dss2_fck, CK_243X),
1901 CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001902 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001903 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1904 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1905 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001906 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001907 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1908 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001909 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001910 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001911 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001912 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001913 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1914 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1915 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1916 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1917 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1918 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1919 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1920 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1921 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1922 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1923 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1924 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1925 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1926 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1927 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1928 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1929 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1930 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1931 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1932 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1933 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1934 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1935 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1936 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1937 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001938 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001939 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001940 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001941 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001942 CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001943 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001944 CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001945 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001946 CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001947 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001948 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001949 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001950 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001951 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001952 CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001953 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1954 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1955 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1956 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1957 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1958 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1959 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1960 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1961 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001962 CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001963 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1964 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1965 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001966 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001967 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1968 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1969 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1970 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1971 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1972 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1973 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1974 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1975 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1976 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1977 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001978 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001979 CLK(NULL, "i2chs1_fck", &i2chs1_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001980 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001981 CLK(NULL, "i2chs2_fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001982 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1983 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1984 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001985 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001986 CLK(NULL, "des_ick", &des_ick, CK_243X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001987 CLK("omap-sham", "ick", &sha_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001988 CLK("omap_rng", "ick", &rng_ick, CK_243X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001989 CLK("omap-aes", "ick", &aes_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001990 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
1991 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Felipe Balbi03491762010-12-02 09:57:08 +02001992 CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05301993 CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001994 CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05301995 CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_243X),
Benoit Coussonbf1e0772011-07-10 05:54:12 -06001996 CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001997 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
1998 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
1999 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05302000 CLK("omap_hsmmc.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
2001 CLK("omap_hsmmc.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
Tarun Kanti DebBarma318c3e12011-09-20 17:00:16 +05302002 CLK("omap_timer.1", "32k_ck", &func_32k_ck, CK_243X),
2003 CLK("omap_timer.2", "32k_ck", &func_32k_ck, CK_243X),
2004 CLK("omap_timer.3", "32k_ck", &func_32k_ck, CK_243X),
2005 CLK("omap_timer.4", "32k_ck", &func_32k_ck, CK_243X),
2006 CLK("omap_timer.5", "32k_ck", &func_32k_ck, CK_243X),
2007 CLK("omap_timer.6", "32k_ck", &func_32k_ck, CK_243X),
2008 CLK("omap_timer.7", "32k_ck", &func_32k_ck, CK_243X),
2009 CLK("omap_timer.8", "32k_ck", &func_32k_ck, CK_243X),
2010 CLK("omap_timer.9", "32k_ck", &func_32k_ck, CK_243X),
2011 CLK("omap_timer.10", "32k_ck", &func_32k_ck, CK_243X),
2012 CLK("omap_timer.11", "32k_ck", &func_32k_ck, CK_243X),
2013 CLK("omap_timer.12", "32k_ck", &func_32k_ck, CK_243X),
2014 CLK("omap_timer.1", "sys_ck", &sys_ck, CK_243X),
2015 CLK("omap_timer.2", "sys_ck", &sys_ck, CK_243X),
2016 CLK("omap_timer.3", "sys_ck", &sys_ck, CK_243X),
2017 CLK("omap_timer.4", "sys_ck", &sys_ck, CK_243X),
2018 CLK("omap_timer.5", "sys_ck", &sys_ck, CK_243X),
2019 CLK("omap_timer.6", "sys_ck", &sys_ck, CK_243X),
2020 CLK("omap_timer.7", "sys_ck", &sys_ck, CK_243X),
2021 CLK("omap_timer.8", "sys_ck", &sys_ck, CK_243X),
2022 CLK("omap_timer.9", "sys_ck", &sys_ck, CK_243X),
2023 CLK("omap_timer.10", "sys_ck", &sys_ck, CK_243X),
2024 CLK("omap_timer.11", "sys_ck", &sys_ck, CK_243X),
2025 CLK("omap_timer.12", "sys_ck", &sys_ck, CK_243X),
2026 CLK("omap_timer.1", "alt_ck", &alt_ck, CK_243X),
2027 CLK("omap_timer.2", "alt_ck", &alt_ck, CK_243X),
2028 CLK("omap_timer.3", "alt_ck", &alt_ck, CK_243X),
2029 CLK("omap_timer.4", "alt_ck", &alt_ck, CK_243X),
2030 CLK("omap_timer.5", "alt_ck", &alt_ck, CK_243X),
2031 CLK("omap_timer.6", "alt_ck", &alt_ck, CK_243X),
2032 CLK("omap_timer.7", "alt_ck", &alt_ck, CK_243X),
2033 CLK("omap_timer.8", "alt_ck", &alt_ck, CK_243X),
2034 CLK("omap_timer.9", "alt_ck", &alt_ck, CK_243X),
2035 CLK("omap_timer.10", "alt_ck", &alt_ck, CK_243X),
2036 CLK("omap_timer.11", "alt_ck", &alt_ck, CK_243X),
2037 CLK("omap_timer.12", "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002038};
2039
2040/*
2041 * init code
2042 */
2043
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002044int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002045{
2046 const struct prcm_config *prcm;
2047 struct omap_clk *c;
2048 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002049
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002050 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
2051 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
2052 cpu_mask = RATE_IN_243X;
2053 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002054
2055 clk_init(&omap2_clk_functions);
2056
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002057 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2058 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002059 clk_preinit(c->lk.clk);
2060
2061 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
2062 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07002063 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002064 propagate_rate(&sys_ck);
2065
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002066 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2067 c++) {
2068 clkdev_add(&c->lk);
2069 clk_register(c->lk.clk);
2070 omap2_init_clk_clkdm(c->lk.clk);
2071 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002072
Paul Walmsleyc6461f52011-02-25 15:49:53 -07002073 /* Disable autoidle on all clocks; let the PM code enable it later */
2074 omap_clk_disable_autoidle_all();
2075
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002076 /* Check the MPU rate set by bootloader */
2077 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2078 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2079 if (!(prcm->flags & cpu_mask))
2080 continue;
2081 if (prcm->xtal_speed != sys_ck.rate)
2082 continue;
2083 if (prcm->dpll_speed <= clkrate)
2084 break;
2085 }
2086 curr_prcm_set = prcm;
2087
2088 recalculate_root_clocks();
2089
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002090 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2091 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2092 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002093
2094 /*
2095 * Only enable those clocks we will need, let the drivers
2096 * enable other clocks as necessary
2097 */
2098 clk_enable_init_clocks();
2099
2100 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2101 vclk = clk_get(NULL, "virt_prcm_set");
2102 sclk = clk_get(NULL, "sys_ck");
2103 dclk = clk_get(NULL, "dpll_ck");
2104
2105 return 0;
2106}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002107