Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 1 | |
| 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | */ |
| 10 | |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 11 | #include "imx6qdl.dtsi" |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 12 | #include "imx6q-pinfunc.h" |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 13 | |
| 14 | / { |
| 15 | cpus { |
| 16 | #address-cells = <1>; |
| 17 | #size-cells = <0>; |
| 18 | |
| 19 | cpu@0 { |
| 20 | compatible = "arm,cortex-a9"; |
| 21 | reg = <0>; |
| 22 | next-level-cache = <&L2>; |
| 23 | operating-points = < |
| 24 | /* kHz uV */ |
| 25 | 1200000 1275000 |
| 26 | 996000 1250000 |
| 27 | 792000 1150000 |
| 28 | 396000 950000 |
| 29 | >; |
| 30 | clock-latency = <61036>; /* two CLK32 periods */ |
| 31 | clocks = <&clks 104>, <&clks 6>, <&clks 16>, |
| 32 | <&clks 17>, <&clks 170>; |
| 33 | clock-names = "arm", "pll2_pfd2_396m", "step", |
| 34 | "pll1_sw", "pll1_sys"; |
| 35 | arm-supply = <®_arm>; |
| 36 | pu-supply = <®_pu>; |
| 37 | soc-supply = <®_soc>; |
| 38 | }; |
| 39 | |
| 40 | cpu@1 { |
| 41 | compatible = "arm,cortex-a9"; |
| 42 | reg = <1>; |
| 43 | next-level-cache = <&L2>; |
| 44 | }; |
| 45 | |
| 46 | cpu@2 { |
| 47 | compatible = "arm,cortex-a9"; |
| 48 | reg = <2>; |
| 49 | next-level-cache = <&L2>; |
| 50 | }; |
| 51 | |
| 52 | cpu@3 { |
| 53 | compatible = "arm,cortex-a9"; |
| 54 | reg = <3>; |
| 55 | next-level-cache = <&L2>; |
| 56 | }; |
| 57 | }; |
| 58 | |
| 59 | soc { |
| 60 | aips-bus@02000000 { /* AIPS1 */ |
| 61 | spba-bus@02000000 { |
| 62 | ecspi5: ecspi@02018000 { |
| 63 | #address-cells = <1>; |
| 64 | #size-cells = <0>; |
| 65 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 66 | reg = <0x02018000 0x4000>; |
| 67 | interrupts = <0 35 0x04>; |
| 68 | clocks = <&clks 116>, <&clks 116>; |
| 69 | clock-names = "ipg", "per"; |
| 70 | status = "disabled"; |
| 71 | }; |
| 72 | }; |
| 73 | |
| 74 | iomuxc: iomuxc@020e0000 { |
| 75 | compatible = "fsl,imx6q-iomuxc"; |
| 76 | reg = <0x020e0000 0x4000>; |
| 77 | |
| 78 | /* shared pinctrl settings */ |
| 79 | audmux { |
| 80 | pinctrl_audmux_1: audmux-1 { |
| 81 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 82 | MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x80000000 |
| 83 | MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x80000000 |
| 84 | MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x80000000 |
| 85 | MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x80000000 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 86 | >; |
| 87 | }; |
Sean Cross | 624dbac | 2013-03-07 06:00:10 +0000 | [diff] [blame] | 88 | |
| 89 | pinctrl_audmux_2: audmux-2 { |
| 90 | fsl,pins = < |
| 91 | MX6Q_PAD_CSI0_DAT7__AUD3_RXD 0x80000000 |
| 92 | MX6Q_PAD_CSI0_DAT4__AUD3_TXC 0x80000000 |
| 93 | MX6Q_PAD_CSI0_DAT5__AUD3_TXD 0x80000000 |
| 94 | MX6Q_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000 |
| 95 | >; |
| 96 | }; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 97 | }; |
| 98 | |
| 99 | ecspi1 { |
| 100 | pinctrl_ecspi1_1: ecspi1grp-1 { |
| 101 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 102 | MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x100b1 |
| 103 | MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 |
| 104 | MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 105 | >; |
| 106 | }; |
| 107 | }; |
| 108 | |
Sean Cross | 4820a9a | 2013-03-07 06:00:08 +0000 | [diff] [blame] | 109 | ecspi3 { |
| 110 | pinctrl_ecspi3_1: ecspi3grp-1 { |
| 111 | fsl,pins = < |
| 112 | MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 |
| 113 | MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 |
| 114 | MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 |
| 115 | >; |
| 116 | }; |
| 117 | }; |
| 118 | |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 119 | enet { |
| 120 | pinctrl_enet_1: enetgrp-1 { |
| 121 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 122 | MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 |
| 123 | MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0 |
| 124 | MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 |
| 125 | MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 |
| 126 | MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 |
| 127 | MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 |
| 128 | MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 |
| 129 | MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 |
| 130 | MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 |
| 131 | MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 |
| 132 | MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 |
| 133 | MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 |
| 134 | MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 |
| 135 | MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 |
| 136 | MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 |
| 137 | MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 138 | >; |
| 139 | }; |
| 140 | |
| 141 | pinctrl_enet_2: enetgrp-2 { |
| 142 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 143 | MX6Q_PAD_KEY_COL1__ENET_MDIO 0x1b0b0 |
| 144 | MX6Q_PAD_KEY_COL2__ENET_MDC 0x1b0b0 |
| 145 | MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 |
| 146 | MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 |
| 147 | MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 |
| 148 | MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 |
| 149 | MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 |
| 150 | MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 |
| 151 | MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 |
| 152 | MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 |
| 153 | MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 |
| 154 | MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 |
| 155 | MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 |
| 156 | MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 |
| 157 | MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 158 | >; |
| 159 | }; |
| 160 | }; |
| 161 | |
| 162 | gpmi-nand { |
| 163 | pinctrl_gpmi_nand_1: gpmi-nand-1 { |
| 164 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 165 | MX6Q_PAD_NANDF_CLE__NAND_CLE 0xb0b1 |
| 166 | MX6Q_PAD_NANDF_ALE__NAND_ALE 0xb0b1 |
| 167 | MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 |
| 168 | MX6Q_PAD_NANDF_RB0__NAND_READY_B 0xb000 |
| 169 | MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 |
| 170 | MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 171 | MX6Q_PAD_SD4_CMD__NAND_RE_B 0xb0b1 |
| 172 | MX6Q_PAD_SD4_CLK__NAND_WE_B 0xb0b1 |
| 173 | MX6Q_PAD_NANDF_D0__NAND_DATA00 0xb0b1 |
| 174 | MX6Q_PAD_NANDF_D1__NAND_DATA01 0xb0b1 |
| 175 | MX6Q_PAD_NANDF_D2__NAND_DATA02 0xb0b1 |
| 176 | MX6Q_PAD_NANDF_D3__NAND_DATA03 0xb0b1 |
| 177 | MX6Q_PAD_NANDF_D4__NAND_DATA04 0xb0b1 |
| 178 | MX6Q_PAD_NANDF_D5__NAND_DATA05 0xb0b1 |
| 179 | MX6Q_PAD_NANDF_D6__NAND_DATA06 0xb0b1 |
| 180 | MX6Q_PAD_NANDF_D7__NAND_DATA07 0xb0b1 |
| 181 | MX6Q_PAD_SD4_DAT0__NAND_DQS 0x00b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 182 | >; |
| 183 | }; |
| 184 | }; |
| 185 | |
| 186 | i2c1 { |
| 187 | pinctrl_i2c1_1: i2c1grp-1 { |
| 188 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 189 | MX6Q_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 |
| 190 | MX6Q_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 191 | >; |
| 192 | }; |
| 193 | }; |
| 194 | |
Sean Cross | d27f512 | 2013-03-07 06:00:09 +0000 | [diff] [blame] | 195 | i2c2 { |
| 196 | pinctrl_i2c2_1: i2c2grp-1 { |
| 197 | fsl,pins = < |
| 198 | MX6Q_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1 |
| 199 | MX6Q_PAD_EIM_D16__I2C2_SDA 0x4001b8b1 |
| 200 | >; |
| 201 | }; |
| 202 | }; |
| 203 | |
| 204 | i2c3 { |
| 205 | pinctrl_i2c3_1: i2c3grp-1 { |
| 206 | fsl,pins = < |
| 207 | MX6Q_PAD_EIM_D17__I2C3_SCL 0x4001b8b1 |
| 208 | MX6Q_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 |
| 209 | >; |
| 210 | }; |
| 211 | }; |
| 212 | |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 213 | uart1 { |
| 214 | pinctrl_uart1_1: uart1grp-1 { |
| 215 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 216 | MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 |
| 217 | MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 218 | >; |
| 219 | }; |
| 220 | }; |
| 221 | |
| 222 | uart2 { |
| 223 | pinctrl_uart2_1: uart2grp-1 { |
| 224 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 225 | MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 |
| 226 | MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 227 | >; |
| 228 | }; |
| 229 | }; |
| 230 | |
| 231 | uart4 { |
| 232 | pinctrl_uart4_1: uart4grp-1 { |
| 233 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 234 | MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 |
| 235 | MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 236 | >; |
| 237 | }; |
| 238 | }; |
| 239 | |
| 240 | usbotg { |
| 241 | pinctrl_usbotg_1: usbotggrp-1 { |
| 242 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 243 | MX6Q_PAD_GPIO_1__USB_OTG_ID 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 244 | >; |
| 245 | }; |
Peter Chen | a10c22e | 2013-02-18 10:06:44 +0800 | [diff] [blame] | 246 | |
| 247 | pinctrl_usbotg_2: usbotggrp-2 { |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 248 | fsl,pins = < |
| 249 | MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x17059 |
Peter Chen | a10c22e | 2013-02-18 10:06:44 +0800 | [diff] [blame] | 250 | >; |
| 251 | }; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 252 | }; |
| 253 | |
| 254 | usdhc2 { |
| 255 | pinctrl_usdhc2_1: usdhc2grp-1 { |
| 256 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 257 | MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059 |
| 258 | MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059 |
| 259 | MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059 |
| 260 | MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059 |
| 261 | MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059 |
| 262 | MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059 |
| 263 | MX6Q_PAD_NANDF_D4__SD2_DATA4 0x17059 |
| 264 | MX6Q_PAD_NANDF_D5__SD2_DATA5 0x17059 |
| 265 | MX6Q_PAD_NANDF_D6__SD2_DATA6 0x17059 |
| 266 | MX6Q_PAD_NANDF_D7__SD2_DATA7 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 267 | >; |
| 268 | }; |
| 269 | }; |
| 270 | |
| 271 | usdhc3 { |
| 272 | pinctrl_usdhc3_1: usdhc3grp-1 { |
| 273 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 274 | MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059 |
| 275 | MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059 |
| 276 | MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059 |
| 277 | MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059 |
| 278 | MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059 |
| 279 | MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059 |
| 280 | MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x17059 |
| 281 | MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x17059 |
| 282 | MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x17059 |
| 283 | MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 284 | >; |
| 285 | }; |
| 286 | |
| 287 | pinctrl_usdhc3_2: usdhc3grp-2 { |
| 288 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 289 | MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059 |
| 290 | MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059 |
| 291 | MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059 |
| 292 | MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059 |
| 293 | MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059 |
| 294 | MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 295 | >; |
| 296 | }; |
| 297 | }; |
| 298 | |
| 299 | usdhc4 { |
| 300 | pinctrl_usdhc4_1: usdhc4grp-1 { |
| 301 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 302 | MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059 |
| 303 | MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059 |
| 304 | MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059 |
| 305 | MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059 |
| 306 | MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059 |
| 307 | MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059 |
| 308 | MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x17059 |
| 309 | MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x17059 |
| 310 | MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x17059 |
| 311 | MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 312 | >; |
| 313 | }; |
| 314 | |
| 315 | pinctrl_usdhc4_2: usdhc4grp-2 { |
| 316 | fsl,pins = < |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 317 | MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059 |
| 318 | MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059 |
| 319 | MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059 |
| 320 | MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059 |
| 321 | MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059 |
| 322 | MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059 |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 323 | >; |
| 324 | }; |
| 325 | }; |
Huang Shijie | ee6ce3d | 2013-05-28 14:20:10 +0800 | [diff] [blame^] | 326 | |
| 327 | weim { |
| 328 | pinctrl_weim_cs0_1: weim_cs0grp-1 { |
| 329 | fsl,pins = < |
| 330 | MX6Q_PAD_EIM_CS0__EIM_CS0_B 0xb0b1 |
| 331 | >; |
| 332 | }; |
| 333 | |
| 334 | pinctrl_weim_nor_1: weimnorgrp-1 { |
| 335 | fsl,pins = < |
| 336 | MX6Q_PAD_EIM_OE__EIM_OE_B 0xb0b1 |
| 337 | MX6Q_PAD_EIM_RW__EIM_RW 0xb0b1 |
| 338 | MX6Q_PAD_EIM_WAIT__EIM_WAIT_B 0xb060 |
| 339 | /* data */ |
| 340 | MX6Q_PAD_EIM_D16__EIM_DATA16 0x1b0b0 |
| 341 | MX6Q_PAD_EIM_D17__EIM_DATA17 0x1b0b0 |
| 342 | MX6Q_PAD_EIM_D18__EIM_DATA18 0x1b0b0 |
| 343 | MX6Q_PAD_EIM_D19__EIM_DATA19 0x1b0b0 |
| 344 | MX6Q_PAD_EIM_D20__EIM_DATA20 0x1b0b0 |
| 345 | MX6Q_PAD_EIM_D21__EIM_DATA21 0x1b0b0 |
| 346 | MX6Q_PAD_EIM_D22__EIM_DATA22 0x1b0b0 |
| 347 | MX6Q_PAD_EIM_D23__EIM_DATA23 0x1b0b0 |
| 348 | MX6Q_PAD_EIM_D24__EIM_DATA24 0x1b0b0 |
| 349 | MX6Q_PAD_EIM_D25__EIM_DATA25 0x1b0b0 |
| 350 | MX6Q_PAD_EIM_D26__EIM_DATA26 0x1b0b0 |
| 351 | MX6Q_PAD_EIM_D27__EIM_DATA27 0x1b0b0 |
| 352 | MX6Q_PAD_EIM_D28__EIM_DATA28 0x1b0b0 |
| 353 | MX6Q_PAD_EIM_D29__EIM_DATA29 0x1b0b0 |
| 354 | MX6Q_PAD_EIM_D30__EIM_DATA30 0x1b0b0 |
| 355 | MX6Q_PAD_EIM_D31__EIM_DATA31 0x1b0b0 |
| 356 | /* address */ |
| 357 | MX6Q_PAD_EIM_A23__EIM_ADDR23 0xb0b1 |
| 358 | MX6Q_PAD_EIM_A22__EIM_ADDR22 0xb0b1 |
| 359 | MX6Q_PAD_EIM_A21__EIM_ADDR21 0xb0b1 |
| 360 | MX6Q_PAD_EIM_A20__EIM_ADDR20 0xb0b1 |
| 361 | MX6Q_PAD_EIM_A19__EIM_ADDR19 0xb0b1 |
| 362 | MX6Q_PAD_EIM_A18__EIM_ADDR18 0xb0b1 |
| 363 | MX6Q_PAD_EIM_A17__EIM_ADDR17 0xb0b1 |
| 364 | MX6Q_PAD_EIM_A16__EIM_ADDR16 0xb0b1 |
| 365 | MX6Q_PAD_EIM_DA15__EIM_AD15 0xb0b1 |
| 366 | MX6Q_PAD_EIM_DA14__EIM_AD14 0xb0b1 |
| 367 | MX6Q_PAD_EIM_DA13__EIM_AD13 0xb0b1 |
| 368 | MX6Q_PAD_EIM_DA12__EIM_AD12 0xb0b1 |
| 369 | MX6Q_PAD_EIM_DA11__EIM_AD11 0xb0b1 |
| 370 | MX6Q_PAD_EIM_DA10__EIM_AD10 0xb0b1 |
| 371 | MX6Q_PAD_EIM_DA9__EIM_AD09 0xb0b1 |
| 372 | MX6Q_PAD_EIM_DA8__EIM_AD08 0xb0b1 |
| 373 | MX6Q_PAD_EIM_DA7__EIM_AD07 0xb0b1 |
| 374 | MX6Q_PAD_EIM_DA6__EIM_AD06 0xb0b1 |
| 375 | MX6Q_PAD_EIM_DA5__EIM_AD05 0xb0b1 |
| 376 | MX6Q_PAD_EIM_DA4__EIM_AD04 0xb0b1 |
| 377 | MX6Q_PAD_EIM_DA3__EIM_AD03 0xb0b1 |
| 378 | MX6Q_PAD_EIM_DA2__EIM_AD02 0xb0b1 |
| 379 | MX6Q_PAD_EIM_DA1__EIM_AD01 0xb0b1 |
| 380 | MX6Q_PAD_EIM_DA0__EIM_AD00 0xb0b1 |
| 381 | >; |
| 382 | }; |
| 383 | |
| 384 | }; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 385 | }; |
| 386 | }; |
| 387 | |
| 388 | ipu2: ipu@02800000 { |
| 389 | #crtc-cells = <1>; |
| 390 | compatible = "fsl,imx6q-ipu"; |
| 391 | reg = <0x02800000 0x400000>; |
| 392 | interrupts = <0 8 0x4 0 7 0x4>; |
| 393 | clocks = <&clks 133>, <&clks 134>, <&clks 137>; |
| 394 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 09ebf36 | 2013-03-28 17:35:20 +0100 | [diff] [blame] | 395 | resets = <&src 4>; |
Shawn Guo | 7c1da58 | 2013-02-04 23:09:16 +0800 | [diff] [blame] | 396 | }; |
| 397 | }; |
| 398 | }; |
Steffen Trumtrar | 41c04342 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 399 | |
| 400 | &ldb { |
| 401 | clocks = <&clks 33>, <&clks 34>, |
| 402 | <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>, |
| 403 | <&clks 135>, <&clks 136>; |
| 404 | clock-names = "di0_pll", "di1_pll", |
| 405 | "di0_sel", "di1_sel", "di2_sel", "di3_sel", |
| 406 | "di0", "di1"; |
| 407 | |
| 408 | lvds-channel@0 { |
| 409 | crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>; |
| 410 | }; |
| 411 | |
| 412 | lvds-channel@1 { |
| 413 | crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>; |
| 414 | }; |
| 415 | }; |