blob: 8a81770be4c517a4f5a436566021d07962a606c7 [file] [log] [blame]
Viresh Kumar5df33a62012-04-10 09:02:35 +05301/*
2 * SPEAr6xx machines clock framework source file
3 *
4 * Copyright (C) 2012 ST Microelectronics
Viresh Kumar10d89352012-06-20 12:53:02 -07005 * Viresh Kumar <viresh.linux@gmail.com>
Viresh Kumar5df33a62012-04-10 09:02:35 +05306 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#include <linux/clk.h>
13#include <linux/clkdev.h>
14#include <linux/io.h>
15#include <linux/spinlock_types.h>
16#include <mach/misc_regs.h>
17#include "clk.h"
18
19static DEFINE_SPINLOCK(_lock);
20
21#define PLL1_CTR (MISC_BASE + 0x008)
22#define PLL1_FRQ (MISC_BASE + 0x00C)
23#define PLL2_CTR (MISC_BASE + 0x014)
24#define PLL2_FRQ (MISC_BASE + 0x018)
25#define PLL_CLK_CFG (MISC_BASE + 0x020)
26 /* PLL_CLK_CFG register masks */
27 #define MCTR_CLK_SHIFT 28
28 #define MCTR_CLK_MASK 3
29
30#define CORE_CLK_CFG (MISC_BASE + 0x024)
31 /* CORE CLK CFG register masks */
32 #define HCLK_RATIO_SHIFT 10
33 #define HCLK_RATIO_MASK 2
34 #define PCLK_RATIO_SHIFT 8
35 #define PCLK_RATIO_MASK 2
36
37#define PERIP_CLK_CFG (MISC_BASE + 0x028)
38 /* PERIP_CLK_CFG register masks */
39 #define CLCD_CLK_SHIFT 2
40 #define CLCD_CLK_MASK 2
41 #define UART_CLK_SHIFT 4
42 #define UART_CLK_MASK 1
43 #define FIRDA_CLK_SHIFT 5
44 #define FIRDA_CLK_MASK 2
45 #define GPT0_CLK_SHIFT 8
46 #define GPT1_CLK_SHIFT 10
47 #define GPT2_CLK_SHIFT 11
48 #define GPT3_CLK_SHIFT 12
49 #define GPT_CLK_MASK 1
50
51#define PERIP1_CLK_ENB (MISC_BASE + 0x02C)
52 /* PERIP1_CLK_ENB register masks */
53 #define UART0_CLK_ENB 3
54 #define UART1_CLK_ENB 4
55 #define SSP0_CLK_ENB 5
56 #define SSP1_CLK_ENB 6
57 #define I2C_CLK_ENB 7
58 #define JPEG_CLK_ENB 8
59 #define FSMC_CLK_ENB 9
60 #define FIRDA_CLK_ENB 10
61 #define GPT2_CLK_ENB 11
62 #define GPT3_CLK_ENB 12
63 #define GPIO2_CLK_ENB 13
64 #define SSP2_CLK_ENB 14
65 #define ADC_CLK_ENB 15
66 #define GPT1_CLK_ENB 11
67 #define RTC_CLK_ENB 17
68 #define GPIO1_CLK_ENB 18
69 #define DMA_CLK_ENB 19
70 #define SMI_CLK_ENB 21
71 #define CLCD_CLK_ENB 22
72 #define GMAC_CLK_ENB 23
73 #define USBD_CLK_ENB 24
74 #define USBH0_CLK_ENB 25
75 #define USBH1_CLK_ENB 26
76
77#define PRSC0_CLK_CFG (MISC_BASE + 0x044)
78#define PRSC1_CLK_CFG (MISC_BASE + 0x048)
79#define PRSC2_CLK_CFG (MISC_BASE + 0x04C)
80
81#define CLCD_CLK_SYNT (MISC_BASE + 0x05C)
82#define FIRDA_CLK_SYNT (MISC_BASE + 0x060)
83#define UART_CLK_SYNT (MISC_BASE + 0x064)
84
85/* vco rate configuration table, in ascending order of rates */
86static struct pll_rate_tbl pll_rtbl[] = {
87 {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
88 {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
89 {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
90};
91
92/* aux rate configuration table, in ascending order of rates */
93static struct aux_rate_tbl aux_rtbl[] = {
94 /* For PLL1 = 332 MHz */
Deepak Sikrief0fd0a2012-11-10 12:13:45 +053095 {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
Viresh Kumar5df33a62012-04-10 09:02:35 +053096 {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
97 {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
98 {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
99};
100
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530101static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
102static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
103static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
104static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
105static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
106static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
Viresh Kumar5df33a62012-04-10 09:02:35 +0530107static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
108 "pll2_clk", };
109
110/* gpt rate configuration table, in ascending order of rates */
111static struct gpt_rate_tbl gpt_rtbl[] = {
112 /* For pll1 = 332 MHz */
113 {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
114 {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
115 {.mscale = 1, .nscale = 0}, /* 83 MHz */
116};
117
118void __init spear6xx_clk_init(void)
119{
120 struct clk *clk, *clk1;
121
122 clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
123 clk_register_clkdev(clk, "apb_pclk", NULL);
124
125 clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
126 32000);
127 clk_register_clkdev(clk, "osc_32k_clk", NULL);
128
129 clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, CLK_IS_ROOT,
130 30000000);
131 clk_register_clkdev(clk, "osc_30m_clk", NULL);
132
133 /* clock derived from 32 KHz osc clk */
134 clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
135 PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
136 clk_register_clkdev(clk, NULL, "rtc-spear");
137
138 /* clock derived from 30 MHz osc clk */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530139 clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530140 48000000);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530141 clk_register_clkdev(clk, "pll3_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530142
143 clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
144 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
145 &_lock, &clk1, NULL);
146 clk_register_clkdev(clk, "vco1_clk", NULL);
147 clk_register_clkdev(clk1, "pll1_clk", NULL);
148
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530149 clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
150 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
151 &_lock, &clk1, NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530152 clk_register_clkdev(clk, "vco2_clk", NULL);
153 clk_register_clkdev(clk1, "pll2_clk", NULL);
154
155 clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
156 1);
157 clk_register_clkdev(clk, NULL, "wdt");
158
159 /* clock derived from pll1 clk */
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530160 clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
161 CLK_SET_RATE_PARENT, 1, 1);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530162 clk_register_clkdev(clk, "cpu_clk", NULL);
163
164 clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
165 CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
166 HCLK_RATIO_MASK, 0, &_lock);
167 clk_register_clkdev(clk, "ahb_clk", NULL);
168
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530169 clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
170 UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
171 &_lock, &clk1);
172 clk_register_clkdev(clk, "uart_syn_clk", NULL);
173 clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530174
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530175 clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530176 ARRAY_SIZE(uart_parents), 0, PERIP_CLK_CFG,
177 UART_CLK_SHIFT, UART_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530178 clk_register_clkdev(clk, "uart_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530179
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530180 clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
181 UART0_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530182 clk_register_clkdev(clk, NULL, "d0000000.serial");
183
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530184 clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
185 UART1_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530186 clk_register_clkdev(clk, NULL, "d0080000.serial");
187
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530188 clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
189 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
190 &_lock, &clk1);
191 clk_register_clkdev(clk, "firda_syn_clk", NULL);
192 clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530193
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530194 clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530195 ARRAY_SIZE(firda_parents), 0, PERIP_CLK_CFG,
196 FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530197 clk_register_clkdev(clk, "firda_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530198
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530199 clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530200 PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
201 clk_register_clkdev(clk, NULL, "firda");
202
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530203 clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
204 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
205 &_lock, &clk1);
206 clk_register_clkdev(clk, "clcd_syn_clk", NULL);
207 clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530208
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530209 clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530210 ARRAY_SIZE(clcd_parents), 0, PERIP_CLK_CFG,
211 CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530212 clk_register_clkdev(clk, "clcd_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530213
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530214 clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530215 PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
216 clk_register_clkdev(clk, NULL, "clcd");
217
218 /* gpt clocks */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530219 clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530220 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530221 clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530222
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530223 clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530224 ARRAY_SIZE(gpt0_1_parents), 0, PERIP_CLK_CFG,
225 GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
226 clk_register_clkdev(clk, NULL, "gpt0");
227
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530228 clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530229 ARRAY_SIZE(gpt0_1_parents), 0, PERIP_CLK_CFG,
230 GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530231 clk_register_clkdev(clk, "gpt1_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530232
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530233 clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530234 PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
235 clk_register_clkdev(clk, NULL, "gpt1");
236
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530237 clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530238 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530239 clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530240
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530241 clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530242 ARRAY_SIZE(gpt2_parents), 0, PERIP_CLK_CFG,
243 GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530244 clk_register_clkdev(clk, "gpt2_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530245
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530246 clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530247 PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
248 clk_register_clkdev(clk, NULL, "gpt2");
249
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530250 clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530251 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530252 clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530253
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530254 clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530255 ARRAY_SIZE(gpt3_parents), 0, PERIP_CLK_CFG,
256 GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530257 clk_register_clkdev(clk, "gpt3_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530258
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530259 clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530260 PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
261 clk_register_clkdev(clk, NULL, "gpt3");
262
263 /* clock derived from pll3 clk */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530264 clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530265 PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530266 clk_register_clkdev(clk, NULL, "e1800000.ehci");
267 clk_register_clkdev(clk, NULL, "e1900000.ohci");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530268
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530269 clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530270 PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530271 clk_register_clkdev(clk, NULL, "e2000000.ehci");
272 clk_register_clkdev(clk, NULL, "e2100000.ohci");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530273
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530274 clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
275 USBD_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530276 clk_register_clkdev(clk, NULL, "designware_udc");
277
278 /* clock derived from ahb clk */
279 clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
280 1);
281 clk_register_clkdev(clk, "ahbmult2_clk", NULL);
282
283 clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530284 ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
285 MCTR_CLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530286 clk_register_clkdev(clk, "ddr_clk", NULL);
287
288 clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
289 CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
290 PCLK_RATIO_MASK, 0, &_lock);
291 clk_register_clkdev(clk, "apb_clk", NULL);
292
293 clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
294 DMA_CLK_ENB, 0, &_lock);
295 clk_register_clkdev(clk, NULL, "fc400000.dma");
296
297 clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
298 FSMC_CLK_ENB, 0, &_lock);
299 clk_register_clkdev(clk, NULL, "d1800000.flash");
300
301 clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
302 GMAC_CLK_ENB, 0, &_lock);
Stefan Roese3a35fc32012-05-11 10:41:18 +0200303 clk_register_clkdev(clk, NULL, "e0800000.ethernet");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530304
305 clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
306 I2C_CLK_ENB, 0, &_lock);
307 clk_register_clkdev(clk, NULL, "d0200000.i2c");
308
309 clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
310 JPEG_CLK_ENB, 0, &_lock);
311 clk_register_clkdev(clk, NULL, "jpeg");
312
313 clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
314 SMI_CLK_ENB, 0, &_lock);
315 clk_register_clkdev(clk, NULL, "fc000000.flash");
316
317 /* clock derived from apb clk */
318 clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
319 ADC_CLK_ENB, 0, &_lock);
320 clk_register_clkdev(clk, NULL, "adc");
321
322 clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
323 clk_register_clkdev(clk, NULL, "f0100000.gpio");
324
325 clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
326 GPIO1_CLK_ENB, 0, &_lock);
327 clk_register_clkdev(clk, NULL, "fc980000.gpio");
328
329 clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
330 GPIO2_CLK_ENB, 0, &_lock);
331 clk_register_clkdev(clk, NULL, "d8100000.gpio");
332
333 clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
334 SSP0_CLK_ENB, 0, &_lock);
335 clk_register_clkdev(clk, NULL, "ssp-pl022.0");
336
337 clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
338 SSP1_CLK_ENB, 0, &_lock);
339 clk_register_clkdev(clk, NULL, "ssp-pl022.1");
340
341 clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
342 SSP2_CLK_ENB, 0, &_lock);
343 clk_register_clkdev(clk, NULL, "ssp-pl022.2");
344}