blob: f19d604e1b2aea6e89ab7c86fc6c6917e57ce48a [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * Create static mapping between physical to virtual memory.
12 */
13
14#include <linux/mm.h>
15#include <linux/init.h>
Hui Wang010dc8a2011-10-09 17:42:15 +080016#include <linux/clk.h>
Dong Aishenga2aa65a2012-05-02 19:31:20 +080017#include <linux/pinctrl/machine.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080018
19#include <asm/mach/map.h>
20
21#include <mach/hardware.h>
22#include <mach/common.h>
Shawn Guo36223602011-06-22 22:41:30 +080023#include <mach/devices-common.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080024#include <mach/iomux-v3.h>
25
26/*
Jason Liuabca2e12011-09-09 17:17:47 +080027 * Define the MX50 memory map.
28 */
29static struct map_desc mx50_io_desc[] __initdata = {
30 imx_map_entry(MX50, TZIC, MT_DEVICE),
31 imx_map_entry(MX50, SPBA0, MT_DEVICE),
32 imx_map_entry(MX50, AIPS1, MT_DEVICE),
33 imx_map_entry(MX50, AIPS2, MT_DEVICE),
34};
35
36/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080037 * Define the MX51 memory map.
38 */
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020039static struct map_desc mx51_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080040 imx_map_entry(MX51, TZIC, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020041 imx_map_entry(MX51, IRAM, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020042 imx_map_entry(MX51, AIPS1, MT_DEVICE),
43 imx_map_entry(MX51, SPBA0, MT_DEVICE),
44 imx_map_entry(MX51, AIPS2, MT_DEVICE),
Amit Kucheriaa329b482010-02-04 12:21:53 -080045};
46
47/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060048 * Define the MX53 memory map.
49 */
50static struct map_desc mx53_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080051 imx_map_entry(MX53, TZIC, MT_DEVICE),
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060052 imx_map_entry(MX53, AIPS1, MT_DEVICE),
53 imx_map_entry(MX53, SPBA0, MT_DEVICE),
54 imx_map_entry(MX53, AIPS2, MT_DEVICE),
55};
56
57/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080058 * This function initializes the memory map. It is called during the
59 * system startup to create static physical to virtual memory mappings
60 * for the IO modules.
61 */
Jason Liuabca2e12011-09-09 17:17:47 +080062void __init mx50_map_io(void)
63{
64 iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
65}
66
Amit Kucheriaa329b482010-02-04 12:21:53 -080067void __init mx51_map_io(void)
68{
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010069 iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
70}
71
Jason Liuabca2e12011-09-09 17:17:47 +080072void __init mx53_map_io(void)
73{
74 iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
75}
76
77void __init imx50_init_early(void)
78{
79 mxc_set_cpu_type(MXC_CPU_MX50);
80 mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
81 mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
82}
83
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010084void __init imx51_init_early(void)
85{
Amit Kucheriaa329b482010-02-04 12:21:53 -080086 mxc_set_cpu_type(MXC_CPU_MX51);
87 mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
Fabio Estevam8c2efec2010-12-06 16:38:32 -020088 mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -080089}
90
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010091void __init imx53_init_early(void)
92{
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060093 mxc_set_cpu_type(MXC_CPU_MX53);
94 mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
Fabio Estevam78c73592011-02-17 18:09:52 -020095 mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060096}
97
Jason Liuabca2e12011-09-09 17:17:47 +080098void __init mx50_init_irq(void)
99{
100 tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
101}
102
Amit Kucheriaa329b482010-02-04 12:21:53 -0800103void __init mx51_init_irq(void)
104{
Jason Liu4c542392011-09-09 17:17:49 +0800105 tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -0800106}
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600107
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600108void __init mx53_init_irq(void)
109{
Jason Liu4c542392011-09-09 17:17:49 +0800110 tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
Shawn Guob78d8e52011-06-06 00:07:55 +0800111}
112
Shawn Guo36223602011-06-22 22:41:30 +0800113static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
114 .ap_2_ap_addr = 642,
115 .uart_2_mcu_addr = 817,
116 .mcu_2_app_addr = 747,
117 .mcu_2_shp_addr = 961,
118 .ata_2_mcu_addr = 1473,
119 .mcu_2_ata_addr = 1392,
120 .app_2_per_addr = 1033,
121 .app_2_mcu_addr = 683,
122 .shp_2_per_addr = 1251,
123 .shp_2_mcu_addr = 892,
124};
125
126static struct sdma_platform_data imx51_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800127 .fw_name = "sdma-imx51.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800128 .script_addrs = &imx51_sdma_script,
129};
130
131static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
132 .ap_2_ap_addr = 642,
133 .app_2_mcu_addr = 683,
134 .mcu_2_app_addr = 747,
135 .uart_2_mcu_addr = 817,
136 .shp_2_mcu_addr = 891,
137 .mcu_2_shp_addr = 960,
138 .uartsh_2_mcu_addr = 1032,
139 .spdif_2_mcu_addr = 1100,
140 .mcu_2_spdif_addr = 1134,
141 .firi_2_mcu_addr = 1193,
142 .mcu_2_firi_addr = 1290,
143};
144
145static struct sdma_platform_data imx53_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800146 .fw_name = "sdma-imx53.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800147 .script_addrs = &imx53_sdma_script,
148};
149
Richard Zhao3bc34a62012-03-05 22:30:52 +0800150static const struct resource imx50_audmux_res[] __initconst = {
151 DEFINE_RES_MEM(MX50_AUDMUX_BASE_ADDR, SZ_16K),
152};
153
154static const struct resource imx51_audmux_res[] __initconst = {
155 DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
156};
157
158static const struct resource imx53_audmux_res[] __initconst = {
159 DEFINE_RES_MEM(MX53_AUDMUX_BASE_ADDR, SZ_16K),
160};
161
Jason Liuabca2e12011-09-09 17:17:47 +0800162void __init imx50_soc_init(void)
163{
164 /* i.mx50 has the i.mx31 type gpio */
165 mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
166 mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
167 mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
168 mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
169 mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
170 mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
Richard Zhao3bc34a62012-03-05 22:30:52 +0800171
172 /* i.mx50 has the i.mx31 type audmux */
173 platform_device_register_simple("imx31-audmux", 0, imx50_audmux_res,
174 ARRAY_SIZE(imx50_audmux_res));
Jason Liuabca2e12011-09-09 17:17:47 +0800175}
176
Shawn Guob78d8e52011-06-06 00:07:55 +0800177void __init imx51_soc_init(void)
178{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800179 /* i.mx51 has the i.mx31 type gpio */
Uwe Kleine-König1a195272011-07-25 12:05:09 +0200180 mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
181 mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
182 mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
183 mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800184
Fabio Estevameb5558d2012-05-20 14:21:09 -0300185 pinctrl_provide_dummies();
186
Shawn Guo62550cd2011-07-13 21:33:17 +0800187 /* i.mx51 has the i.mx35 type sdma */
188 imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
Fabio Estevamaa6a9fa2012-03-02 07:45:58 -0300189
190 /* Setup AIPS registers */
191 imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS1_BASE_ADDR));
192 imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS2_BASE_ADDR));
Linus Torvalds281b0532012-03-27 16:14:44 -0700193
Richard Zhao3bc34a62012-03-05 22:30:52 +0800194 /* i.mx51 has the i.mx31 type audmux */
195 platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
196 ARRAY_SIZE(imx51_audmux_res));
Shawn Guob78d8e52011-06-06 00:07:55 +0800197}
198
199void __init imx53_soc_init(void)
200{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800201 /* i.mx53 has the i.mx31 type gpio */
202 mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
203 mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
204 mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
205 mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
206 mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
207 mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
208 mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800209
Dong Aishenga2aa65a2012-05-02 19:31:20 +0800210 pinctrl_provide_dummies();
Shawn Guo62550cd2011-07-13 21:33:17 +0800211 /* i.mx53 has the i.mx35 type sdma */
212 imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
Fabio Estevamaa6a9fa2012-03-02 07:45:58 -0300213
214 /* Setup AIPS registers */
215 imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS1_BASE_ADDR));
216 imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS2_BASE_ADDR));
Linus Torvalds281b0532012-03-27 16:14:44 -0700217
Richard Zhao3bc34a62012-03-05 22:30:52 +0800218 /* i.mx53 has the i.mx31 type audmux */
219 platform_device_register_simple("imx31-audmux", 0, imx53_audmux_res,
220 ARRAY_SIZE(imx53_audmux_res));
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600221}
Shawn Guo8321b752012-04-26 11:42:34 +0800222
223void __init imx51_init_late(void)
224{
225 mx51_neon_fixup();
Robert Lee565fa912012-05-21 17:50:26 -0500226 imx51_pm_init();
Shawn Guo8321b752012-04-26 11:42:34 +0800227}
Robert Leeaa96a182012-05-21 17:50:27 -0500228
229void __init imx53_init_late(void)
230{
231 imx53_pm_init();
Amit Kucheriaa329b482010-02-04 12:21:53 -0800232}