| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 1 | /* | 
 | 2 |  * linux/arch/arm/plat-omap/dmtimer.c | 
 | 3 |  * | 
 | 4 |  * OMAP Dual-Mode Timers | 
 | 5 |  * | 
 | 6 |  * Copyright (C) 2005 Nokia Corporation | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 7 |  * OMAP2 support by Juha Yrjola | 
 | 8 |  * API improvements and OMAP2 clock framework support by Timo Teras | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 9 |  * | 
 | 10 |  * This program is free software; you can redistribute it and/or modify it | 
 | 11 |  * under the terms of the GNU General Public License as published by the | 
 | 12 |  * Free Software Foundation; either version 2 of the License, or (at your | 
 | 13 |  * option) any later version. | 
 | 14 |  * | 
 | 15 |  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED | 
 | 16 |  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | 
 | 17 |  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN | 
 | 18 |  * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, | 
 | 19 |  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | 
 | 20 |  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 
 | 21 |  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | 
 | 22 |  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
 | 23 |  * | 
 | 24 |  * You should have received a copy of the  GNU General Public License along | 
 | 25 |  * with this program; if not, write  to the Free Software Foundation, Inc., | 
 | 26 |  * 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 27 |  */ | 
 | 28 |  | 
 | 29 | #include <linux/init.h> | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 30 | #include <linux/spinlock.h> | 
 | 31 | #include <linux/errno.h> | 
 | 32 | #include <linux/list.h> | 
 | 33 | #include <linux/clk.h> | 
 | 34 | #include <linux/delay.h> | 
| Russell King | 0a5709b | 2005-11-16 14:51:20 +0000 | [diff] [blame] | 35 | #include <asm/hardware.h> | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 36 | #include <asm/arch/dmtimer.h> | 
 | 37 | #include <asm/io.h> | 
 | 38 | #include <asm/arch/irqs.h> | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 39 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 40 | /* register offsets */ | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 41 | #define OMAP_TIMER_ID_REG		0x00 | 
 | 42 | #define OMAP_TIMER_OCP_CFG_REG		0x10 | 
 | 43 | #define OMAP_TIMER_SYS_STAT_REG		0x14 | 
 | 44 | #define OMAP_TIMER_STAT_REG		0x18 | 
 | 45 | #define OMAP_TIMER_INT_EN_REG		0x1c | 
 | 46 | #define OMAP_TIMER_WAKEUP_EN_REG	0x20 | 
 | 47 | #define OMAP_TIMER_CTRL_REG		0x24 | 
 | 48 | #define OMAP_TIMER_COUNTER_REG		0x28 | 
 | 49 | #define OMAP_TIMER_LOAD_REG		0x2c | 
 | 50 | #define OMAP_TIMER_TRIGGER_REG		0x30 | 
 | 51 | #define OMAP_TIMER_WRITE_PEND_REG 	0x34 | 
 | 52 | #define OMAP_TIMER_MATCH_REG		0x38 | 
 | 53 | #define OMAP_TIMER_CAPTURE_REG		0x3c | 
 | 54 | #define OMAP_TIMER_IF_CTRL_REG		0x40 | 
 | 55 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 56 | /* timer control reg bits */ | 
 | 57 | #define OMAP_TIMER_CTRL_GPOCFG		(1 << 14) | 
 | 58 | #define OMAP_TIMER_CTRL_CAPTMODE	(1 << 13) | 
 | 59 | #define OMAP_TIMER_CTRL_PT		(1 << 12) | 
 | 60 | #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH	(0x1 << 8) | 
 | 61 | #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW	(0x2 << 8) | 
 | 62 | #define OMAP_TIMER_CTRL_TCM_BOTHEDGES	(0x3 << 8) | 
 | 63 | #define OMAP_TIMER_CTRL_SCPWM		(1 << 7) | 
 | 64 | #define OMAP_TIMER_CTRL_CE		(1 << 6)	/* compare enable */ | 
 | 65 | #define OMAP_TIMER_CTRL_PRE		(1 << 5)	/* prescaler enable */ | 
 | 66 | #define OMAP_TIMER_CTRL_PTV_SHIFT	2		/* how much to shift the prescaler value */ | 
 | 67 | #define OMAP_TIMER_CTRL_AR		(1 << 1)	/* auto-reload enable */ | 
 | 68 | #define OMAP_TIMER_CTRL_ST		(1 << 0)	/* start timer */ | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 69 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 70 | struct omap_dm_timer { | 
 | 71 | 	unsigned long phys_base; | 
 | 72 | 	int irq; | 
 | 73 | #ifdef CONFIG_ARCH_OMAP2 | 
 | 74 | 	struct clk *iclk, *fclk; | 
 | 75 | #endif | 
 | 76 | 	void __iomem *io_base; | 
 | 77 | 	unsigned reserved:1; | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 78 | 	unsigned enabled:1; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 79 | }; | 
 | 80 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 81 | #ifdef CONFIG_ARCH_OMAP1 | 
 | 82 |  | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 83 | #define omap_dm_clk_enable(x) | 
 | 84 | #define omap_dm_clk_disable(x) | 
 | 85 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 86 | static struct omap_dm_timer dm_timers[] = { | 
 | 87 | 	{ .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 }, | 
 | 88 | 	{ .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 }, | 
 | 89 | 	{ .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 }, | 
 | 90 | 	{ .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 }, | 
 | 91 | 	{ .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 }, | 
 | 92 | 	{ .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 }, | 
 | 93 | 	{ .phys_base = 0xfffb4400, .irq = INT_1610_GPTIMER7 }, | 
 | 94 | 	{ .phys_base = 0xfffb4c00, .irq = INT_1610_GPTIMER8 }, | 
 | 95 | }; | 
 | 96 |  | 
 | 97 | #elif defined(CONFIG_ARCH_OMAP2) | 
 | 98 |  | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 99 | #define omap_dm_clk_enable(x) clk_enable(x) | 
 | 100 | #define omap_dm_clk_disable(x) clk_disable(x) | 
 | 101 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 102 | static struct omap_dm_timer dm_timers[] = { | 
 | 103 | 	{ .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 }, | 
 | 104 | 	{ .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 }, | 
 | 105 | 	{ .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 }, | 
 | 106 | 	{ .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 }, | 
 | 107 | 	{ .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 }, | 
 | 108 | 	{ .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 }, | 
 | 109 | 	{ .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 }, | 
 | 110 | 	{ .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 }, | 
 | 111 | 	{ .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 }, | 
 | 112 | 	{ .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 }, | 
 | 113 | 	{ .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 }, | 
 | 114 | 	{ .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 }, | 
 | 115 | }; | 
 | 116 |  | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 117 | static const char *dm_source_names[] = { | 
 | 118 | 	"sys_ck", | 
 | 119 | 	"func_32k_ck", | 
 | 120 | 	"alt_ck" | 
 | 121 | }; | 
 | 122 |  | 
 | 123 | static struct clk *dm_source_clocks[3]; | 
 | 124 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 125 | #else | 
 | 126 |  | 
 | 127 | #error OMAP architecture not supported! | 
 | 128 |  | 
 | 129 | #endif | 
 | 130 |  | 
 | 131 | static const int dm_timer_count = ARRAY_SIZE(dm_timers); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 132 | static spinlock_t dm_timer_lock; | 
 | 133 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 134 | static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 135 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 136 | 	return readl(timer->io_base + reg); | 
 | 137 | } | 
 | 138 |  | 
 | 139 | static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value) | 
 | 140 | { | 
 | 141 | 	writel(value, timer->io_base + reg); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 142 | 	while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG)) | 
 | 143 | 		; | 
 | 144 | } | 
 | 145 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 146 | static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 147 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 148 | 	int c; | 
 | 149 |  | 
 | 150 | 	c = 0; | 
 | 151 | 	while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) { | 
 | 152 | 		c++; | 
 | 153 | 		if (c > 100000) { | 
 | 154 | 			printk(KERN_ERR "Timer failed to reset\n"); | 
 | 155 | 			return; | 
 | 156 | 		} | 
 | 157 | 	} | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 158 | } | 
 | 159 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 160 | static void omap_dm_timer_reset(struct omap_dm_timer *timer) | 
 | 161 | { | 
 | 162 | 	u32 l; | 
 | 163 |  | 
| Juha Yrjola | 3902084 | 2006-09-25 12:41:44 +0300 | [diff] [blame] | 164 | 	if (!cpu_class_is_omap2() || timer != &dm_timers[0]) { | 
| Timo Teras | e32f7ec | 2006-06-26 16:16:13 -0700 | [diff] [blame] | 165 | 		omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06); | 
 | 166 | 		omap_dm_timer_wait_for_reset(timer); | 
 | 167 | 	} | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 168 | 	omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 169 |  | 
 | 170 | 	/* Set to smart-idle mode */ | 
 | 171 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG); | 
 | 172 | 	l |= 0x02 << 3; | 
| Juha Yrjola | 3902084 | 2006-09-25 12:41:44 +0300 | [diff] [blame] | 173 |  | 
 | 174 | 	if (cpu_class_is_omap2() && timer == &dm_timers[0]) { | 
 | 175 | 		/* Enable wake-up only for GPT1 on OMAP2 CPUs*/ | 
 | 176 | 		l |= 1 << 2; | 
 | 177 | 		/* Non-posted mode */ | 
 | 178 | 		omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0); | 
 | 179 | 	} | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 180 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l); | 
 | 181 | } | 
 | 182 |  | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 183 | static void omap_dm_timer_prepare(struct omap_dm_timer *timer) | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 184 | { | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 185 | 	omap_dm_timer_enable(timer); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 186 | 	omap_dm_timer_reset(timer); | 
 | 187 | } | 
 | 188 |  | 
 | 189 | struct omap_dm_timer *omap_dm_timer_request(void) | 
 | 190 | { | 
 | 191 | 	struct omap_dm_timer *timer = NULL; | 
 | 192 | 	unsigned long flags; | 
 | 193 | 	int i; | 
 | 194 |  | 
 | 195 | 	spin_lock_irqsave(&dm_timer_lock, flags); | 
 | 196 | 	for (i = 0; i < dm_timer_count; i++) { | 
 | 197 | 		if (dm_timers[i].reserved) | 
 | 198 | 			continue; | 
 | 199 |  | 
 | 200 | 		timer = &dm_timers[i]; | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 201 | 		timer->reserved = 1; | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 202 | 		break; | 
 | 203 | 	} | 
 | 204 | 	spin_unlock_irqrestore(&dm_timer_lock, flags); | 
 | 205 |  | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 206 | 	if (timer != NULL) | 
 | 207 | 		omap_dm_timer_prepare(timer); | 
 | 208 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 209 | 	return timer; | 
 | 210 | } | 
 | 211 |  | 
 | 212 | struct omap_dm_timer *omap_dm_timer_request_specific(int id) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 213 | { | 
 | 214 | 	struct omap_dm_timer *timer; | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 215 | 	unsigned long flags; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 216 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 217 | 	spin_lock_irqsave(&dm_timer_lock, flags); | 
 | 218 | 	if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) { | 
 | 219 | 		spin_unlock_irqrestore(&dm_timer_lock, flags); | 
 | 220 | 		printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n", | 
 | 221 | 		       __FILE__, __LINE__, __FUNCTION__, id); | 
 | 222 | 		dump_stack(); | 
 | 223 | 		return NULL; | 
 | 224 | 	} | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 225 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 226 | 	timer = &dm_timers[id-1]; | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 227 | 	timer->reserved = 1; | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 228 | 	spin_unlock_irqrestore(&dm_timer_lock, flags); | 
 | 229 |  | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 230 | 	omap_dm_timer_prepare(timer); | 
 | 231 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 232 | 	return timer; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 233 | } | 
 | 234 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 235 | void omap_dm_timer_free(struct omap_dm_timer *timer) | 
 | 236 | { | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 237 | 	omap_dm_timer_enable(timer); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 238 | 	omap_dm_timer_reset(timer); | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 239 | 	omap_dm_timer_disable(timer); | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 240 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 241 | 	WARN_ON(!timer->reserved); | 
 | 242 | 	timer->reserved = 0; | 
 | 243 | } | 
 | 244 |  | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 245 | void omap_dm_timer_enable(struct omap_dm_timer *timer) | 
 | 246 | { | 
 | 247 | 	if (timer->enabled) | 
 | 248 | 		return; | 
 | 249 |  | 
 | 250 | 	omap_dm_clk_enable(timer->fclk); | 
 | 251 | 	omap_dm_clk_enable(timer->iclk); | 
 | 252 |  | 
 | 253 | 	timer->enabled = 1; | 
 | 254 | } | 
 | 255 |  | 
 | 256 | void omap_dm_timer_disable(struct omap_dm_timer *timer) | 
 | 257 | { | 
 | 258 | 	if (!timer->enabled) | 
 | 259 | 		return; | 
 | 260 |  | 
 | 261 | 	omap_dm_clk_disable(timer->iclk); | 
 | 262 | 	omap_dm_clk_disable(timer->fclk); | 
 | 263 |  | 
 | 264 | 	timer->enabled = 0; | 
 | 265 | } | 
 | 266 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 267 | int omap_dm_timer_get_irq(struct omap_dm_timer *timer) | 
 | 268 | { | 
 | 269 | 	return timer->irq; | 
 | 270 | } | 
 | 271 |  | 
 | 272 | #if defined(CONFIG_ARCH_OMAP1) | 
 | 273 |  | 
 | 274 | struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer) | 
 | 275 | { | 
 | 276 | 	BUG(); | 
 | 277 | } | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 278 |  | 
| Tony Lindgren | a569c6e | 2006-04-02 17:46:21 +0100 | [diff] [blame] | 279 | /** | 
 | 280 |  * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR | 
 | 281 |  * @inputmask: current value of idlect mask | 
 | 282 |  */ | 
 | 283 | __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask) | 
 | 284 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 285 | 	int i; | 
| Tony Lindgren | a569c6e | 2006-04-02 17:46:21 +0100 | [diff] [blame] | 286 |  | 
 | 287 | 	/* If ARMXOR cannot be idled this function call is unnecessary */ | 
 | 288 | 	if (!(inputmask & (1 << 1))) | 
 | 289 | 		return inputmask; | 
 | 290 |  | 
 | 291 | 	/* If any active timer is using ARMXOR return modified mask */ | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 292 | 	for (i = 0; i < dm_timer_count; i++) { | 
 | 293 | 		u32 l; | 
 | 294 |  | 
| Tony Lindgren | 35912c7 | 2006-07-01 19:56:42 +0100 | [diff] [blame] | 295 | 		l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 296 | 		if (l & OMAP_TIMER_CTRL_ST) { | 
 | 297 | 			if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0) | 
| Tony Lindgren | a569c6e | 2006-04-02 17:46:21 +0100 | [diff] [blame] | 298 | 				inputmask &= ~(1 << 1); | 
 | 299 | 			else | 
 | 300 | 				inputmask &= ~(1 << 2); | 
 | 301 | 		} | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 302 | 	} | 
| Tony Lindgren | a569c6e | 2006-04-02 17:46:21 +0100 | [diff] [blame] | 303 |  | 
 | 304 | 	return inputmask; | 
 | 305 | } | 
 | 306 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 307 | #elif defined(CONFIG_ARCH_OMAP2) | 
 | 308 |  | 
 | 309 | struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer) | 
 | 310 | { | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 311 | 	return timer->fclk; | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 312 | } | 
 | 313 |  | 
 | 314 | __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask) | 
 | 315 | { | 
 | 316 | 	BUG(); | 
 | 317 | } | 
 | 318 |  | 
 | 319 | #endif | 
 | 320 |  | 
 | 321 | void omap_dm_timer_trigger(struct omap_dm_timer *timer) | 
 | 322 | { | 
 | 323 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0); | 
 | 324 | } | 
 | 325 |  | 
 | 326 | void omap_dm_timer_start(struct omap_dm_timer *timer) | 
 | 327 | { | 
 | 328 | 	u32 l; | 
 | 329 |  | 
 | 330 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
 | 331 | 	if (!(l & OMAP_TIMER_CTRL_ST)) { | 
 | 332 | 		l |= OMAP_TIMER_CTRL_ST; | 
 | 333 | 		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
 | 334 | 	} | 
 | 335 | } | 
 | 336 |  | 
 | 337 | void omap_dm_timer_stop(struct omap_dm_timer *timer) | 
 | 338 | { | 
 | 339 | 	u32 l; | 
 | 340 |  | 
 | 341 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
 | 342 | 	if (l & OMAP_TIMER_CTRL_ST) { | 
 | 343 | 		l &= ~0x1; | 
 | 344 | 		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
 | 345 | 	} | 
 | 346 | } | 
 | 347 |  | 
 | 348 | #ifdef CONFIG_ARCH_OMAP1 | 
| Tony Lindgren | a569c6e | 2006-04-02 17:46:21 +0100 | [diff] [blame] | 349 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 350 | void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source) | 
 | 351 | { | 
 | 352 | 	int n = (timer - dm_timers) << 1; | 
 | 353 | 	u32 l; | 
 | 354 |  | 
 | 355 | 	l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n); | 
 | 356 | 	l |= source << n; | 
 | 357 | 	omap_writel(l, MOD_CONF_CTRL_1); | 
 | 358 | } | 
 | 359 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 360 | #else | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 361 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 362 | void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 363 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 364 | 	if (source < 0 || source >= 3) | 
 | 365 | 		return; | 
 | 366 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 367 | 	clk_disable(timer->fclk); | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 368 | 	clk_set_parent(timer->fclk, dm_source_clocks[source]); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 369 | 	clk_enable(timer->fclk); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 370 |  | 
 | 371 | 	/* When the functional clock disappears, too quick writes seem to | 
 | 372 | 	 * cause an abort. */ | 
| Timo Teras | e32f7ec | 2006-06-26 16:16:13 -0700 | [diff] [blame] | 373 | 	__delay(15000); | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 374 | } | 
 | 375 |  | 
 | 376 | #endif | 
 | 377 |  | 
 | 378 | void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload, | 
 | 379 | 			    unsigned int load) | 
 | 380 | { | 
 | 381 | 	u32 l; | 
 | 382 |  | 
 | 383 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
 | 384 | 	if (autoreload) | 
 | 385 | 		l |= OMAP_TIMER_CTRL_AR; | 
 | 386 | 	else | 
 | 387 | 		l &= ~OMAP_TIMER_CTRL_AR; | 
 | 388 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
 | 389 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load); | 
 | 390 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0); | 
 | 391 | } | 
 | 392 |  | 
 | 393 | void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable, | 
 | 394 | 			     unsigned int match) | 
 | 395 | { | 
 | 396 | 	u32 l; | 
 | 397 |  | 
 | 398 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 399 | 	if (enable) | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 400 | 		l |= OMAP_TIMER_CTRL_CE; | 
 | 401 | 	else | 
 | 402 | 		l &= ~OMAP_TIMER_CTRL_CE; | 
 | 403 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
 | 404 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 405 | } | 
 | 406 |  | 
 | 407 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 408 | void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on, | 
 | 409 | 			   int toggle, int trigger) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 410 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 411 | 	u32 l; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 412 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 413 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
 | 414 | 	l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM | | 
 | 415 | 	       OMAP_TIMER_CTRL_PT | (0x03 << 10)); | 
 | 416 | 	if (def_on) | 
 | 417 | 		l |= OMAP_TIMER_CTRL_SCPWM; | 
 | 418 | 	if (toggle) | 
 | 419 | 		l |= OMAP_TIMER_CTRL_PT; | 
 | 420 | 	l |= trigger << 10; | 
 | 421 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
 | 422 | } | 
 | 423 |  | 
 | 424 | void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler) | 
 | 425 | { | 
 | 426 | 	u32 l; | 
 | 427 |  | 
 | 428 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG); | 
 | 429 | 	l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2)); | 
 | 430 | 	if (prescaler >= 0x00 && prescaler <= 0x07) { | 
 | 431 | 		l |= OMAP_TIMER_CTRL_PRE; | 
 | 432 | 		l |= prescaler << 2; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 433 | 	} | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 434 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 435 | } | 
 | 436 |  | 
 | 437 | void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer, | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 438 | 				  unsigned int value) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 439 | { | 
 | 440 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value); | 
| Juha Yrjola | 3902084 | 2006-09-25 12:41:44 +0300 | [diff] [blame] | 441 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 442 | } | 
 | 443 |  | 
 | 444 | unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer) | 
 | 445 | { | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 446 | 	unsigned int l; | 
 | 447 |  | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 448 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG); | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 449 |  | 
 | 450 | 	return l; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 451 | } | 
 | 452 |  | 
 | 453 | void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value) | 
 | 454 | { | 
 | 455 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value); | 
 | 456 | } | 
 | 457 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 458 | unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer) | 
 | 459 | { | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 460 | 	unsigned int l; | 
 | 461 |  | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 462 | 	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG); | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 463 |  | 
 | 464 | 	return l; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 465 | } | 
 | 466 |  | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 467 | void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value) | 
 | 468 | { | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 469 | 	omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value); | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 470 | } | 
 | 471 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 472 | int omap_dm_timers_active(void) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 473 | { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 474 | 	int i; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 475 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 476 | 	for (i = 0; i < dm_timer_count; i++) { | 
 | 477 | 		struct omap_dm_timer *timer; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 478 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 479 | 		timer = &dm_timers[i]; | 
| Timo Teras | 12583a7 | 2006-09-25 12:41:42 +0300 | [diff] [blame] | 480 |  | 
 | 481 | 		if (!timer->enabled) | 
 | 482 | 			continue; | 
 | 483 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 484 | 		if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) & | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 485 | 		    OMAP_TIMER_CTRL_ST) { | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 486 | 			return 1; | 
| Timo Teras | fa4bb62 | 2006-09-25 12:41:35 +0300 | [diff] [blame] | 487 | 		} | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 488 | 	} | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 489 | 	return 0; | 
 | 490 | } | 
 | 491 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 492 | int omap_dm_timer_init(void) | 
 | 493 | { | 
 | 494 | 	struct omap_dm_timer *timer; | 
 | 495 | 	int i; | 
 | 496 |  | 
 | 497 | 	if (!(cpu_is_omap16xx() || cpu_is_omap24xx())) | 
 | 498 | 		return -ENODEV; | 
 | 499 |  | 
 | 500 | 	spin_lock_init(&dm_timer_lock); | 
| Timo Teras | 83379c8 | 2006-06-26 16:16:23 -0700 | [diff] [blame] | 501 | #ifdef CONFIG_ARCH_OMAP2 | 
 | 502 | 	for (i = 0; i < ARRAY_SIZE(dm_source_names); i++) { | 
 | 503 | 		dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]); | 
 | 504 | 		BUG_ON(dm_source_clocks[i] == NULL); | 
 | 505 | 	} | 
 | 506 | #endif | 
 | 507 |  | 
| Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 508 | 	for (i = 0; i < dm_timer_count; i++) { | 
 | 509 | #ifdef CONFIG_ARCH_OMAP2 | 
 | 510 | 		char clk_name[16]; | 
 | 511 | #endif | 
 | 512 |  | 
 | 513 | 		timer = &dm_timers[i]; | 
 | 514 | 		timer->io_base = (void __iomem *) io_p2v(timer->phys_base); | 
 | 515 | #ifdef CONFIG_ARCH_OMAP2 | 
 | 516 | 		sprintf(clk_name, "gpt%d_ick", i + 1); | 
 | 517 | 		timer->iclk = clk_get(NULL, clk_name); | 
 | 518 | 		sprintf(clk_name, "gpt%d_fck", i + 1); | 
 | 519 | 		timer->fclk = clk_get(NULL, clk_name); | 
 | 520 | #endif | 
 | 521 | 	} | 
 | 522 |  | 
 | 523 | 	return 0; | 
 | 524 | } |