blob: ccd622f7f841f81d0e94cfed6ca291212fb146d8 [file] [log] [blame]
Jeff Garzikdd4969a2009-05-08 17:44:01 -04001/*
Andy Yan20b09c22009-05-08 17:46:40 -04002 * Marvell 88SE64xx/88SE94xx main function head file
3 *
4 * Copyright 2007 Red Hat, Inc.
5 * Copyright 2008 Marvell. <kewei@marvell.com>
Xiangliang Yu0b15fb12011-04-26 06:36:51 -07006 * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
Andy Yan20b09c22009-05-08 17:46:40 -04007 *
8 * This file is licensed under GPLv2.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; version 2 of the
13 * License.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
23 * USA
24*/
Jeff Garzikdd4969a2009-05-08 17:44:01 -040025
26#ifndef _MV_SAS_H_
27#define _MV_SAS_H_
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/spinlock.h>
32#include <linux/delay.h>
33#include <linux/types.h>
34#include <linux/ctype.h>
35#include <linux/dma-mapping.h>
36#include <linux/pci.h>
37#include <linux/platform_device.h>
38#include <linux/interrupt.h>
39#include <linux/irq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040041#include <linux/vmalloc.h>
42#include <scsi/libsas.h>
Srinivas9dc9fd92010-02-15 00:00:00 -060043#include <scsi/scsi.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040044#include <scsi/scsi_tcq.h>
45#include <scsi/sas_ata.h>
46#include <linux/version.h>
47#include "mv_defs.h"
48
Andy Yan20b09c22009-05-08 17:46:40 -040049#define DRV_NAME "mvsas"
50#define DRV_VERSION "0.8.2"
51#define _MV_DUMP 0
Jeff Garzikdd4969a2009-05-08 17:44:01 -040052#define MVS_ID_NOT_MAPPED 0x7f
Andy Yan20b09c22009-05-08 17:46:40 -040053/* #define DISABLE_HOTPLUG_DMA_FIX */
Srinivas9dc9fd92010-02-15 00:00:00 -060054// #define MAX_EXP_RUNNING_REQ 2
Andy Yan20b09c22009-05-08 17:46:40 -040055#define WIDE_PORT_MAX_PHY 4
56#define MV_DISABLE_NCQ 0
57#define mv_printk(fmt, arg ...) \
58 printk(KERN_DEBUG"%s %d:" fmt, __FILE__, __LINE__, ## arg)
59#ifdef MV_DEBUG
60#define mv_dprintk(format, arg...) \
61 printk(KERN_DEBUG"%s %d:" format, __FILE__, __LINE__, ## arg)
62#else
63#define mv_dprintk(format, arg...)
64#endif
65#define MV_MAX_U32 0xffffffff
Jeff Garzikdd4969a2009-05-08 17:44:01 -040066
Andy Yan20b09c22009-05-08 17:46:40 -040067extern struct mvs_tgt_initiator mvs_tgt;
68extern struct mvs_info *tgt_mvi;
69extern const struct mvs_dispatch mvs_64xx_dispatch;
70extern const struct mvs_dispatch mvs_94xx_dispatch;
Xiangliang Yu0b15fb12011-04-26 06:36:51 -070071extern struct kmem_cache *mvs_task_list_cache;
Andy Yan20b09c22009-05-08 17:46:40 -040072
73#define DEV_IS_EXPANDER(type) \
74 ((type == EDGE_DEV) || (type == FANOUT_DEV))
75
76#define bit(n) ((u32)1 << n)
77
78#define for_each_phy(__lseq_mask, __mc, __lseq) \
79 for ((__mc) = (__lseq_mask), (__lseq) = 0; \
80 (__mc) != 0 ; \
Jeff Garzikdd4969a2009-05-08 17:44:01 -040081 (++__lseq), (__mc) >>= 1)
82
Andy Yan20b09c22009-05-08 17:46:40 -040083#define MV_INIT_DELAYED_WORK(w, f, d) INIT_DELAYED_WORK(w, f)
84#define UNASSOC_D2H_FIS(id) \
85 ((void *) mvi->rx_fis + 0x100 * id)
86#define SATA_RECEIVED_FIS_LIST(reg_set) \
87 ((void *) mvi->rx_fis + mvi->chip->fis_offs + 0x100 * reg_set)
88#define SATA_RECEIVED_SDB_FIS(reg_set) \
89 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x58)
90#define SATA_RECEIVED_D2H_FIS(reg_set) \
91 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x40)
92#define SATA_RECEIVED_PIO_FIS(reg_set) \
93 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x20)
94#define SATA_RECEIVED_DMA_FIS(reg_set) \
95 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x00)
96
97enum dev_status {
98 MVS_DEV_NORMAL = 0x0,
99 MVS_DEV_EH = 0x1,
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400100};
101
Andy Yan20b09c22009-05-08 17:46:40 -0400102
103struct mvs_info;
104
105struct mvs_dispatch {
106 char *name;
107 int (*chip_init)(struct mvs_info *mvi);
108 int (*spi_init)(struct mvs_info *mvi);
109 int (*chip_ioremap)(struct mvs_info *mvi);
110 void (*chip_iounmap)(struct mvs_info *mvi);
111 irqreturn_t (*isr)(struct mvs_info *mvi, int irq, u32 stat);
112 u32 (*isr_status)(struct mvs_info *mvi, int irq);
113 void (*interrupt_enable)(struct mvs_info *mvi);
114 void (*interrupt_disable)(struct mvs_info *mvi);
115
116 u32 (*read_phy_ctl)(struct mvs_info *mvi, u32 port);
117 void (*write_phy_ctl)(struct mvs_info *mvi, u32 port, u32 val);
118
119 u32 (*read_port_cfg_data)(struct mvs_info *mvi, u32 port);
120 void (*write_port_cfg_data)(struct mvs_info *mvi, u32 port, u32 val);
121 void (*write_port_cfg_addr)(struct mvs_info *mvi, u32 port, u32 addr);
122
123 u32 (*read_port_vsr_data)(struct mvs_info *mvi, u32 port);
124 void (*write_port_vsr_data)(struct mvs_info *mvi, u32 port, u32 val);
125 void (*write_port_vsr_addr)(struct mvs_info *mvi, u32 port, u32 addr);
126
127 u32 (*read_port_irq_stat)(struct mvs_info *mvi, u32 port);
128 void (*write_port_irq_stat)(struct mvs_info *mvi, u32 port, u32 val);
129
130 u32 (*read_port_irq_mask)(struct mvs_info *mvi, u32 port);
131 void (*write_port_irq_mask)(struct mvs_info *mvi, u32 port, u32 val);
132
133 void (*get_sas_addr)(void *buf, u32 buflen);
134 void (*command_active)(struct mvs_info *mvi, u32 slot_idx);
Srinivas9dc9fd92010-02-15 00:00:00 -0600135 void (*clear_srs_irq)(struct mvs_info *mvi, u8 reg_set, u8 clear_all);
Andy Yan20b09c22009-05-08 17:46:40 -0400136 void (*issue_stop)(struct mvs_info *mvi, enum mvs_port_type type,
137 u32 tfs);
138 void (*start_delivery)(struct mvs_info *mvi, u32 tx);
139 u32 (*rx_update)(struct mvs_info *mvi);
140 void (*int_full)(struct mvs_info *mvi);
141 u8 (*assign_reg_set)(struct mvs_info *mvi, u8 *tfs);
142 void (*free_reg_set)(struct mvs_info *mvi, u8 *tfs);
143 u32 (*prd_size)(void);
144 u32 (*prd_count)(void);
145 void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
146 void (*detect_porttype)(struct mvs_info *mvi, int i);
147 int (*oob_done)(struct mvs_info *mvi, int i);
148 void (*fix_phy_info)(struct mvs_info *mvi, int i,
149 struct sas_identify_frame *id);
150 void (*phy_work_around)(struct mvs_info *mvi, int i);
151 void (*phy_set_link_rate)(struct mvs_info *mvi, u32 phy_id,
152 struct sas_phy_linkrates *rates);
153 u32 (*phy_max_link_rate)(void);
154 void (*phy_disable)(struct mvs_info *mvi, u32 phy_id);
155 void (*phy_enable)(struct mvs_info *mvi, u32 phy_id);
156 void (*phy_reset)(struct mvs_info *mvi, u32 phy_id, int hard);
157 void (*stp_reset)(struct mvs_info *mvi, u32 phy_id);
158 void (*clear_active_cmds)(struct mvs_info *mvi);
159 u32 (*spi_read_data)(struct mvs_info *mvi);
160 void (*spi_write_data)(struct mvs_info *mvi, u32 data);
161 int (*spi_buildcmd)(struct mvs_info *mvi,
162 u32 *dwCmd,
163 u8 cmd,
164 u8 read,
165 u8 length,
166 u32 addr
167 );
168 int (*spi_issuecmd)(struct mvs_info *mvi, u32 cmd);
169 int (*spi_waitdataready)(struct mvs_info *mvi, u32 timeout);
170#ifndef DISABLE_HOTPLUG_DMA_FIX
171 void (*dma_fix)(dma_addr_t buf_dma, int buf_len, int from, void *prd);
172#endif
Xiangliang Yu534ff102011-05-24 22:26:50 +0800173 void (*non_spec_ncq_error)(struct mvs_info *mvi);
Andy Yan20b09c22009-05-08 17:46:40 -0400174
175};
176
177struct mvs_chip_info {
178 u32 n_host;
179 u32 n_phy;
180 u32 fis_offs;
181 u32 fis_count;
182 u32 srs_sz;
183 u32 slot_width;
184 const struct mvs_dispatch *dispatch;
185};
186#define MVS_CHIP_SLOT_SZ (1U << mvi->chip->slot_width)
187#define MVS_RX_FISL_SZ \
188 (mvi->chip->fis_offs + (mvi->chip->fis_count * 0x100))
189#define MVS_CHIP_DISP (mvi->chip->dispatch)
190
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400191struct mvs_err_info {
192 __le32 flags;
193 __le32 flags2;
194};
195
196struct mvs_cmd_hdr {
197 __le32 flags; /* PRD tbl len; SAS, SATA ctl */
198 __le32 lens; /* cmd, max resp frame len */
199 __le32 tags; /* targ port xfer tag; tag */
200 __le32 data_len; /* data xfer len */
Andy Yan20b09c22009-05-08 17:46:40 -0400201 __le64 cmd_tbl; /* command table address */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400202 __le64 open_frame; /* open addr frame address */
203 __le64 status_buf; /* status buffer address */
204 __le64 prd_tbl; /* PRD tbl address */
205 __le32 reserved[4];
206};
207
208struct mvs_port {
209 struct asd_sas_port sas_port;
210 u8 port_attached;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400211 u8 wide_port_phymap;
212 struct list_head list;
213};
214
215struct mvs_phy {
Andy Yan20b09c22009-05-08 17:46:40 -0400216 struct mvs_info *mvi;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400217 struct mvs_port *port;
218 struct asd_sas_phy sas_phy;
219 struct sas_identify identify;
220 struct scsi_device *sdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400221 struct timer_list timer;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400222 u64 dev_sas_addr;
223 u64 att_dev_sas_addr;
224 u32 att_dev_info;
225 u32 dev_info;
226 u32 phy_type;
227 u32 phy_status;
228 u32 irq_status;
229 u32 frame_rcvd_size;
230 u8 frame_rcvd[32];
231 u8 phy_attached;
Andy Yan20b09c22009-05-08 17:46:40 -0400232 u8 phy_mode;
233 u8 reserved[2];
234 u32 phy_event;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400235 enum sas_linkrate minimum_linkrate;
236 enum sas_linkrate maximum_linkrate;
237};
238
Andy Yan20b09c22009-05-08 17:46:40 -0400239struct mvs_device {
Andy Yan9870d9a2009-05-11 22:19:25 +0800240 struct list_head dev_entry;
Andy Yan20b09c22009-05-08 17:46:40 -0400241 enum sas_dev_type dev_type;
Andy Yan9870d9a2009-05-11 22:19:25 +0800242 struct mvs_info *mvi_info;
Andy Yan20b09c22009-05-08 17:46:40 -0400243 struct domain_device *sas_device;
Srinivas9dc9fd92010-02-15 00:00:00 -0600244 struct timer_list timer;
Andy Yan20b09c22009-05-08 17:46:40 -0400245 u32 attached_phy;
246 u32 device_id;
Srinivas9dc9fd92010-02-15 00:00:00 -0600247 u32 running_req;
Andy Yan20b09c22009-05-08 17:46:40 -0400248 u8 taskfileset;
249 u8 dev_status;
250 u16 reserved;
Andy Yan20b09c22009-05-08 17:46:40 -0400251};
252
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800253/* Generate PHY tunning parameters */
254struct phy_tuning {
255 /* 1 bit, transmitter emphasis enable */
256 u8 trans_emp_en:1;
257 /* 4 bits, transmitter emphasis amplitude */
258 u8 trans_emp_amp:4;
259 /* 3 bits, reserved space */
260 u8 Reserved_2bit_1:3;
261 /* 5 bits, transmitter amplitude */
262 u8 trans_amp:5;
263 /* 2 bits, transmitter amplitude adjust */
264 u8 trans_amp_adj:2;
265 /* 1 bit, reserved space */
266 u8 resv_2bit_2:1;
267 /* 2 bytes, reserved space */
268 u8 reserved[2];
269};
270
271struct ffe_control {
272 /* 4 bits, FFE Capacitor Select (value range 0~F) */
273 u8 ffe_cap_sel:4;
274 /* 3 bits, FFE Resistor Select (value range 0~7) */
275 u8 ffe_rss_sel:3;
276 /* 1 bit reserve*/
277 u8 reserved:1;
278};
279
280/*
281 * HBA_Info_Page is saved in Flash/NVRAM, total 256 bytes.
282 * The data area is valid only Signature="MRVL".
283 * If any member fills with 0xFF, the member is invalid.
284 */
285struct hba_info_page {
286 /* Dword 0 */
287 /* 4 bytes, structure signature,should be "MRVL" at first initial */
288 u8 signature[4];
289
290 /* Dword 1-13 */
291 u32 reserved1[13];
292
293 /* Dword 14-29 */
294 /* 64 bytes, SAS address for each port */
295 u64 sas_addr[8];
296
297 /* Dword 30-31 */
298 /* 8 bytes for vanir 8 port PHY FFE seeting
299 * BIT 0~3 : FFE Capacitor select(value range 0~F)
300 * BIT 4~6 : FFE Resistor select(value range 0~7)
301 * BIT 7: reserve.
302 */
303
304 struct ffe_control ffe_ctl[8];
305 /* Dword 32 -43 */
306 u32 reserved2[12];
307
308 /* Dword 44-45 */
309 /* 8 bytes, 0: 1.5G, 1: 3.0G, should be 0x01 at first initial */
310 u8 phy_rate[8];
311
312 /* Dword 46-53 */
313 /* 32 bytes, PHY tuning parameters for each PHY*/
314 struct phy_tuning phy_tuning[8];
315
316 /* Dword 54-63 */
317 u32 reserved3[10];
318}; /* total 256 bytes */
319
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400320struct mvs_slot_info {
Andy Yan20b09c22009-05-08 17:46:40 -0400321 struct list_head entry;
322 union {
323 struct sas_task *task;
324 void *tdata;
325 };
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400326 u32 n_elem;
327 u32 tx;
Andy Yan20b09c22009-05-08 17:46:40 -0400328 u32 slot_tag;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400329
330 /* DMA buffer for storing cmd tbl, open addr frame, status buffer,
331 * and PRD table
332 */
333 void *buf;
334 dma_addr_t buf_dma;
335#if _MV_DUMP
336 u32 cmd_size;
337#endif
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400338 void *response;
339 struct mvs_port *port;
Andy Yan20b09c22009-05-08 17:46:40 -0400340 struct mvs_device *device;
341 void *open_frame;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400342};
343
344struct mvs_info {
345 unsigned long flags;
346
347 /* host-wide lock */
348 spinlock_t lock;
349
350 /* our device */
351 struct pci_dev *pdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400352 struct device *dev;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400353
354 /* enhanced mode registers */
355 void __iomem *regs;
356
Andy Yan20b09c22009-05-08 17:46:40 -0400357 /* peripheral or soc registers */
358 void __iomem *regs_ex;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400359 u8 sas_addr[SAS_ADDR_SIZE];
360
361 /* SCSI/SAS glue */
Andy Yan20b09c22009-05-08 17:46:40 -0400362 struct sas_ha_struct *sas;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400363 struct Scsi_Host *shost;
364
365 /* TX (delivery) DMA ring */
366 __le32 *tx;
367 dma_addr_t tx_dma;
368
369 /* cached next-producer idx */
370 u32 tx_prod;
371
372 /* RX (completion) DMA ring */
Andy Yan20b09c22009-05-08 17:46:40 -0400373 __le32 *rx;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400374 dma_addr_t rx_dma;
375
376 /* RX consumer idx */
377 u32 rx_cons;
378
379 /* RX'd FIS area */
380 __le32 *rx_fis;
381 dma_addr_t rx_fis_dma;
382
383 /* DMA command header slots */
384 struct mvs_cmd_hdr *slot;
385 dma_addr_t slot_dma;
386
Andy Yan20b09c22009-05-08 17:46:40 -0400387 u32 chip_id;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400388 const struct mvs_chip_info *chip;
389
Andy Yan20b09c22009-05-08 17:46:40 -0400390 int tags_num;
Andy Yan77db27c2009-05-11 21:56:31 +0800391 DECLARE_BITMAP(tags, MVS_SLOTS);
Andy Yan20b09c22009-05-08 17:46:40 -0400392 /* further per-slot information */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400393 struct mvs_phy phy[MVS_MAX_PHYS];
394 struct mvs_port port[MVS_MAX_PHYS];
Andy Yan20b09c22009-05-08 17:46:40 -0400395 u32 irq;
396 u32 exp_req;
397 u32 id;
398 u64 sata_reg_set;
399 struct list_head *hba_list;
400 struct list_head soc_entry;
401 struct list_head wq_list;
402 unsigned long instance;
403 u16 flashid;
404 u32 flashsize;
405 u32 flashsectSize;
406
407 void *addon;
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800408 struct hba_info_page hba_info_param;
Andy Yan20b09c22009-05-08 17:46:40 -0400409 struct mvs_device devices[MVS_MAX_DEVICES];
410#ifndef DISABLE_HOTPLUG_DMA_FIX
411 void *bulk_buffer;
412 dma_addr_t bulk_buffer_dma;
413#define TRASH_BUCKET_SIZE 0x20000
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400414#endif
Xiangliang Yu0b15fb12011-04-26 06:36:51 -0700415 void *dma_pool;
Andy Yan20b09c22009-05-08 17:46:40 -0400416 struct mvs_slot_info slot_info[0];
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400417};
418
Andy Yan20b09c22009-05-08 17:46:40 -0400419struct mvs_prv_info{
420 u8 n_host;
421 u8 n_phy;
422 u16 reserve;
423 struct mvs_info *mvi[2];
424};
425
426struct mvs_wq {
427 struct delayed_work work_q;
428 struct mvs_info *mvi;
429 void *data;
430 int handler;
431 struct list_head entry;
432};
433
434struct mvs_task_exec_info {
435 struct sas_task *task;
436 struct mvs_cmd_hdr *hdr;
437 struct mvs_port *port;
438 u32 tag;
439 int n_elem;
440};
441
Xiangliang Yu0b15fb12011-04-26 06:36:51 -0700442struct mvs_task_list {
443 struct sas_task *task;
444 struct list_head list;
445};
446
Andy Yan20b09c22009-05-08 17:46:40 -0400447
448/******************** function prototype *********************/
449void mvs_get_sas_addr(void *buf, u32 buflen);
450void mvs_tag_clear(struct mvs_info *mvi, u32 tag);
451void mvs_tag_free(struct mvs_info *mvi, u32 tag);
452void mvs_tag_set(struct mvs_info *mvi, unsigned int tag);
453int mvs_tag_alloc(struct mvs_info *mvi, u32 *tag_out);
454void mvs_tag_init(struct mvs_info *mvi);
455void mvs_iounmap(void __iomem *regs);
456int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex);
457void mvs_phys_reset(struct mvs_info *mvi, u32 phy_mask, int hard);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400458int mvs_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
459 void *funcdata);
Andy Yan20b09c22009-05-08 17:46:40 -0400460void __devinit mvs_set_sas_addr(struct mvs_info *mvi, int port_id,
461 u32 off_lo, u32 off_hi, u64 sas_addr);
462int mvs_slave_alloc(struct scsi_device *scsi_dev);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400463int mvs_slave_configure(struct scsi_device *sdev);
464void mvs_scan_start(struct Scsi_Host *shost);
465int mvs_scan_finished(struct Scsi_Host *shost, unsigned long time);
Andy Yan20b09c22009-05-08 17:46:40 -0400466int mvs_queue_command(struct sas_task *task, const int num,
467 gfp_t gfp_flags);
468int mvs_abort_task(struct sas_task *task);
469int mvs_abort_task_set(struct domain_device *dev, u8 *lun);
470int mvs_clear_aca(struct domain_device *dev, u8 *lun);
471int mvs_clear_task_set(struct domain_device *dev, u8 * lun);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400472void mvs_port_formed(struct asd_sas_phy *sas_phy);
Andy Yan20b09c22009-05-08 17:46:40 -0400473void mvs_port_deformed(struct asd_sas_phy *sas_phy);
474int mvs_dev_found(struct domain_device *dev);
475void mvs_dev_gone(struct domain_device *dev);
476int mvs_lu_reset(struct domain_device *dev, u8 *lun);
477int mvs_slot_complete(struct mvs_info *mvi, u32 rx_desc, u32 flags);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400478int mvs_I_T_nexus_reset(struct domain_device *dev);
Andy Yan20b09c22009-05-08 17:46:40 -0400479int mvs_query_task(struct sas_task *task);
Srinivas9dc9fd92010-02-15 00:00:00 -0600480void mvs_release_task(struct mvs_info *mvi,
481 struct domain_device *dev);
482void mvs_do_release_task(struct mvs_info *mvi, int phy_no,
Andy Yan20b09c22009-05-08 17:46:40 -0400483 struct domain_device *dev);
484void mvs_int_port(struct mvs_info *mvi, int phy_no, u32 events);
485void mvs_update_phyinfo(struct mvs_info *mvi, int i, int get_st);
486int mvs_int_rx(struct mvs_info *mvi, bool self_clear);
487void mvs_hexdump(u32 size, u8 *data, u32 baseaddr);
Xiangliang Yu534ff102011-05-24 22:26:50 +0800488struct mvs_device *mvs_find_dev_by_reg_set(struct mvs_info *mvi, u8 reg_set);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400489#endif
Andy Yan20b09c22009-05-08 17:46:40 -0400490