blob: a756e61bcb32121f94271430082ff140b26b17a2 [file] [log] [blame]
Alan Coxda9091e2005-06-27 15:24:30 -07001
2/*
Bartlomiej Zolnierkiewicz52374f82007-07-03 22:28:35 +02003 * linux/drivers/ide/pci/it821x.c Version 0.16 Jul 3 2007
Alan Coxda9091e2005-06-27 15:24:30 -07004 *
5 * Copyright (C) 2004 Red Hat <alan@redhat.com>
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Alan Coxda9091e2005-06-27 15:24:30 -07007 *
8 * May be copied or modified under the terms of the GNU General Public License
9 * Based in part on the ITE vendor provided SCSI driver.
10 *
11 * Documentation available from
12 * http://www.ite.com.tw/pc/IT8212F_V04.pdf
13 * Some other documents are NDA.
14 *
15 * The ITE8212 isn't exactly a standard IDE controller. It has two
16 * modes. In pass through mode then it is an IDE controller. In its smart
17 * mode its actually quite a capable hardware raid controller disguised
18 * as an IDE controller. Smart mode only understands DMA read/write and
19 * identify, none of the fancier commands apply. The IT8211 is identical
20 * in other respects but lacks the raid mode.
21 *
22 * Errata:
23 * o Rev 0x10 also requires master/slave hold the same DMA timings and
24 * cannot do ATAPI MWDMA.
25 * o The identify data for raid volumes lacks CHS info (technically ok)
26 * but also fails to set the LBA28 and other bits. We fix these in
27 * the IDE probe quirk code.
28 * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode
29 * raid then the controller firmware dies
30 * o Smart mode without RAID doesn't clear all the necessary identify
31 * bits to reduce the command set to the one used
32 *
33 * This has a few impacts on the driver
34 * - In pass through mode we do all the work you would expect
35 * - In smart mode the clocking set up is done by the controller generally
36 * but we must watch the other limits and filter.
37 * - There are a few extra vendor commands that actually talk to the
38 * controller but only work PIO with no IRQ.
39 *
40 * Vendor areas of the identify block in smart mode are used for the
41 * timing and policy set up. Each HDD in raid mode also has a serial
42 * block on the disk. The hardware extra commands are get/set chip status,
43 * rebuild, get rebuild status.
44 *
45 * In Linux the driver supports pass through mode as if the device was
46 * just another IDE controller. If the smart mode is running then
47 * volumes are managed by the controller firmware and each IDE "disk"
48 * is a raid volume. Even more cute - the controller can do automated
49 * hotplug and rebuild.
50 *
51 * The pass through controller itself is a little demented. It has a
52 * flaw that it has a single set of PIO/MWDMA timings per channel so
53 * non UDMA devices restrict each others performance. It also has a
54 * single clock source per channel so mixed UDMA100/133 performance
55 * isn't perfect and we have to pick a clock. Thankfully none of this
56 * matters in smart mode. ATAPI DMA is not currently supported.
57 *
58 * It seems the smart mode is a win for RAID1/RAID10 but otherwise not.
59 *
60 * TODO
61 * - ATAPI UDMA is ok but not MWDMA it seems
62 * - RAID configuration ioctls
63 * - Move to libata once it grows up
64 */
65
Alan Coxda9091e2005-06-27 15:24:30 -070066#include <linux/types.h>
67#include <linux/module.h>
68#include <linux/pci.h>
69#include <linux/delay.h>
70#include <linux/hdreg.h>
71#include <linux/ide.h>
72#include <linux/init.h>
73
74#include <asm/io.h>
75
76struct it821x_dev
77{
78 unsigned int smart:1, /* Are we in smart raid mode */
79 timing10:1; /* Rev 0x10 */
80 u8 clock_mode; /* 0, ATA_50 or ATA_66 */
81 u8 want[2][2]; /* Mode/Pri log for master slave */
82 /* We need these for switching the clock when DMA goes on/off
83 The high byte is the 66Mhz timing */
84 u16 pio[2]; /* Cached PIO values */
85 u16 mwdma[2]; /* Cached MWDMA values */
86 u16 udma[2]; /* Cached UDMA values (per drive) */
87};
88
89#define ATA_66 0
90#define ATA_50 1
91#define ATA_ANY 2
92
93#define UDMA_OFF 0
94#define MWDMA_OFF 0
95
96/*
97 * We allow users to force the card into non raid mode without
98 * flashing the alternative BIOS. This is also neccessary right now
99 * for embedded platforms that cannot run a PC BIOS but are using this
100 * device.
101 */
102
103static int it8212_noraid;
104
105/**
106 * it821x_program - program the PIO/MWDMA registers
107 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200108 * @timing: timing info
Alan Coxda9091e2005-06-27 15:24:30 -0700109 *
110 * Program the PIO/MWDMA timing for this channel according to the
111 * current clock.
112 */
113
114static void it821x_program(ide_drive_t *drive, u16 timing)
115{
116 ide_hwif_t *hwif = drive->hwif;
117 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
118 int channel = hwif->channel;
119 u8 conf;
120
121 /* Program PIO/MWDMA timing bits */
122 if(itdev->clock_mode == ATA_66)
123 conf = timing >> 8;
124 else
125 conf = timing & 0xFF;
126 pci_write_config_byte(hwif->pci_dev, 0x54 + 4 * channel, conf);
127}
128
129/**
130 * it821x_program_udma - program the UDMA registers
131 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200132 * @timing: timing info
Alan Coxda9091e2005-06-27 15:24:30 -0700133 *
134 * Program the UDMA timing for this drive according to the
135 * current clock.
136 */
137
138static void it821x_program_udma(ide_drive_t *drive, u16 timing)
139{
140 ide_hwif_t *hwif = drive->hwif;
141 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
142 int channel = hwif->channel;
143 int unit = drive->select.b.unit;
144 u8 conf;
145
146 /* Program UDMA timing bits */
147 if(itdev->clock_mode == ATA_66)
148 conf = timing >> 8;
149 else
150 conf = timing & 0xFF;
151 if(itdev->timing10 == 0)
152 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + unit, conf);
153 else {
154 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel, conf);
155 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + 1, conf);
156 }
157}
158
Alan Coxda9091e2005-06-27 15:24:30 -0700159/**
160 * it821x_clock_strategy
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200161 * @drive: drive to set up
Alan Coxda9091e2005-06-27 15:24:30 -0700162 *
163 * Select between the 50 and 66Mhz base clocks to get the best
164 * results for this interface.
165 */
166
167static void it821x_clock_strategy(ide_drive_t *drive)
168{
169 ide_hwif_t *hwif = drive->hwif;
170 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
171
172 u8 unit = drive->select.b.unit;
173 ide_drive_t *pair = &hwif->drives[1-unit];
174
175 int clock, altclock;
176 u8 v;
177 int sel = 0;
178
179 if(itdev->want[0][0] > itdev->want[1][0]) {
180 clock = itdev->want[0][1];
181 altclock = itdev->want[1][1];
182 } else {
183 clock = itdev->want[1][1];
184 altclock = itdev->want[0][1];
185 }
186
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200187 /*
188 * if both clocks can be used for the mode with the higher priority
189 * use the clock needed by the mode with the lower priority
190 */
191 if (clock == ATA_ANY)
Alan Coxda9091e2005-06-27 15:24:30 -0700192 clock = altclock;
193
194 /* Nobody cares - keep the same clock */
195 if(clock == ATA_ANY)
196 return;
197 /* No change */
198 if(clock == itdev->clock_mode)
199 return;
200
201 /* Load this into the controller ? */
202 if(clock == ATA_66)
203 itdev->clock_mode = ATA_66;
204 else {
205 itdev->clock_mode = ATA_50;
206 sel = 1;
207 }
208 pci_read_config_byte(hwif->pci_dev, 0x50, &v);
209 v &= ~(1 << (1 + hwif->channel));
210 v |= sel << (1 + hwif->channel);
211 pci_write_config_byte(hwif->pci_dev, 0x50, v);
212
213 /*
214 * Reprogram the UDMA/PIO of the pair drive for the switch
215 * MWDMA will be dealt with by the dma switcher
216 */
217 if(pair && itdev->udma[1-unit] != UDMA_OFF) {
218 it821x_program_udma(pair, itdev->udma[1-unit]);
219 it821x_program(pair, itdev->pio[1-unit]);
220 }
221 /*
222 * Reprogram the UDMA/PIO of our drive for the switch.
223 * MWDMA will be dealt with by the dma switcher
224 */
225 if(itdev->udma[unit] != UDMA_OFF) {
226 it821x_program_udma(drive, itdev->udma[unit]);
227 it821x_program(drive, itdev->pio[unit]);
228 }
229}
230
231/**
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200232 * it821x_tunepio - tune a drive
Alan Coxda9091e2005-06-27 15:24:30 -0700233 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200234 * @pio: the desired PIO mode
Alan Coxda9091e2005-06-27 15:24:30 -0700235 *
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200236 * Try to tune the drive/host to the desired PIO mode taking into
237 * the consideration the maximum PIO mode supported by the other
238 * device on the cable.
Alan Coxda9091e2005-06-27 15:24:30 -0700239 */
240
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200241static int it821x_tunepio(ide_drive_t *drive, u8 set_pio)
Alan Coxda9091e2005-06-27 15:24:30 -0700242{
243 ide_hwif_t *hwif = drive->hwif;
244 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
245 int unit = drive->select.b.unit;
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200246 ide_drive_t *pair = &hwif->drives[1 - unit];
Alan Coxda9091e2005-06-27 15:24:30 -0700247
248 /* Spec says 89 ref driver uses 88 */
249 static u16 pio[] = { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 };
250 static u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY };
251
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200252 /*
253 * Compute the best PIO mode we can for a given device. We must
254 * pick a speed that does not cause problems with the other device
255 * on the cable.
256 */
257 if (pair) {
Bartlomiej Zolnierkiewicz21347582007-07-20 01:11:58 +0200258 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200259 /* trim PIO to the slowest of the master/slave */
260 if (pair_pio < set_pio)
261 set_pio = pair_pio;
262 }
263
264 if (itdev->smart)
Bartlomiej Zolnierkiewicz0380dad2007-06-08 15:14:29 +0200265 return 0;
Alan Coxda9091e2005-06-27 15:24:30 -0700266
267 /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200268 itdev->want[unit][1] = pio_want[set_pio];
Alan Coxda9091e2005-06-27 15:24:30 -0700269 itdev->want[unit][0] = 1; /* PIO is lowest priority */
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200270 itdev->pio[unit] = pio[set_pio];
Alan Coxda9091e2005-06-27 15:24:30 -0700271 it821x_clock_strategy(drive);
272 it821x_program(drive, itdev->pio[unit]);
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200273
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200274 return ide_config_drive_speed(drive, XFER_PIO_0 + set_pio);
275}
276
277static void it821x_tuneproc(ide_drive_t *drive, u8 pio)
278{
Bartlomiej Zolnierkiewicz21347582007-07-20 01:11:58 +0200279 pio = ide_get_best_pio_mode(drive, pio, 4);
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200280 (void)it821x_tunepio(drive, pio);
Alan Coxda9091e2005-06-27 15:24:30 -0700281}
282
283/**
284 * it821x_tune_mwdma - tune a channel for MWDMA
285 * @drive: drive to set up
286 * @mode_wanted: the target operating mode
287 *
288 * Load the timing settings for this device mode into the
289 * controller when doing MWDMA in pass through mode. The caller
290 * must manage the whole lack of per device MWDMA/PIO timings and
291 * the shared MWDMA/PIO timing register.
292 */
293
294static void it821x_tune_mwdma (ide_drive_t *drive, byte mode_wanted)
295{
296 ide_hwif_t *hwif = drive->hwif;
297 struct it821x_dev *itdev = (void *)ide_get_hwifdata(hwif);
298 int unit = drive->select.b.unit;
299 int channel = hwif->channel;
300 u8 conf;
301
302 static u16 dma[] = { 0x8866, 0x3222, 0x3121 };
303 static u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY };
304
305 itdev->want[unit][1] = mwdma_want[mode_wanted];
306 itdev->want[unit][0] = 2; /* MWDMA is low priority */
307 itdev->mwdma[unit] = dma[mode_wanted];
308 itdev->udma[unit] = UDMA_OFF;
309
310 /* UDMA bits off - Revision 0x10 do them in pairs */
311 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
312 if(itdev->timing10)
313 conf |= channel ? 0x60: 0x18;
314 else
315 conf |= 1 << (3 + 2 * channel + unit);
316 pci_write_config_byte(hwif->pci_dev, 0x50, conf);
317
318 it821x_clock_strategy(drive);
319 /* FIXME: do we need to program this ? */
320 /* it821x_program(drive, itdev->mwdma[unit]); */
321}
322
323/**
324 * it821x_tune_udma - tune a channel for UDMA
325 * @drive: drive to set up
326 * @mode_wanted: the target operating mode
327 *
328 * Load the timing settings for this device mode into the
329 * controller when doing UDMA modes in pass through.
330 */
331
332static void it821x_tune_udma (ide_drive_t *drive, byte mode_wanted)
333{
334 ide_hwif_t *hwif = drive->hwif;
335 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
336 int unit = drive->select.b.unit;
337 int channel = hwif->channel;
338 u8 conf;
339
340 static u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 };
341 static u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 };
342
343 itdev->want[unit][1] = udma_want[mode_wanted];
344 itdev->want[unit][0] = 3; /* UDMA is high priority */
345 itdev->mwdma[unit] = MWDMA_OFF;
346 itdev->udma[unit] = udma[mode_wanted];
347 if(mode_wanted >= 5)
348 itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */
349
350 /* UDMA on. Again revision 0x10 must do the pair */
351 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
352 if(itdev->timing10)
353 conf &= channel ? 0x9F: 0xE7;
354 else
355 conf &= ~ (1 << (3 + 2 * channel + unit));
356 pci_write_config_byte(hwif->pci_dev, 0x50, conf);
357
358 it821x_clock_strategy(drive);
359 it821x_program_udma(drive, itdev->udma[unit]);
360
361}
362
363/**
Alan Coxda9091e2005-06-27 15:24:30 -0700364 * it821x_dma_read - DMA hook
365 * @drive: drive for DMA
366 *
367 * The IT821x has a single timing register for MWDMA and for PIO
368 * operations. As we flip back and forth we have to reload the
369 * clock. In addition the rev 0x10 device only works if the same
370 * timing value is loaded into the master and slave UDMA clock
371 * so we must also reload that.
372 *
373 * FIXME: we could figure out in advance if we need to do reloads
374 */
375
376static void it821x_dma_start(ide_drive_t *drive)
377{
378 ide_hwif_t *hwif = drive->hwif;
379 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
380 int unit = drive->select.b.unit;
381 if(itdev->mwdma[unit] != MWDMA_OFF)
382 it821x_program(drive, itdev->mwdma[unit]);
383 else if(itdev->udma[unit] != UDMA_OFF && itdev->timing10)
384 it821x_program_udma(drive, itdev->udma[unit]);
385 ide_dma_start(drive);
386}
387
388/**
389 * it821x_dma_write - DMA hook
390 * @drive: drive for DMA stop
391 *
392 * The IT821x has a single timing register for MWDMA and for PIO
393 * operations. As we flip back and forth we have to reload the
394 * clock.
395 */
396
397static int it821x_dma_end(ide_drive_t *drive)
398{
399 ide_hwif_t *hwif = drive->hwif;
400 int unit = drive->select.b.unit;
401 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
402 int ret = __ide_dma_end(drive);
403 if(itdev->mwdma[unit] != MWDMA_OFF)
404 it821x_program(drive, itdev->pio[unit]);
405 return ret;
406}
407
Alan Coxda9091e2005-06-27 15:24:30 -0700408/**
409 * it821x_tune_chipset - set controller timings
410 * @drive: Drive to set up
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200411 * @speed: speed we want to achieve
Alan Coxda9091e2005-06-27 15:24:30 -0700412 *
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200413 * Tune the ITE chipset for the desired mode.
Alan Coxda9091e2005-06-27 15:24:30 -0700414 */
415
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200416static int it821x_tune_chipset(ide_drive_t *drive, const u8 speed)
Alan Coxda9091e2005-06-27 15:24:30 -0700417{
418
419 ide_hwif_t *hwif = drive->hwif;
420 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
Alan Coxda9091e2005-06-27 15:24:30 -0700421
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200422 switch (speed) {
423 case XFER_PIO_4:
424 case XFER_PIO_3:
425 case XFER_PIO_2:
426 case XFER_PIO_1:
427 case XFER_PIO_0:
428 return it821x_tunepio(drive, speed - XFER_PIO_0);
429 }
430
431 if (itdev->smart == 0) {
432 switch (speed) {
Alan Coxda9091e2005-06-27 15:24:30 -0700433 /* MWDMA tuning is really hard because our MWDMA and PIO
434 timings are kept in the same place. We can switch in the
435 host dma on/off callbacks */
436 case XFER_MW_DMA_2:
437 case XFER_MW_DMA_1:
438 case XFER_MW_DMA_0:
439 it821x_tune_mwdma(drive, (speed - XFER_MW_DMA_0));
440 break;
441 case XFER_UDMA_6:
442 case XFER_UDMA_5:
443 case XFER_UDMA_4:
444 case XFER_UDMA_3:
445 case XFER_UDMA_2:
446 case XFER_UDMA_1:
447 case XFER_UDMA_0:
448 it821x_tune_udma(drive, (speed - XFER_UDMA_0));
449 break;
450 default:
451 return 1;
452 }
Bartlomiej Zolnierkiewicz0380dad2007-06-08 15:14:29 +0200453
454 return ide_config_drive_speed(drive, speed);
Alan Coxda9091e2005-06-27 15:24:30 -0700455 }
Bartlomiej Zolnierkiewicz0380dad2007-06-08 15:14:29 +0200456
457 /* don't touch anything in the smart mode */
458 return 0;
Alan Coxda9091e2005-06-27 15:24:30 -0700459}
460
461/**
Alan Coxda9091e2005-06-27 15:24:30 -0700462 * it821x_configure_drive_for_dma - set up for DMA transfers
463 * @drive: drive we are going to set up
464 *
465 * Set up the drive for DMA, tune the controller and drive as
466 * required. If the drive isn't suitable for DMA or we hit
467 * other problems then we will drop down to PIO and set up
468 * PIO appropriately
469 */
470
471static int it821x_config_drive_for_dma (ide_drive_t *drive)
472{
Bartlomiej Zolnierkiewiczbd203b52007-05-16 00:51:43 +0200473 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100474 return 0;
Alan Coxda9091e2005-06-27 15:24:30 -0700475
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200476 it821x_tuneproc(drive, 255);
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100477
478 return -1;
Alan Coxda9091e2005-06-27 15:24:30 -0700479}
480
481/**
482 * ata66_it821x - check for 80 pin cable
483 * @hwif: interface to check
484 *
485 * Check for the presence of an ATA66 capable cable on the
486 * interface. Problematic as it seems some cards don't have
487 * the needed logic onboard.
488 */
489
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200490static u8 __devinit ata66_it821x(ide_hwif_t *hwif)
Alan Coxda9091e2005-06-27 15:24:30 -0700491{
492 /* The reference driver also only does disk side */
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200493 return ATA_CBL_PATA80;
Alan Coxda9091e2005-06-27 15:24:30 -0700494}
495
496/**
497 * it821x_fixup - post init callback
498 * @hwif: interface
499 *
500 * This callback is run after the drives have been probed but
501 * before anything gets attached. It allows drivers to do any
502 * final tuning that is needed, or fixups to work around bugs.
503 */
504
505static void __devinit it821x_fixups(ide_hwif_t *hwif)
506{
507 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
508 int i;
509
510 if(!itdev->smart) {
511 /*
512 * If we are in pass through mode then not much
513 * needs to be done, but we do bother to clear the
514 * IRQ mask as we may well be in PIO (eg rev 0x10)
515 * for now and we know unmasking is safe on this chipset.
516 */
517 for (i = 0; i < 2; i++) {
518 ide_drive_t *drive = &hwif->drives[i];
519 if(drive->present)
520 drive->unmask = 1;
521 }
522 return;
523 }
524 /*
525 * Perform fixups on smart mode. We need to "lose" some
526 * capabilities the firmware lacks but does not filter, and
527 * also patch up some capability bits that it forgets to set
528 * in RAID mode.
529 */
530
531 for(i = 0; i < 2; i++) {
532 ide_drive_t *drive = &hwif->drives[i];
533 struct hd_driveid *id;
534 u16 *idbits;
535
536 if(!drive->present)
537 continue;
538 id = drive->id;
539 idbits = (u16 *)drive->id;
540
541 /* Check for RAID v native */
542 if(strstr(id->model, "Integrated Technology Express")) {
543 /* In raid mode the ident block is slightly buggy
544 We need to set the bits so that the IDE layer knows
545 LBA28. LBA48 and DMA ar valid */
546 id->capability |= 3; /* LBA28, DMA */
547 id->command_set_2 |= 0x0400; /* LBA48 valid */
548 id->cfs_enable_2 |= 0x0400; /* LBA48 on */
549 /* Reporting logic */
550 printk(KERN_INFO "%s: IT8212 %sRAID %d volume",
551 drive->name,
552 idbits[147] ? "Bootable ":"",
553 idbits[129]);
554 if(idbits[129] != 1)
555 printk("(%dK stripe)", idbits[146]);
556 printk(".\n");
Alan Coxda9091e2005-06-27 15:24:30 -0700557 } else {
558 /* Non RAID volume. Fixups to stop the core code
559 doing unsupported things */
Bartlomiej Zolnierkiewicz0380dad2007-06-08 15:14:29 +0200560 id->field_valid &= 3;
Alan Coxda9091e2005-06-27 15:24:30 -0700561 id->queue_depth = 0;
562 id->command_set_1 = 0;
563 id->command_set_2 &= 0xC400;
564 id->cfsse &= 0xC000;
565 id->cfs_enable_1 = 0;
566 id->cfs_enable_2 &= 0xC400;
567 id->csf_default &= 0xC000;
568 id->word127 = 0;
569 id->dlf = 0;
570 id->csfo = 0;
571 id->cfa_power = 0;
572 printk(KERN_INFO "%s: Performing identify fixups.\n",
573 drive->name);
574 }
Bartlomiej Zolnierkiewicz0380dad2007-06-08 15:14:29 +0200575
576 /*
577 * Set MWDMA0 mode as enabled/support - just to tell
578 * IDE core that DMA is supported (it821x hardware
579 * takes care of DMA mode programming).
580 */
581 if (id->capability & 1) {
582 id->dma_mword |= 0x0101;
583 drive->current_speed = XFER_MW_DMA_0;
584 }
Alan Coxda9091e2005-06-27 15:24:30 -0700585 }
586
587}
588
589/**
590 * init_hwif_it821x - set up hwif structs
591 * @hwif: interface to set up
592 *
593 * We do the basic set up of the interface structure. The IT8212
594 * requires several custom handlers so we override the default
595 * ide DMA handlers appropriately
596 */
597
598static void __devinit init_hwif_it821x(ide_hwif_t *hwif)
599{
Deepak Saxenaf5e3c2f2005-11-07 01:01:25 -0800600 struct it821x_dev *idev = kzalloc(sizeof(struct it821x_dev), GFP_KERNEL);
Alan Coxda9091e2005-06-27 15:24:30 -0700601 u8 conf;
602
603 if(idev == NULL) {
604 printk(KERN_ERR "it821x: out of memory, falling back to legacy behaviour.\n");
605 goto fallback;
606 }
Alan Coxda9091e2005-06-27 15:24:30 -0700607 ide_set_hwifdata(hwif, idev);
608
Alan Coxfaab17b2006-07-01 04:36:34 -0700609 hwif->atapi_dma = 1;
610
Alan Coxda9091e2005-06-27 15:24:30 -0700611 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
612 if(conf & 1) {
613 idev->smart = 1;
614 hwif->atapi_dma = 0;
615 /* Long I/O's although allowed in LBA48 space cause the
616 onboard firmware to enter the twighlight zone */
617 hwif->rqsize = 256;
618 }
619
620 /* Pull the current clocks from 0x50 also */
621 if (conf & (1 << (1 + hwif->channel)))
622 idev->clock_mode = ATA_50;
623 else
624 idev->clock_mode = ATA_66;
625
626 idev->want[0][1] = ATA_ANY;
627 idev->want[1][1] = ATA_ANY;
628
629 /*
630 * Not in the docs but according to the reference driver
631 * this is neccessary.
632 */
633
634 pci_read_config_byte(hwif->pci_dev, 0x08, &conf);
635 if(conf == 0x10) {
636 idev->timing10 = 1;
637 hwif->atapi_dma = 0;
638 if(!idev->smart)
639 printk(KERN_WARNING "it821x: Revision 0x10, workarounds activated.\n");
640 }
641
642 hwif->speedproc = &it821x_tune_chipset;
643 hwif->tuneproc = &it821x_tuneproc;
644
645 /* MWDMA/PIO clock switching for pass through mode */
646 if(!idev->smart) {
647 hwif->dma_start = &it821x_dma_start;
648 hwif->ide_dma_end = &it821x_dma_end;
649 }
650
651 hwif->drives[0].autotune = 1;
652 hwif->drives[1].autotune = 1;
653
654 if (!hwif->dma_base)
655 goto fallback;
656
657 hwif->ultra_mask = 0x7f;
658 hwif->mwdma_mask = 0x07;
Alan Coxda9091e2005-06-27 15:24:30 -0700659
660 hwif->ide_dma_check = &it821x_config_drive_for_dma;
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200661
662 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
663 hwif->cbl = ata66_it821x(hwif);
Alan Coxda9091e2005-06-27 15:24:30 -0700664
665 /*
666 * The BIOS often doesn't set up DMA on this controller
667 * so we always do it.
668 */
669
670 hwif->autodma = 1;
671 hwif->drives[0].autodma = hwif->autodma;
672 hwif->drives[1].autodma = hwif->autodma;
673 return;
674fallback:
675 hwif->autodma = 0;
676 return;
677}
678
679static void __devinit it8212_disable_raid(struct pci_dev *dev)
680{
681 /* Reset local CPU, and set BIOS not ready */
682 pci_write_config_byte(dev, 0x5E, 0x01);
683
684 /* Set to bypass mode, and reset PCI bus */
685 pci_write_config_byte(dev, 0x50, 0x00);
686 pci_write_config_word(dev, PCI_COMMAND,
687 PCI_COMMAND_PARITY | PCI_COMMAND_IO |
688 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
689 pci_write_config_word(dev, 0x40, 0xA0F3);
690
691 pci_write_config_dword(dev,0x4C, 0x02040204);
692 pci_write_config_byte(dev, 0x42, 0x36);
Alan Cox0c866b52006-02-03 03:04:58 -0800693 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
Alan Coxda9091e2005-06-27 15:24:30 -0700694}
695
696static unsigned int __devinit init_chipset_it821x(struct pci_dev *dev, const char *name)
697{
698 u8 conf;
699 static char *mode[2] = { "pass through", "smart" };
700
701 /* Force the card into bypass mode if so requested */
702 if (it8212_noraid) {
703 printk(KERN_INFO "it8212: forcing bypass mode.\n");
704 it8212_disable_raid(dev);
705 }
706 pci_read_config_byte(dev, 0x50, &conf);
707 printk(KERN_INFO "it821x: controller in %s mode.\n", mode[conf & 1]);
708 return 0;
709}
710
711
712#define DECLARE_ITE_DEV(name_str) \
713 { \
714 .name = name_str, \
715 .init_chipset = init_chipset_it821x, \
716 .init_hwif = init_hwif_it821x, \
Alan Coxda9091e2005-06-27 15:24:30 -0700717 .autodma = AUTODMA, \
718 .bootable = ON_BOARD, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200719 .fixup = it821x_fixups, \
720 .pio_mask = ATA_PIO4, \
Alan Coxda9091e2005-06-27 15:24:30 -0700721 }
722
723static ide_pci_device_t it821x_chipsets[] __devinitdata = {
724 /* 0 */ DECLARE_ITE_DEV("IT8212"),
725};
726
727/**
728 * it821x_init_one - pci layer discovery entry
729 * @dev: PCI device
730 * @id: ident table entry
731 *
732 * Called by the PCI code when it finds an ITE821x controller.
733 * We then use the IDE PCI generic helper to do most of the work.
734 */
735
736static int __devinit it821x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
737{
738 ide_setup_pci_device(dev, &it821x_chipsets[id->driver_data]);
739 return 0;
740}
741
742static struct pci_device_id it821x_pci_tbl[] = {
743 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
744 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8212, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
745 { 0, },
746};
747
748MODULE_DEVICE_TABLE(pci, it821x_pci_tbl);
749
750static struct pci_driver driver = {
751 .name = "ITE821x IDE",
752 .id_table = it821x_pci_tbl,
753 .probe = it821x_init_one,
754};
755
756static int __init it821x_ide_init(void)
757{
758 return ide_pci_register_driver(&driver);
759}
760
761module_init(it821x_ide_init);
762
763module_param_named(noraid, it8212_noraid, int, S_IRUGO);
764MODULE_PARM_DESC(it8212_noraid, "Force card into bypass mode");
765
766MODULE_AUTHOR("Alan Cox");
767MODULE_DESCRIPTION("PCI driver module for the ITE 821x");
768MODULE_LICENSE("GPL");