blob: 88c5acb40fcf578e97bc769cdc369ff31d3053f2 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Tony Lindgrena16e9702008-03-18 11:56:39 +02002 * linux/arch/arm/mach-omap2/clock24xx.h
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
6 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsley6b8858a2008-03-18 10:35:15 +020016#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
Tony Lindgren046d6b22005-11-10 14:26:52 +000018
Paul Walmsley6b8858a2008-03-18 10:35:15 +020019#include "clock.h"
20
21#include "prm.h"
22#include "cm.h"
23#include "prm-regbits-24xx.h"
24#include "cm-regbits-24xx.h"
25#include "sdrc.h"
26
Russell King8b9dbc12009-02-12 10:12:59 +000027static unsigned long omap2_table_mpu_recalc(struct clk *clk);
Tony Lindgrena16e9702008-03-18 11:56:39 +020028static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
29static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
Russell King8b9dbc12009-02-12 10:12:59 +000030static unsigned long omap2_sys_clk_recalc(struct clk *clk);
31static unsigned long omap2_osc_clk_recalc(struct clk *clk);
32static unsigned long omap2_sys_clk_recalc(struct clk *clk);
33static unsigned long omap2_dpllcore_recalc(struct clk *clk);
Paul Walmsley88b8ba92008-07-03 12:24:46 +030034static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
Tony Lindgren046d6b22005-11-10 14:26:52 +000035
Tony Lindgren046d6b22005-11-10 14:26:52 +000036/* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
37 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
38 * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
39 */
40struct prcm_config {
41 unsigned long xtal_speed; /* crystal rate */
42 unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
43 unsigned long mpu_speed; /* speed of MPU */
44 unsigned long cm_clksel_mpu; /* mpu divider */
45 unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
46 unsigned long cm_clksel_gfx; /* gfx dividers */
47 unsigned long cm_clksel1_core; /* major subsystem dividers */
48 unsigned long cm_clksel1_pll; /* m,n */
49 unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
50 unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
51 unsigned long base_sdrc_rfr; /* base refresh timing for a set */
52 unsigned char flags;
53};
54
Tony Lindgren046d6b22005-11-10 14:26:52 +000055/*
56 * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
57 * These configurations are characterized by voltage and speed for clocks.
58 * The device is only validated for certain combinations. One way to express
59 * these combinations is via the 'ratio's' which the clocks operate with
60 * respect to each other. These ratio sets are for a given voltage/DPLL
61 * setting. All configurations can be described by a DPLL setting and a ratio
62 * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
63 *
64 * 2430 differs from 2420 in that there are no more phase synchronizers used.
65 * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
66 * 2430 (iva2.1, NOdsp, mdm)
67 */
68
69/* Core fields for cm_clksel, not ratio governed */
70#define RX_CLKSEL_DSS1 (0x10 << 8)
71#define RX_CLKSEL_DSS2 (0x0 << 13)
72#define RX_CLKSEL_SSI (0x5 << 20)
73
74/*-------------------------------------------------------------------------
75 * Voltage/DPLL ratios
76 *-------------------------------------------------------------------------*/
77
78/* 2430 Ratio's, 2430-Ratio Config 1 */
79#define R1_CLKSEL_L3 (4 << 0)
80#define R1_CLKSEL_L4 (2 << 5)
81#define R1_CLKSEL_USB (4 << 25)
82#define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
83 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
84 R1_CLKSEL_L4 | R1_CLKSEL_L3
85#define R1_CLKSEL_MPU (2 << 0)
86#define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
87#define R1_CLKSEL_DSP (2 << 0)
88#define R1_CLKSEL_DSP_IF (2 << 5)
89#define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
90#define R1_CLKSEL_GFX (2 << 0)
91#define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
92#define R1_CLKSEL_MDM (4 << 0)
93#define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
94
95/* 2430-Ratio Config 2 */
96#define R2_CLKSEL_L3 (6 << 0)
97#define R2_CLKSEL_L4 (2 << 5)
98#define R2_CLKSEL_USB (2 << 25)
99#define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
100 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
101 R2_CLKSEL_L4 | R2_CLKSEL_L3
102#define R2_CLKSEL_MPU (2 << 0)
103#define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
104#define R2_CLKSEL_DSP (2 << 0)
105#define R2_CLKSEL_DSP_IF (3 << 5)
106#define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
107#define R2_CLKSEL_GFX (2 << 0)
108#define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
109#define R2_CLKSEL_MDM (6 << 0)
110#define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
111
112/* 2430-Ratio Bootm (BYPASS) */
113#define RB_CLKSEL_L3 (1 << 0)
114#define RB_CLKSEL_L4 (1 << 5)
115#define RB_CLKSEL_USB (1 << 25)
116#define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
117 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
118 RB_CLKSEL_L4 | RB_CLKSEL_L3
119#define RB_CLKSEL_MPU (1 << 0)
120#define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
121#define RB_CLKSEL_DSP (1 << 0)
122#define RB_CLKSEL_DSP_IF (1 << 5)
123#define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
124#define RB_CLKSEL_GFX (1 << 0)
125#define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
126#define RB_CLKSEL_MDM (1 << 0)
127#define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
128
129/* 2420 Ratio Equivalents */
130#define RXX_CLKSEL_VLYNQ (0x12 << 15)
131#define RXX_CLKSEL_SSI (0x8 << 20)
132
133/* 2420-PRCM III 532MHz core */
134#define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
135#define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
136#define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
137#define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
138 RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
139 RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
140 RIII_CLKSEL_L3
141#define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
142#define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
143#define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
144#define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
145#define RIII_SYNC_DSP (1 << 7) /* Enable sync */
146#define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
147#define RIII_SYNC_IVA (1 << 13) /* Enable sync */
148#define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
149 RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
150 RIII_CLKSEL_DSP
151#define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
152#define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
153
154/* 2420-PRCM II 600MHz core */
155#define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
156#define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
157#define RII_CLKSEL_USB (2 << 25) /* 50MHz */
158#define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
159 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
160 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
161 RII_CLKSEL_L4 | RII_CLKSEL_L3
162#define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
163#define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
164#define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
165#define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
166#define RII_SYNC_DSP (0 << 7) /* Bypass sync */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200167#define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000168#define RII_SYNC_IVA (0 << 13) /* Bypass sync */
169#define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
170 RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
171 RII_CLKSEL_DSP
172#define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
173#define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
174
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200175/* 2420-PRCM I 660MHz core */
176#define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
177#define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
178#define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
179#define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
180 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
181 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
182 RI_CLKSEL_L4 | RI_CLKSEL_L3
183#define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
184#define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
185#define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
186#define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
187#define RI_SYNC_DSP (1 << 7) /* Activate sync */
188#define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
189#define RI_SYNC_IVA (0 << 13) /* Bypass sync */
190#define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
191 RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
192 RI_CLKSEL_DSP
193#define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
194#define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
195
Tony Lindgren046d6b22005-11-10 14:26:52 +0000196/* 2420-PRCM VII (boot) */
197#define RVII_CLKSEL_L3 (1 << 0)
198#define RVII_CLKSEL_L4 (1 << 5)
199#define RVII_CLKSEL_DSS1 (1 << 8)
200#define RVII_CLKSEL_DSS2 (0 << 13)
201#define RVII_CLKSEL_VLYNQ (1 << 15)
202#define RVII_CLKSEL_SSI (1 << 20)
203#define RVII_CLKSEL_USB (1 << 25)
204
205#define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
206 RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
207 RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
208
209#define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
210#define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
211
212#define RVII_CLKSEL_DSP (1 << 0)
213#define RVII_CLKSEL_DSP_IF (1 << 5)
214#define RVII_SYNC_DSP (0 << 7)
215#define RVII_CLKSEL_IVA (1 << 8)
216#define RVII_SYNC_IVA (0 << 13)
217#define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
218 RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
219
220#define RVII_CLKSEL_GFX (1 << 0)
221#define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
222
223/*-------------------------------------------------------------------------
224 * 2430 Target modes: Along with each configuration the CPU has several
225 * modes which goes along with them. Modes mainly are the addition of
226 * describe DPLL combinations to go along with a ratio.
227 *-------------------------------------------------------------------------*/
228
229/* Hardware governed */
230#define MX_48M_SRC (0 << 3)
231#define MX_54M_SRC (0 << 5)
232#define MX_APLLS_CLIKIN_12 (3 << 23)
233#define MX_APLLS_CLIKIN_13 (2 << 23)
234#define MX_APLLS_CLIKIN_19_2 (0 << 23)
235
236/*
237 * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
Tony Lindgren046d6b22005-11-10 14:26:52 +0000238 * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
239 */
240#define M5A_DPLL_MULT_12 (133 << 12)
241#define M5A_DPLL_DIV_12 (5 << 8)
242#define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
243 M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
244 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200245#define M5A_DPLL_MULT_13 (61 << 12)
246#define M5A_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247#define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
248 M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
249 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200250#define M5A_DPLL_MULT_19 (55 << 12)
251#define M5A_DPLL_DIV_19 (3 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000252#define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
253 M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
254 MX_APLLS_CLIKIN_19_2
255/* #5b (ratio1) target DPLL = 200*2 = 400MHz */
256#define M5B_DPLL_MULT_12 (50 << 12)
257#define M5B_DPLL_DIV_12 (2 << 8)
258#define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
259 M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
260 MX_APLLS_CLIKIN_12
261#define M5B_DPLL_MULT_13 (200 << 12)
262#define M5B_DPLL_DIV_13 (12 << 8)
263
264#define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
265 M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
266 MX_APLLS_CLIKIN_13
267#define M5B_DPLL_MULT_19 (125 << 12)
268#define M5B_DPLL_DIV_19 (31 << 8)
269#define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
270 M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
271 MX_APLLS_CLIKIN_19_2
272/*
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200273 * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
274 */
275#define M4_DPLL_MULT_12 (133 << 12)
276#define M4_DPLL_DIV_12 (3 << 8)
277#define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
278 M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
279 MX_APLLS_CLIKIN_12
280
281#define M4_DPLL_MULT_13 (399 << 12)
282#define M4_DPLL_DIV_13 (12 << 8)
283#define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
284 M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
285 MX_APLLS_CLIKIN_13
286
287#define M4_DPLL_MULT_19 (145 << 12)
288#define M4_DPLL_DIV_19 (6 << 8)
289#define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
290 M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
291 MX_APLLS_CLIKIN_19_2
292
293/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000294 * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
295 */
296#define M3_DPLL_MULT_12 (55 << 12)
297#define M3_DPLL_DIV_12 (1 << 8)
298#define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
299 M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
300 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200301#define M3_DPLL_MULT_13 (76 << 12)
302#define M3_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000303#define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
304 M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
305 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200306#define M3_DPLL_MULT_19 (17 << 12)
307#define M3_DPLL_DIV_19 (0 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000308#define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
309 M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
310 MX_APLLS_CLIKIN_19_2
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200311
312/*
313 * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
314 */
315#define M2_DPLL_MULT_12 (55 << 12)
316#define M2_DPLL_DIV_12 (1 << 8)
317#define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
318 M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
319 MX_APLLS_CLIKIN_12
320
321/* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
322 * relock time issue */
323/* Core frequency changed from 330/165 to 329/164 MHz*/
324#define M2_DPLL_MULT_13 (76 << 12)
325#define M2_DPLL_DIV_13 (2 << 8)
326#define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
327 M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
328 MX_APLLS_CLIKIN_13
329
330#define M2_DPLL_MULT_19 (17 << 12)
331#define M2_DPLL_DIV_19 (0 << 8)
332#define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
333 M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
334 MX_APLLS_CLIKIN_19_2
335
Tony Lindgren046d6b22005-11-10 14:26:52 +0000336/* boot (boot) */
337#define MB_DPLL_MULT (1 << 12)
338#define MB_DPLL_DIV (0 << 8)
339#define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
340 MB_DPLL_MULT | MX_APLLS_CLIKIN_12
341
342#define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
343 MB_DPLL_MULT | MX_APLLS_CLIKIN_13
344
345#define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
346 MB_DPLL_MULT | MX_APLLS_CLIKIN_19
347
348/*
349 * 2430 - chassis (sedna)
350 * 165 (ratio1) same as above #2
351 * 150 (ratio1)
352 * 133 (ratio2) same as above #4
353 * 110 (ratio2) same as above #3
354 * 104 (ratio2)
355 * boot (boot)
356 */
357
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200358/* PRCM I target DPLL = 2*330MHz = 660MHz */
359#define MI_DPLL_MULT_12 (55 << 12)
360#define MI_DPLL_DIV_12 (1 << 8)
361#define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
362 MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
363 MX_APLLS_CLIKIN_12
364
Tony Lindgren046d6b22005-11-10 14:26:52 +0000365/*
366 * 2420 Equivalent - mode registers
367 * PRCM II , target DPLL = 2*300MHz = 600MHz
368 */
369#define MII_DPLL_MULT_12 (50 << 12)
370#define MII_DPLL_DIV_12 (1 << 8)
371#define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
372 MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
373 MX_APLLS_CLIKIN_12
374#define MII_DPLL_MULT_13 (300 << 12)
375#define MII_DPLL_DIV_13 (12 << 8)
376#define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
377 MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
378 MX_APLLS_CLIKIN_13
379
380/* PRCM III target DPLL = 2*266 = 532MHz*/
381#define MIII_DPLL_MULT_12 (133 << 12)
382#define MIII_DPLL_DIV_12 (5 << 8)
383#define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
384 MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
385 MX_APLLS_CLIKIN_12
386#define MIII_DPLL_MULT_13 (266 << 12)
387#define MIII_DPLL_DIV_13 (12 << 8)
388#define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
389 MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
390 MX_APLLS_CLIKIN_13
391
392/* PRCM VII (boot bypass) */
393#define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
394#define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
395
396/* High and low operation value */
397#define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
398#define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
399
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400/* MPU speed defines */
401#define S12M 12000000
402#define S13M 13000000
403#define S19M 19200000
404#define S26M 26000000
405#define S100M 100000000
406#define S133M 133000000
407#define S150M 150000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200408#define S164M 164000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409#define S165M 165000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200410#define S199M 199000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000411#define S200M 200000000
412#define S266M 266000000
413#define S300M 300000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200414#define S329M 329000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000415#define S330M 330000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200416#define S399M 399000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000417#define S400M 400000000
418#define S532M 532000000
419#define S600M 600000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200420#define S658M 658000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421#define S660M 660000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200422#define S798M 798000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000423
424/*-------------------------------------------------------------------------
425 * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
426 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
427 * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
428 * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
429 *
430 * Filling in table based on H4 boards and 2430-SDPs variants available.
431 * There are quite a few more rates combinations which could be defined.
432 *
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100433 * When multiple values are defined the start up will try and choose the
Tony Lindgren046d6b22005-11-10 14:26:52 +0000434 * fastest one. If a 'fast' value is defined, then automatically, the /2
435 * one should be included as it can be used. Generally having more that
436 * one fast set does not make sense, as static timings need to be changed
437 * to change the set. The exception is the bypass setting which is
438 * availble for low power bypass.
439 *
440 * Note: This table needs to be sorted, fastest to slowest.
441 *-------------------------------------------------------------------------*/
442static struct prcm_config rate_table[] = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200443 /* PRCM I - FAST */
444 {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
445 RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
446 RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
447 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
448 RATE_IN_242X},
449
Tony Lindgren046d6b22005-11-10 14:26:52 +0000450 /* PRCM II - FAST */
451 {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
452 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
453 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200454 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000455 RATE_IN_242X},
456
457 {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
458 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
459 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200460 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000461 RATE_IN_242X},
462
463 /* PRCM III - FAST */
464 {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
465 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
466 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200467 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000468 RATE_IN_242X},
469
470 {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
471 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
472 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200473 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000474 RATE_IN_242X},
475
476 /* PRCM II - SLOW */
477 {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
478 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
479 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200480 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000481 RATE_IN_242X},
482
483 {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
484 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
485 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200486 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000487 RATE_IN_242X},
488
489 /* PRCM III - SLOW */
490 {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
491 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
492 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200493 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000494 RATE_IN_242X},
495
496 {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
497 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
498 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200499 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000500 RATE_IN_242X},
501
502 /* PRCM-VII (boot-bypass) */
503 {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
504 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
505 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200506 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000507 RATE_IN_242X},
508
509 /* PRCM-VII (boot-bypass) */
510 {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
511 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
512 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200513 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000514 RATE_IN_242X},
515
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200516 /* PRCM #4 - ratio2 (ES2.1) - FAST */
517 {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000518 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200519 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000520 MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200521 SDRC_RFR_CTRL_133MHz,
522 RATE_IN_243X},
523
524 /* PRCM #2 - ratio1 (ES2) - FAST */
525 {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
526 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
527 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
528 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
529 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000530 RATE_IN_243X},
531
532 /* PRCM #5a - ratio1 - FAST */
533 {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
534 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
535 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
536 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200537 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000538 RATE_IN_243X},
539
540 /* PRCM #5b - ratio1 - FAST */
541 {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
542 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
543 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
544 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200545 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000546 RATE_IN_243X},
547
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200548 /* PRCM #4 - ratio1 (ES2.1) - SLOW */
549 {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000550 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200551 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000552 MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200553 SDRC_RFR_CTRL_133MHz,
554 RATE_IN_243X},
555
556 /* PRCM #2 - ratio1 (ES2) - SLOW */
557 {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
558 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
559 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
560 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
561 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000562 RATE_IN_243X},
563
564 /* PRCM #5a - ratio1 - SLOW */
565 {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
566 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
567 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
568 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200569 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000570 RATE_IN_243X},
571
572 /* PRCM #5b - ratio1 - SLOW*/
573 {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
574 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
575 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
576 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200577 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000578 RATE_IN_243X},
579
580 /* PRCM-boot/bypass */
581 {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
582 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
583 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
584 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200585 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000586 RATE_IN_243X},
587
588 /* PRCM-boot/bypass */
589 {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
590 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
591 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
592 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200593 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000594 RATE_IN_243X},
595
596 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
597};
598
599/*-------------------------------------------------------------------------
600 * 24xx clock tree.
601 *
602 * NOTE:In many cases here we are assigning a 'default' parent. In many
603 * cases the parent is selectable. The get/set parent calls will also
604 * switch sources.
605 *
606 * Many some clocks say always_enabled, but they can be auto idled for
607 * power savings. They will always be available upon clock request.
608 *
609 * Several sources are given initial rates which may be wrong, this will
610 * be fixed up in the init func.
611 *
612 * Things are broadly separated below by clock domains. It is
613 * noteworthy that most periferals have dependencies on multiple clock
614 * domains. Many get their interface clocks from the L4 domain, but get
615 * functional clocks from fixed sources or other core domain derived
616 * clocks.
617 *-------------------------------------------------------------------------*/
618
619/* Base external input clocks */
620static struct clk func_32k_ck = {
621 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +0000622 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623 .rate = 32000,
Russell King3f0a8202009-01-31 10:05:51 +0000624 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300625 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000626};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200627
Paul Walmsleyf2480762009-04-23 21:11:10 -0600628static struct clk secure_32k_ck = {
629 .name = "secure_32k_ck",
630 .ops = &clkops_null,
631 .rate = 32768,
632 .flags = RATE_FIXED,
633 .clkdm_name = "wkup_clkdm",
634};
635
Tony Lindgren046d6b22005-11-10 14:26:52 +0000636/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
637static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
638 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +0000639 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300640 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200641 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000642};
643
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300644/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
646 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +0000647 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300649 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000650 .recalc = &omap2_sys_clk_recalc,
651};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200652
Tony Lindgren046d6b22005-11-10 14:26:52 +0000653static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
654 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +0000655 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000656 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +0000657 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300658 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000659};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200660
Tony Lindgren046d6b22005-11-10 14:26:52 +0000661/*
662 * Analog domain root source clocks
663 */
664
665/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200666/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
667 * deal with this
668 */
669
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300670static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200671 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
672 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
673 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000674 .clk_bypass = &sys_ck,
675 .clk_ref = &sys_ck,
676 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
677 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300678 .max_multiplier = 1024,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700679 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300680 .max_divider = 16,
681 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200682};
683
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300684/*
685 * XXX Cannot add round_rate here yet, as this is still a composite clock,
686 * not just a DPLL
687 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000688static struct clk dpll_ck = {
689 .name = "dpll_ck",
Russell King897dcde2008-11-04 16:35:03 +0000690 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000691 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200692 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300693 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300694 .recalc = &omap2_dpllcore_recalc,
695 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000696};
697
698static struct clk apll96_ck = {
699 .name = "apll96_ck",
Russell King548d8492008-11-04 14:02:46 +0000700 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000701 .parent = &sys_ck,
702 .rate = 96000000,
Russell King3f0a8202009-01-31 10:05:51 +0000703 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300704 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200705 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
706 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000707};
708
709static struct clk apll54_ck = {
710 .name = "apll54_ck",
Russell King548d8492008-11-04 14:02:46 +0000711 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000712 .parent = &sys_ck,
713 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +0000714 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300715 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200716 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
717 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000718};
719
720/*
721 * PRCM digital base sources
722 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200723
724/* func_54m_ck */
725
726static const struct clksel_rate func_54m_apll54_rates[] = {
727 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
728 { .div = 0 },
729};
730
731static const struct clksel_rate func_54m_alt_rates[] = {
732 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
733 { .div = 0 },
734};
735
736static const struct clksel func_54m_clksel[] = {
737 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
738 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
739 { .parent = NULL },
740};
741
Tony Lindgren046d6b22005-11-10 14:26:52 +0000742static struct clk func_54m_ck = {
743 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000744 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000745 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300746 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200747 .init = &omap2_init_clksel_parent,
748 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
749 .clksel_mask = OMAP24XX_54M_SOURCE,
750 .clksel = func_54m_clksel,
751 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000752};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200753
Tony Lindgren046d6b22005-11-10 14:26:52 +0000754static struct clk core_ck = {
755 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000756 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000757 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300758 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200759 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000760};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200761
762/* func_96m_ck */
763static const struct clksel_rate func_96m_apll96_rates[] = {
764 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
765 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000766};
767
Paul Walmsleye32744b2008-03-18 15:47:55 +0200768static const struct clksel_rate func_96m_alt_rates[] = {
769 { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
770 { .div = 0 },
771};
772
773static const struct clksel func_96m_clksel[] = {
774 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
775 { .parent = &alt_ck, .rates = func_96m_alt_rates },
776 { .parent = NULL }
777};
778
779/* The parent of this clock is not selectable on 2420. */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000780static struct clk func_96m_ck = {
781 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000782 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000783 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300784 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200785 .init = &omap2_init_clksel_parent,
786 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
787 .clksel_mask = OMAP2430_96M_SOURCE,
788 .clksel = func_96m_clksel,
789 .recalc = &omap2_clksel_recalc,
790 .round_rate = &omap2_clksel_round_rate,
791 .set_rate = &omap2_clksel_set_rate
792};
793
794/* func_48m_ck */
795
796static const struct clksel_rate func_48m_apll96_rates[] = {
797 { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
798 { .div = 0 },
799};
800
801static const struct clksel_rate func_48m_alt_rates[] = {
802 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
803 { .div = 0 },
804};
805
806static const struct clksel func_48m_clksel[] = {
807 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
808 { .parent = &alt_ck, .rates = func_48m_alt_rates },
809 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000810};
811
812static struct clk func_48m_ck = {
813 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000814 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000815 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300816 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200817 .init = &omap2_init_clksel_parent,
818 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
819 .clksel_mask = OMAP24XX_48M_SOURCE,
820 .clksel = func_48m_clksel,
821 .recalc = &omap2_clksel_recalc,
822 .round_rate = &omap2_clksel_round_rate,
823 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000824};
825
826static struct clk func_12m_ck = {
827 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000828 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000829 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200830 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300831 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200832 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000833};
834
835/* Secure timer, only available in secure mode */
836static struct clk wdt1_osc_ck = {
837 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000838 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000839 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200840 .recalc = &followparent_recalc,
841};
842
843/*
844 * The common_clkout* clksel_rate structs are common to
845 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
846 * sys_clkout2_* are 2420-only, so the
847 * clksel_rate flags fields are inaccurate for those clocks. This is
848 * harmless since access to those clocks are gated by the struct clk
849 * flags fields, which mark them as 2420-only.
850 */
851static const struct clksel_rate common_clkout_src_core_rates[] = {
852 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
853 { .div = 0 }
854};
855
856static const struct clksel_rate common_clkout_src_sys_rates[] = {
857 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
858 { .div = 0 }
859};
860
861static const struct clksel_rate common_clkout_src_96m_rates[] = {
862 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
863 { .div = 0 }
864};
865
866static const struct clksel_rate common_clkout_src_54m_rates[] = {
867 { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
868 { .div = 0 }
869};
870
871static const struct clksel common_clkout_src_clksel[] = {
872 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
873 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
874 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
875 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
876 { .parent = NULL }
877};
878
879static struct clk sys_clkout_src = {
880 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000881 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200882 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300883 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200884 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
885 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
886 .init = &omap2_init_clksel_parent,
887 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
888 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
889 .clksel = common_clkout_src_clksel,
890 .recalc = &omap2_clksel_recalc,
891 .round_rate = &omap2_clksel_round_rate,
892 .set_rate = &omap2_clksel_set_rate
893};
894
895static const struct clksel_rate common_clkout_rates[] = {
896 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
897 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
898 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
899 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
900 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
901 { .div = 0 },
902};
903
904static const struct clksel sys_clkout_clksel[] = {
905 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
906 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000907};
908
909static struct clk sys_clkout = {
910 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000911 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200912 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300913 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200914 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
915 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
916 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000917 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200918 .round_rate = &omap2_clksel_round_rate,
919 .set_rate = &omap2_clksel_set_rate
920};
921
922/* In 2430, new in 2420 ES2 */
923static struct clk sys_clkout2_src = {
924 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000925 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200926 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300927 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200928 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
929 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
930 .init = &omap2_init_clksel_parent,
931 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
932 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
933 .clksel = common_clkout_src_clksel,
934 .recalc = &omap2_clksel_recalc,
935 .round_rate = &omap2_clksel_round_rate,
936 .set_rate = &omap2_clksel_set_rate
937};
938
939static const struct clksel sys_clkout2_clksel[] = {
940 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
941 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000942};
943
944/* In 2430, new in 2420 ES2 */
945static struct clk sys_clkout2 = {
946 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000947 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200948 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300949 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200950 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
951 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
952 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000953 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200954 .round_rate = &omap2_clksel_round_rate,
955 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000956};
957
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100958static struct clk emul_ck = {
959 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000960 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100961 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300962 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200963 .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
964 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
965 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100966
967};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200968
Tony Lindgren046d6b22005-11-10 14:26:52 +0000969/*
970 * MPU clock domain
971 * Clocks:
972 * MPU_FCLK, MPU_ICLK
973 * INT_M_FCLK, INT_M_I_CLK
974 *
975 * - Individual clocks are hardware managed.
976 * - Base divider comes from: CM_CLKSEL_MPU
977 *
978 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200979static const struct clksel_rate mpu_core_rates[] = {
980 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
981 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
982 { .div = 4, .val = 4, .flags = RATE_IN_242X },
983 { .div = 6, .val = 6, .flags = RATE_IN_242X },
984 { .div = 8, .val = 8, .flags = RATE_IN_242X },
985 { .div = 0 },
986};
987
988static const struct clksel mpu_clksel[] = {
989 { .parent = &core_ck, .rates = mpu_core_rates },
990 { .parent = NULL }
991};
992
Tony Lindgren046d6b22005-11-10 14:26:52 +0000993static struct clk mpu_ck = { /* Control cpu */
994 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000995 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000996 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +0000997 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300998 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200999 .init = &omap2_init_clksel_parent,
1000 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
1001 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001002 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001003 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001004 .round_rate = &omap2_clksel_round_rate,
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001005 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001006};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001007
Tony Lindgren046d6b22005-11-10 14:26:52 +00001008/*
1009 * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
1010 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +02001011 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001012 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +02001013 *
Tony Lindgren046d6b22005-11-10 14:26:52 +00001014 * Won't be too specific here. The core clock comes into this block
1015 * it is divided then tee'ed. One branch goes directly to xyz enable
1016 * controls. The other branch gets further divided by 2 then possibly
1017 * routed into a synchronizer and out of clocks abc.
1018 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001019static const struct clksel_rate dsp_fck_core_rates[] = {
1020 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1021 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1022 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1023 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1024 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1025 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1026 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1027 { .div = 0 },
1028};
1029
1030static const struct clksel dsp_fck_clksel[] = {
1031 { .parent = &core_ck, .rates = dsp_fck_core_rates },
1032 { .parent = NULL }
1033};
1034
Tony Lindgren046d6b22005-11-10 14:26:52 +00001035static struct clk dsp_fck = {
1036 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001037 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001038 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001039 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001040 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001041 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1042 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
1043 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1044 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
1045 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001046 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001047 .round_rate = &omap2_clksel_round_rate,
1048 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001049};
1050
Paul Walmsleye32744b2008-03-18 15:47:55 +02001051/* DSP interface clock */
1052static const struct clksel_rate dsp_irate_ick_rates[] = {
1053 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1054 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1055 { .div = 3, .val = 3, .flags = RATE_IN_243X },
1056 { .div = 0 },
1057};
1058
1059static const struct clksel dsp_irate_ick_clksel[] = {
1060 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
1061 { .parent = NULL }
1062};
1063
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001064/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001065static struct clk dsp_irate_ick = {
1066 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +00001067 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001068 .parent = &dsp_fck,
Russell King8ad8ff62009-01-19 15:27:29 +00001069 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001070 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1071 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
1072 .clksel = dsp_irate_ick_clksel,
1073 .recalc = &omap2_clksel_recalc,
1074 .round_rate = &omap2_clksel_round_rate,
1075 .set_rate = &omap2_clksel_set_rate
1076};
1077
1078/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001079static struct clk dsp_ick = {
1080 .name = "dsp_ick", /* apparently ipi and isp */
Russell Kingb36ee722008-11-04 17:59:52 +00001081 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001082 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001083 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001084 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
1085 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
1086};
1087
1088/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
1089static struct clk iva2_1_ick = {
1090 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001091 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001092 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001093 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001094 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1095 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001096};
1097
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001098/*
1099 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
1100 * the C54x, but which is contained in the DSP powerdomain. Does not
1101 * exist on later OMAPs.
1102 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001103static struct clk iva1_ifck = {
1104 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001105 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001106 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001107 .flags = CONFIG_PARTICIPANT | DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001108 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001109 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1110 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
1111 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1112 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
1113 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001114 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001115 .round_rate = &omap2_clksel_round_rate,
1116 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001117};
1118
1119/* IVA1 mpu/int/i/f clocks are /2 of parent */
1120static struct clk iva1_mpu_int_ifck = {
1121 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001122 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001123 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001124 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001125 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1126 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
1127 .fixed_div = 2,
1128 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001129};
1130
1131/*
1132 * L3 clock domain
1133 * L3 clocks are used for both interface and functional clocks to
1134 * multiple entities. Some of these clocks are completely managed
1135 * by hardware, and some others allow software control. Hardware
1136 * managed ones general are based on directly CLK_REQ signals and
1137 * various auto idle settings. The functional spec sets many of these
1138 * as 'tie-high' for their enables.
1139 *
1140 * I-CLOCKS:
1141 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
1142 * CAM, HS-USB.
1143 * F-CLOCK
1144 * SSI.
1145 *
1146 * GPMC memories and SDRC have timing and clock sensitive registers which
1147 * may very well need notification when the clock changes. Currently for low
1148 * operating points, these are taken care of in sleep.S.
1149 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001150static const struct clksel_rate core_l3_core_rates[] = {
1151 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1152 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1153 { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
1154 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1155 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1156 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1157 { .div = 16, .val = 16, .flags = RATE_IN_242X },
1158 { .div = 0 }
1159};
1160
1161static const struct clksel core_l3_clksel[] = {
1162 { .parent = &core_ck, .rates = core_l3_core_rates },
1163 { .parent = NULL }
1164};
1165
Tony Lindgren046d6b22005-11-10 14:26:52 +00001166static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
1167 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +00001168 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001169 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001170 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001171 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001172 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1173 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
1174 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001175 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001176 .round_rate = &omap2_clksel_round_rate,
1177 .set_rate = &omap2_clksel_set_rate
1178};
1179
1180/* usb_l4_ick */
1181static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
1182 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1183 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1184 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1185 { .div = 0 }
1186};
1187
1188static const struct clksel usb_l4_ick_clksel[] = {
1189 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
1190 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +00001191};
1192
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001193/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001194static struct clk usb_l4_ick = { /* FS-USB interface clock */
1195 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001196 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001197 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001198 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001199 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001200 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1201 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1202 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1203 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
1204 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001205 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001206 .round_rate = &omap2_clksel_round_rate,
1207 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208};
1209
1210/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001211 * L4 clock management domain
1212 *
1213 * This domain contains lots of interface clocks from the L4 interface, some
1214 * functional clocks. Fixed APLL functional source clocks are managed in
1215 * this domain.
1216 */
1217static const struct clksel_rate l4_core_l3_rates[] = {
1218 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1219 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1220 { .div = 0 }
1221};
1222
1223static const struct clksel l4_clksel[] = {
1224 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
1225 { .parent = NULL }
1226};
1227
1228static struct clk l4_ck = { /* used both as an ick and fck */
1229 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +00001230 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001231 .parent = &core_l3_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001232 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001233 .clkdm_name = "core_l4_clkdm",
1234 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1235 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
1236 .clksel = l4_clksel,
1237 .recalc = &omap2_clksel_recalc,
1238 .round_rate = &omap2_clksel_round_rate,
1239 .set_rate = &omap2_clksel_set_rate
1240};
1241
1242/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001243 * SSI is in L3 management domain, its direct parent is core not l3,
1244 * many core power domain entities are grouped into the L3 clock
1245 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001246 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001247 *
1248 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
1249 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001250static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
1251 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1252 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1253 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1254 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1255 { .div = 5, .val = 5, .flags = RATE_IN_243X },
1256 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1257 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1258 { .div = 0 }
1259};
1260
1261static const struct clksel ssi_ssr_sst_fck_clksel[] = {
1262 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
1263 { .parent = NULL }
1264};
1265
Tony Lindgren046d6b22005-11-10 14:26:52 +00001266static struct clk ssi_ssr_sst_fck = {
1267 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001268 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001269 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001270 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001271 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001272 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1273 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1274 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1275 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
1276 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001277 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001278 .round_rate = &omap2_clksel_round_rate,
1279 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001280};
1281
Paul Walmsley9299fd82009-01-27 19:12:54 -07001282/*
1283 * Presumably this is the same as SSI_ICLK.
1284 * TRM contradicts itself on what clockdomain SSI_ICLK is in
1285 */
1286static struct clk ssi_l4_ick = {
1287 .name = "ssi_l4_ick",
1288 .ops = &clkops_omap2_dflt_wait,
1289 .parent = &l4_ck,
1290 .clkdm_name = "core_l4_clkdm",
1291 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1292 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1293 .recalc = &followparent_recalc,
1294};
1295
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001296
Tony Lindgren046d6b22005-11-10 14:26:52 +00001297/*
1298 * GFX clock domain
1299 * Clocks:
1300 * GFX_FCLK, GFX_ICLK
1301 * GFX_CG1(2d), GFX_CG2(3d)
1302 *
1303 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
1304 * The 2d and 3d clocks run at a hardware determined
1305 * divided value of fclk.
1306 *
1307 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001308/* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
1309
1310/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
1311static const struct clksel gfx_fck_clksel[] = {
1312 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
1313 { .parent = NULL },
1314};
1315
Tony Lindgren046d6b22005-11-10 14:26:52 +00001316static struct clk gfx_3d_fck = {
1317 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001318 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001319 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001320 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001321 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1322 .enable_bit = OMAP24XX_EN_3D_SHIFT,
1323 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1324 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1325 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001326 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001327 .round_rate = &omap2_clksel_round_rate,
1328 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001329};
1330
1331static struct clk gfx_2d_fck = {
1332 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001333 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001334 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001335 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001336 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1337 .enable_bit = OMAP24XX_EN_2D_SHIFT,
1338 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1339 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1340 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001341 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001342 .round_rate = &omap2_clksel_round_rate,
1343 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001344};
1345
1346static struct clk gfx_ick = {
1347 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +00001348 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001349 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001350 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001351 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1352 .enable_bit = OMAP_EN_GFX_SHIFT,
1353 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001354};
1355
1356/*
1357 * Modem clock domain (2430)
1358 * CLOCKS:
1359 * MDM_OSC_CLK
1360 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +02001361 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +00001362 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001363static const struct clksel_rate mdm_ick_core_rates[] = {
1364 { .div = 1, .val = 1, .flags = RATE_IN_243X },
1365 { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
1366 { .div = 6, .val = 6, .flags = RATE_IN_243X },
1367 { .div = 9, .val = 9, .flags = RATE_IN_243X },
1368 { .div = 0 }
1369};
1370
1371static const struct clksel mdm_ick_clksel[] = {
1372 { .parent = &core_ck, .rates = mdm_ick_core_rates },
1373 { .parent = NULL }
1374};
1375
Tony Lindgren046d6b22005-11-10 14:26:52 +00001376static struct clk mdm_ick = { /* used both as a ick and fck */
1377 .name = "mdm_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001378 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001379 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001380 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001381 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001382 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
1383 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
1384 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
1385 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
1386 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001387 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001388 .round_rate = &omap2_clksel_round_rate,
1389 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001390};
1391
1392static struct clk mdm_osc_ck = {
1393 .name = "mdm_osc_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001394 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001395 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001396 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001397 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
1398 .enable_bit = OMAP2430_EN_OSC_SHIFT,
1399 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001400};
1401
1402/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001403 * DSS clock domain
1404 * CLOCKs:
1405 * DSS_L4_ICLK, DSS_L3_ICLK,
1406 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
1407 *
1408 * DSS is both initiator and target.
1409 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001410/* XXX Add RATE_NOT_VALIDATED */
1411
1412static const struct clksel_rate dss1_fck_sys_rates[] = {
1413 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1414 { .div = 0 }
1415};
1416
1417static const struct clksel_rate dss1_fck_core_rates[] = {
1418 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1419 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1420 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1421 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1422 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
1423 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1424 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
1425 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
1426 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
1427 { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
1428 { .div = 0 }
1429};
1430
1431static const struct clksel dss1_fck_clksel[] = {
1432 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
1433 { .parent = &core_ck, .rates = dss1_fck_core_rates },
1434 { .parent = NULL },
1435};
1436
Tony Lindgren046d6b22005-11-10 14:26:52 +00001437static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
1438 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001439 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001440 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001441 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001442 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1443 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1444 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001445};
1446
1447static struct clk dss1_fck = {
1448 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001449 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001450 .parent = &core_ck, /* Core or sys */
Russell King8ad8ff62009-01-19 15:27:29 +00001451 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001452 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001453 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1454 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1455 .init = &omap2_init_clksel_parent,
1456 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1457 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
1458 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001459 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001460 .round_rate = &omap2_clksel_round_rate,
1461 .set_rate = &omap2_clksel_set_rate
1462};
1463
1464static const struct clksel_rate dss2_fck_sys_rates[] = {
1465 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1466 { .div = 0 }
1467};
1468
1469static const struct clksel_rate dss2_fck_48m_rates[] = {
1470 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1471 { .div = 0 }
1472};
1473
1474static const struct clksel dss2_fck_clksel[] = {
1475 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
1476 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
1477 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001478};
1479
1480static struct clk dss2_fck = { /* Alt clk used in power management */
1481 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001482 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001483 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Russell King8ad8ff62009-01-19 15:27:29 +00001484 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001485 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001486 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1487 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
1488 .init = &omap2_init_clksel_parent,
1489 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1490 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
1491 .clksel = dss2_fck_clksel,
1492 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001493};
1494
1495static struct clk dss_54m_fck = { /* Alt clk used in power management */
1496 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +00001497 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001498 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001499 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001500 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1501 .enable_bit = OMAP24XX_EN_TV_SHIFT,
1502 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001503};
1504
1505/*
1506 * CORE power domain ICLK & FCLK defines.
1507 * Many of the these can have more than one possible parent. Entries
1508 * here will likely have an L4 interface parent, and may have multiple
1509 * functional clock parents.
1510 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001511static const struct clksel_rate gpt_alt_rates[] = {
1512 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1513 { .div = 0 }
1514};
1515
1516static const struct clksel omap24xx_gpt_clksel[] = {
1517 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
1518 { .parent = &sys_ck, .rates = gpt_sys_rates },
1519 { .parent = &alt_ck, .rates = gpt_alt_rates },
1520 { .parent = NULL },
1521};
1522
Tony Lindgren046d6b22005-11-10 14:26:52 +00001523static struct clk gpt1_ick = {
1524 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001525 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001526 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001527 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001528 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1529 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1530 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001531};
1532
1533static struct clk gpt1_fck = {
1534 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001535 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001536 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001537 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001538 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1539 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1540 .init = &omap2_init_clksel_parent,
1541 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
1542 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
1543 .clksel = omap24xx_gpt_clksel,
1544 .recalc = &omap2_clksel_recalc,
1545 .round_rate = &omap2_clksel_round_rate,
1546 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001547};
1548
1549static struct clk gpt2_ick = {
1550 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001551 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001552 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001553 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001554 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1555 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1556 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557};
1558
1559static struct clk gpt2_fck = {
1560 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001561 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001562 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001563 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001564 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1565 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1566 .init = &omap2_init_clksel_parent,
1567 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1568 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
1569 .clksel = omap24xx_gpt_clksel,
1570 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001571};
1572
1573static struct clk gpt3_ick = {
1574 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001575 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001576 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001577 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001578 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1579 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1580 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001581};
1582
1583static struct clk gpt3_fck = {
1584 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001585 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001586 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001587 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001588 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1589 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1590 .init = &omap2_init_clksel_parent,
1591 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1592 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
1593 .clksel = omap24xx_gpt_clksel,
1594 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001595};
1596
1597static struct clk gpt4_ick = {
1598 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001599 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001600 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001601 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001602 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1603 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1604 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001605};
1606
1607static struct clk gpt4_fck = {
1608 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001609 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001610 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001611 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001612 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1613 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1614 .init = &omap2_init_clksel_parent,
1615 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1616 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
1617 .clksel = omap24xx_gpt_clksel,
1618 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001619};
1620
1621static struct clk gpt5_ick = {
1622 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001623 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001624 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001625 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001626 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1627 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1628 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001629};
1630
1631static struct clk gpt5_fck = {
1632 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001633 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001634 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001635 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001636 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1637 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1638 .init = &omap2_init_clksel_parent,
1639 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1640 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
1641 .clksel = omap24xx_gpt_clksel,
1642 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001643};
1644
1645static struct clk gpt6_ick = {
1646 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001647 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001648 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001649 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1651 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1652 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001653};
1654
1655static struct clk gpt6_fck = {
1656 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001657 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001658 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001659 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001660 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1661 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1662 .init = &omap2_init_clksel_parent,
1663 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1664 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
1665 .clksel = omap24xx_gpt_clksel,
1666 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001667};
1668
1669static struct clk gpt7_ick = {
1670 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001671 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001672 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001673 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1674 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1675 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001676};
1677
1678static struct clk gpt7_fck = {
1679 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001680 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001681 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001682 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001683 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1684 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1685 .init = &omap2_init_clksel_parent,
1686 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1687 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1688 .clksel = omap24xx_gpt_clksel,
1689 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001690};
1691
1692static struct clk gpt8_ick = {
1693 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001694 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001695 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001696 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001697 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1698 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1699 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001700};
1701
1702static struct clk gpt8_fck = {
1703 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001704 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001705 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001706 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001707 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1708 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1709 .init = &omap2_init_clksel_parent,
1710 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1711 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1712 .clksel = omap24xx_gpt_clksel,
1713 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001714};
1715
1716static struct clk gpt9_ick = {
1717 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001718 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001719 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001720 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001721 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1722 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1723 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001724};
1725
1726static struct clk gpt9_fck = {
1727 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001728 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001729 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001730 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001731 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1732 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1733 .init = &omap2_init_clksel_parent,
1734 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1735 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1736 .clksel = omap24xx_gpt_clksel,
1737 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738};
1739
1740static struct clk gpt10_ick = {
1741 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001742 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001743 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001744 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001745 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1746 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1747 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001748};
1749
1750static struct clk gpt10_fck = {
1751 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001752 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001753 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001754 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001755 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1756 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1757 .init = &omap2_init_clksel_parent,
1758 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1759 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1760 .clksel = omap24xx_gpt_clksel,
1761 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001762};
1763
1764static struct clk gpt11_ick = {
1765 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001766 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001767 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001768 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001769 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1770 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1771 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001772};
1773
1774static struct clk gpt11_fck = {
1775 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001776 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001777 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001778 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001779 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1780 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1781 .init = &omap2_init_clksel_parent,
1782 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1783 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1784 .clksel = omap24xx_gpt_clksel,
1785 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001786};
1787
1788static struct clk gpt12_ick = {
1789 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001790 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001791 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001792 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001793 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1794 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1795 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001796};
1797
1798static struct clk gpt12_fck = {
1799 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001800 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001801 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001802 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001803 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1804 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1805 .init = &omap2_init_clksel_parent,
1806 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1807 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1808 .clksel = omap24xx_gpt_clksel,
1809 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001810};
1811
1812static struct clk mcbsp1_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001813 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001814 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001815 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001816 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001817 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001818 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1819 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1820 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001821};
1822
1823static struct clk mcbsp1_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001824 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001825 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001826 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001827 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001828 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001829 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1830 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1831 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001832};
1833
1834static struct clk mcbsp2_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001835 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001836 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001837 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001838 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001839 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001840 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1841 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1842 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001843};
1844
1845static struct clk mcbsp2_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001846 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001847 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001848 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001849 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001850 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001851 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1852 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1853 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001854};
1855
1856static struct clk mcbsp3_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001857 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001858 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001859 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001860 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001861 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001862 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1863 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1864 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001865};
1866
1867static struct clk mcbsp3_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001868 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001869 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001870 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001871 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001872 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001873 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1874 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1875 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001876};
1877
1878static struct clk mcbsp4_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001879 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001880 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001881 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001882 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001883 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001884 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1885 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1886 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001887};
1888
1889static struct clk mcbsp4_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001890 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001891 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001892 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001893 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001894 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001895 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1896 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1897 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001898};
1899
1900static struct clk mcbsp5_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001901 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001902 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001903 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001904 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001905 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001906 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1907 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1908 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001909};
1910
1911static struct clk mcbsp5_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001912 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001913 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001914 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001915 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001916 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001917 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1918 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1919 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001920};
1921
1922static struct clk mcspi1_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001923 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001924 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001925 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001926 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001927 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001928 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1929 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1930 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001931};
1932
1933static struct clk mcspi1_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001934 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001935 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001936 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001937 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001938 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001939 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1940 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1941 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001942};
1943
1944static struct clk mcspi2_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001945 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001946 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001947 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001948 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001949 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001950 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1951 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1952 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001953};
1954
1955static struct clk mcspi2_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001956 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001957 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001958 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001959 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001960 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001961 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1962 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1963 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001964};
1965
1966static struct clk mcspi3_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001967 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001968 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001969 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001970 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001971 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001972 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1973 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1974 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001975};
1976
1977static struct clk mcspi3_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001978 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001979 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001980 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001981 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001982 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001983 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1984 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1985 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001986};
1987
1988static struct clk uart1_ick = {
1989 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001990 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001991 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001992 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001993 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1994 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1995 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001996};
1997
1998static struct clk uart1_fck = {
1999 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002000 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002001 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002002 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002003 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2004 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
2005 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002006};
2007
2008static struct clk uart2_ick = {
2009 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002010 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002011 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002012 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002013 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2014 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2015 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002016};
2017
2018static struct clk uart2_fck = {
2019 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002020 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002021 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002022 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002023 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2024 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2025 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002026};
2027
2028static struct clk uart3_ick = {
2029 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002030 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002031 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002032 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002033 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2034 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2035 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002036};
2037
2038static struct clk uart3_fck = {
2039 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002040 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002041 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002042 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002043 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2044 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2045 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002046};
2047
2048static struct clk gpios_ick = {
2049 .name = "gpios_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002050 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002051 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002052 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002053 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2054 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2055 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002056};
2057
2058static struct clk gpios_fck = {
2059 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002060 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002061 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002062 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002063 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2064 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2065 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002066};
2067
2068static struct clk mpu_wdt_ick = {
2069 .name = "mpu_wdt_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002070 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002071 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002072 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002073 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2074 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2075 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002076};
2077
2078static struct clk mpu_wdt_fck = {
2079 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002080 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002081 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002082 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002083 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2084 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2085 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002086};
2087
2088static struct clk sync_32k_ick = {
2089 .name = "sync_32k_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002090 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002091 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002092 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002093 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002094 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2095 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
2096 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002097};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002098
Tony Lindgren046d6b22005-11-10 14:26:52 +00002099static struct clk wdt1_ick = {
2100 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002101 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002102 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002103 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002104 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2105 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
2106 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002107};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002108
Tony Lindgren046d6b22005-11-10 14:26:52 +00002109static struct clk omapctrl_ick = {
2110 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002111 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002112 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002113 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002114 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002115 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2116 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
2117 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002118};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002119
Tony Lindgren046d6b22005-11-10 14:26:52 +00002120static struct clk icr_ick = {
2121 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002122 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002123 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002124 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002125 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2126 .enable_bit = OMAP2430_EN_ICR_SHIFT,
2127 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002128};
2129
2130static struct clk cam_ick = {
2131 .name = "cam_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002132 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002133 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002134 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002135 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2136 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2137 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002138};
2139
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002140/*
2141 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
2142 * split into two separate clocks, since the parent clocks are different
2143 * and the clockdomains are also different.
2144 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002145static struct clk cam_fck = {
2146 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002147 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002148 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002149 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002150 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2151 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2152 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002153};
2154
2155static struct clk mailboxes_ick = {
2156 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002157 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002158 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002159 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002160 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2161 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
2162 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002163};
2164
2165static struct clk wdt4_ick = {
2166 .name = "wdt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002167 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002168 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002169 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002170 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2171 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2172 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002173};
2174
2175static struct clk wdt4_fck = {
2176 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002177 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002178 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002179 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002180 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2181 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2182 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002183};
2184
2185static struct clk wdt3_ick = {
2186 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002187 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002188 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002189 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002190 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2191 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2192 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002193};
2194
2195static struct clk wdt3_fck = {
2196 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002197 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002198 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002199 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002200 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2201 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2202 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002203};
2204
2205static struct clk mspro_ick = {
2206 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002207 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002208 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002209 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002210 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2211 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2212 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002213};
2214
2215static struct clk mspro_fck = {
2216 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002217 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002218 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002219 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002220 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2221 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2222 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002223};
2224
2225static struct clk mmc_ick = {
2226 .name = "mmc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002227 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002228 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002229 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002230 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2231 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2232 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002233};
2234
2235static struct clk mmc_fck = {
2236 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002237 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002238 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002239 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002240 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2241 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2242 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002243};
2244
2245static struct clk fac_ick = {
2246 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002247 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002248 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002249 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002250 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2251 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2252 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002253};
2254
2255static struct clk fac_fck = {
2256 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002257 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002258 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002259 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002260 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2261 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2262 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002263};
2264
2265static struct clk eac_ick = {
2266 .name = "eac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002267 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002268 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002269 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002270 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2271 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2272 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002273};
2274
2275static struct clk eac_fck = {
2276 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002277 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002278 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002279 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002280 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2281 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2282 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002283};
2284
2285static struct clk hdq_ick = {
2286 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002287 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002288 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002289 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002290 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2291 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2292 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002293};
2294
2295static struct clk hdq_fck = {
2296 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002297 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002298 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002299 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002300 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2301 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2302 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002303};
2304
2305static struct clk i2c2_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002306 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002307 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002308 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002309 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002310 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002311 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2312 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2313 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002314};
2315
2316static struct clk i2c2_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002317 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002318 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002319 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002320 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002321 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002322 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2323 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2324 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002325};
2326
2327static struct clk i2chs2_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002328 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002329 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002330 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002331 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002332 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002333 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2334 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
2335 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002336};
2337
2338static struct clk i2c1_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002339 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002340 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002341 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002342 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002343 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002344 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2345 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2346 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002347};
2348
2349static struct clk i2c1_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002350 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002351 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002352 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002353 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002354 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002355 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2356 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2357 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002358};
2359
2360static struct clk i2chs1_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002361 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002362 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002363 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002364 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002365 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002366 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2367 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
2368 .recalc = &followparent_recalc,
2369};
2370
2371static struct clk gpmc_fck = {
2372 .name = "gpmc_fck",
Russell King897dcde2008-11-04 16:35:03 +00002373 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002374 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002375 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002376 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002377 .recalc = &followparent_recalc,
2378};
2379
2380static struct clk sdma_fck = {
2381 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00002382 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002383 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002384 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002385 .recalc = &followparent_recalc,
2386};
2387
2388static struct clk sdma_ick = {
2389 .name = "sdma_ick",
Russell King897dcde2008-11-04 16:35:03 +00002390 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002391 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002392 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002393 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002394};
2395
2396static struct clk vlynq_ick = {
2397 .name = "vlynq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002398 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002399 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002400 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002401 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2402 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2403 .recalc = &followparent_recalc,
2404};
2405
2406static const struct clksel_rate vlynq_fck_96m_rates[] = {
2407 { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
2408 { .div = 0 }
2409};
2410
2411static const struct clksel_rate vlynq_fck_core_rates[] = {
2412 { .div = 1, .val = 1, .flags = RATE_IN_242X },
2413 { .div = 2, .val = 2, .flags = RATE_IN_242X },
2414 { .div = 3, .val = 3, .flags = RATE_IN_242X },
2415 { .div = 4, .val = 4, .flags = RATE_IN_242X },
2416 { .div = 6, .val = 6, .flags = RATE_IN_242X },
2417 { .div = 8, .val = 8, .flags = RATE_IN_242X },
2418 { .div = 9, .val = 9, .flags = RATE_IN_242X },
2419 { .div = 12, .val = 12, .flags = RATE_IN_242X },
2420 { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
2421 { .div = 18, .val = 18, .flags = RATE_IN_242X },
2422 { .div = 0 }
2423};
2424
2425static const struct clksel vlynq_fck_clksel[] = {
2426 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
2427 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
2428 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00002429};
2430
2431static struct clk vlynq_fck = {
2432 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002433 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002434 .parent = &func_96m_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002435 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002436 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002437 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2438 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2439 .init = &omap2_init_clksel_parent,
2440 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
2441 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
2442 .clksel = vlynq_fck_clksel,
2443 .recalc = &omap2_clksel_recalc,
2444 .round_rate = &omap2_clksel_round_rate,
2445 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00002446};
2447
2448static struct clk sdrc_ick = {
2449 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002450 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002451 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002452 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002453 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002454 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
2455 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
2456 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002457};
2458
2459static struct clk des_ick = {
2460 .name = "des_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002461 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002462 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002463 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002464 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2465 .enable_bit = OMAP24XX_EN_DES_SHIFT,
2466 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002467};
2468
2469static struct clk sha_ick = {
2470 .name = "sha_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002471 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002472 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002473 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002474 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2475 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
2476 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002477};
2478
2479static struct clk rng_ick = {
2480 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002481 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002482 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002483 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2485 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
2486 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002487};
2488
2489static struct clk aes_ick = {
2490 .name = "aes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002491 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002492 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002493 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002494 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2495 .enable_bit = OMAP24XX_EN_AES_SHIFT,
2496 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002497};
2498
2499static struct clk pka_ick = {
2500 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002501 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002502 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002503 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002504 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2505 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
2506 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002507};
2508
2509static struct clk usb_fck = {
2510 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002511 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002512 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002513 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002514 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2515 .enable_bit = OMAP24XX_EN_USB_SHIFT,
2516 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002517};
2518
2519static struct clk usbhs_ick = {
2520 .name = "usbhs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002521 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08002522 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002523 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002524 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2525 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
2526 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002527};
2528
2529static struct clk mmchs1_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002530 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002531 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002532 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002533 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002534 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2535 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2536 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002537};
2538
2539static struct clk mmchs1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002540 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002541 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002542 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002543 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002544 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2545 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2546 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002547};
2548
2549static struct clk mmchs2_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002550 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002551 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002552 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002553 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002554 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002555 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2556 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2557 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002558};
2559
2560static struct clk mmchs2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002561 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002562 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002563 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002564 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002565 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2566 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2567 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002568};
2569
2570static struct clk gpio5_ick = {
2571 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002572 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002573 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002574 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002575 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2576 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2577 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002578};
2579
2580static struct clk gpio5_fck = {
2581 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002582 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002583 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002584 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002585 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2586 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2587 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002588};
2589
2590static struct clk mdm_intc_ick = {
2591 .name = "mdm_intc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002592 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002593 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002594 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002595 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2596 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
2597 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002598};
2599
2600static struct clk mmchsdb1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002601 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002602 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002603 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002604 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002605 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2606 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
2607 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002608};
2609
2610static struct clk mmchsdb2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002611 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002612 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002613 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002614 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002615 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002616 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2617 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
2618 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002619};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002620
Tony Lindgren046d6b22005-11-10 14:26:52 +00002621/*
2622 * This clock is a composite clock which does entire set changes then
2623 * forces a rebalance. It keys on the MPU speed, but it really could
2624 * be any key speed part of a set in the rate table.
2625 *
2626 * to really change a set, you need memory table sets which get changed
2627 * in sram, pre-notifiers & post notifiers, changing the top set, without
2628 * having low level display recalc's won't work... this is why dpm notifiers
2629 * work, isr's off, walk a list of clocks already _off_ and not messing with
2630 * the bus.
2631 *
2632 * This clock should have no parent. It embodies the entire upper level
2633 * active set. A parent will mess up some of the init also.
2634 */
2635static struct clk virt_prcm_set = {
2636 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00002637 .ops = &clkops_null,
Russell King8ad8ff62009-01-19 15:27:29 +00002638 .flags = DELAYED_APP,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002639 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002640 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002641 .set_rate = &omap2_select_table_rate,
2642 .round_rate = &omap2_round_to_table_rate,
2643};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002644
Tony Lindgren046d6b22005-11-10 14:26:52 +00002645#endif
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002646