blob: ce437b639cf8c8d8bcfb18e505b9cd9bb833ca8c [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparde294aedc2010-02-19 13:54:58 +00002 * Copyright (C) 2005 - 2010 ServerEngines
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Sathya Perla8788fdc2009-07-27 22:52:03 +000021static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000022{
Sathya Perla8788fdc2009-07-27 22:52:03 +000023 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000024 u32 val = 0;
25
26 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
27 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perla8788fdc2009-07-27 22:52:03 +000028 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000029}
30
31/* To check if valid bit is set, check the entire word as we don't know
32 * the endianness of the data (old entry is host endian while a new entry is
33 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000034static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000035{
36 if (compl->flags != 0) {
37 compl->flags = le32_to_cpu(compl->flags);
38 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
39 return true;
40 } else {
41 return false;
42 }
43}
44
45/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000046static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000047{
48 compl->flags = 0;
49}
50
Sathya Perla8788fdc2009-07-27 22:52:03 +000051static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000052 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000053{
54 u16 compl_status, extd_status;
55
56 /* Just swap the status to host endian; mcc tag is opaquely copied
57 * from mcc_wrb */
58 be_dws_le_to_cpu(compl, 4);
59
60 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
61 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070062
63 if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
64 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
65 adapter->flash_status = compl_status;
66 complete(&adapter->flash_compl);
67 }
68
Sathya Perlab31c50a2009-09-17 10:30:13 -070069 if (compl_status == MCC_STATUS_SUCCESS) {
70 if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
71 struct be_cmd_resp_get_stats *resp =
72 adapter->stats.cmd.va;
73 be_dws_le_to_cpu(&resp->hw_stats,
74 sizeof(resp->hw_stats));
75 netdev_stats_update(adapter);
76 }
77 } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
79 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000080 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +000081 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
82 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070084 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000085}
86
Sathya Perlaa8f447b2009-06-18 00:10:27 +000087/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +000088static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +000089 struct be_async_event_link_state *evt)
90{
Sathya Perla8788fdc2009-07-27 22:52:03 +000091 be_link_status_update(adapter,
92 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447b2009-06-18 00:10:27 +000093}
94
95static inline bool is_link_state_evt(u32 trailer)
96{
97 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
98 ASYNC_TRAILER_EVENT_CODE_MASK) ==
99 ASYNC_EVENT_CODE_LINK_STATE);
100}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000101
Sathya Perlaefd2e402009-07-27 22:53:10 +0000102static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000104 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000105 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106
107 if (be_mcc_compl_is_new(compl)) {
108 queue_tail_inc(mcc_cq);
109 return compl;
110 }
111 return NULL;
112}
113
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000114void be_async_mcc_enable(struct be_adapter *adapter)
115{
116 spin_lock_bh(&adapter->mcc_cq_lock);
117
118 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
119 adapter->mcc_obj.rearm_cq = true;
120
121 spin_unlock_bh(&adapter->mcc_cq_lock);
122}
123
124void be_async_mcc_disable(struct be_adapter *adapter)
125{
126 adapter->mcc_obj.rearm_cq = false;
127}
128
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800129int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000130{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000131 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800132 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000133 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000134
Sathya Perla8788fdc2009-07-27 22:52:03 +0000135 spin_lock_bh(&adapter->mcc_cq_lock);
136 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000137 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
138 /* Interpret flags as an async trailer */
139 BUG_ON(!is_link_state_evt(compl->flags));
140
141 /* Interpret compl as a async link evt */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000142 be_async_link_state_process(adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000143 (struct be_async_event_link_state *) compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700144 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800145 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000146 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000147 }
148 be_mcc_compl_use(compl);
149 num++;
150 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151
Sathya Perla8788fdc2009-07-27 22:52:03 +0000152 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800153 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000154}
155
Sathya Perla6ac7b682009-06-18 00:05:54 +0000156/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000158{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700159#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800160 int i, num, status = 0;
161 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700162
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800163 for (i = 0; i < mcc_timeout; i++) {
164 num = be_process_mcc(adapter, &status);
165 if (num)
166 be_cq_notify(adapter, mcc_obj->cq.id,
167 mcc_obj->rearm_cq, num);
168
169 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000170 break;
171 udelay(100);
172 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700173 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000174 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700175 return -1;
176 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800177 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000178}
179
180/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700181static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000182{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000183 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700184 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000185}
186
Sathya Perla5f0b8492009-07-27 22:52:56 +0000187static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700188{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000189 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700190 u32 ready;
191
192 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000193 ready = ioread32(db);
194 if (ready == 0xffffffff) {
195 dev_err(&adapter->pdev->dev,
196 "pci slot disconnected\n");
197 return -1;
198 }
199
200 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700201 if (ready)
202 break;
203
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000204 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000205 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700206 return -1;
207 }
208
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000209 set_current_state(TASK_INTERRUPTIBLE);
210 schedule_timeout(msecs_to_jiffies(1));
211 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700212 } while (true);
213
214 return 0;
215}
216
217/*
218 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000219 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700220 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700221static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700222{
223 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700224 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000225 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
226 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700227 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000228 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700229
Sathya Perlacf588472010-02-14 21:22:01 +0000230 /* wait for ready to be set */
231 status = be_mbox_db_ready_wait(adapter, db);
232 if (status != 0)
233 return status;
234
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700235 val |= MPU_MAILBOX_DB_HI_MASK;
236 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
237 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
238 iowrite32(val, db);
239
240 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000241 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700242 if (status != 0)
243 return status;
244
245 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700246 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
247 val |= (u32)(mbox_mem->dma >> 4) << 2;
248 iowrite32(val, db);
249
Sathya Perla5f0b8492009-07-27 22:52:56 +0000250 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251 if (status != 0)
252 return status;
253
Sathya Perla5fb379e2009-06-18 00:02:59 +0000254 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000255 if (be_mcc_compl_is_new(compl)) {
256 status = be_mcc_compl_process(adapter, &mbox->compl);
257 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000258 if (status)
259 return status;
260 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000261 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700262 return -1;
263 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000264 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265}
266
Sathya Perla8788fdc2009-07-27 22:52:03 +0000267static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700268{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000269 u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270
271 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
272 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
273 return -1;
274 else
275 return 0;
276}
277
Sathya Perla8788fdc2009-07-27 22:52:03 +0000278int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700279{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000280 u16 stage;
281 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700282
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000283 do {
284 status = be_POST_stage_get(adapter, &stage);
285 if (status) {
286 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
287 stage);
288 return -1;
289 } else if (stage != POST_STAGE_ARMFW_RDY) {
290 set_current_state(TASK_INTERRUPTIBLE);
291 schedule_timeout(2 * HZ);
292 timeout += 2;
293 } else {
294 return 0;
295 }
Sathya Perlad938a702010-05-26 00:33:43 -0700296 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700297
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000298 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
299 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700300}
301
302static inline void *embedded_payload(struct be_mcc_wrb *wrb)
303{
304 return wrb->payload.embedded_payload;
305}
306
307static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
308{
309 return &wrb->payload.sgl[0];
310}
311
312/* Don't touch the hdr after it's prepared */
313static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000314 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700315{
316 if (embedded)
317 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
318 else
319 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
320 MCC_WRB_SGE_CNT_SHIFT;
321 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000322 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000323 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700324}
325
326/* Don't touch the hdr after it's prepared */
327static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
328 u8 subsystem, u8 opcode, int cmd_len)
329{
330 req_hdr->opcode = opcode;
331 req_hdr->subsystem = subsystem;
332 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000333 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700334}
335
336static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
337 struct be_dma_mem *mem)
338{
339 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
340 u64 dma = (u64)mem->dma;
341
342 for (i = 0; i < buf_pages; i++) {
343 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
344 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
345 dma += PAGE_SIZE_4K;
346 }
347}
348
349/* Converts interrupt delay in microseconds to multiplier value */
350static u32 eq_delay_to_mult(u32 usec_delay)
351{
352#define MAX_INTR_RATE 651042
353 const u32 round = 10;
354 u32 multiplier;
355
356 if (usec_delay == 0)
357 multiplier = 0;
358 else {
359 u32 interrupt_rate = 1000000 / usec_delay;
360 /* Max delay, corresponding to the lowest interrupt rate */
361 if (interrupt_rate == 0)
362 multiplier = 1023;
363 else {
364 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
365 multiplier /= interrupt_rate;
366 /* Round the multiplier to the closest value.*/
367 multiplier = (multiplier + round/2) / round;
368 multiplier = min(multiplier, (u32)1023);
369 }
370 }
371 return multiplier;
372}
373
Sathya Perlab31c50a2009-09-17 10:30:13 -0700374static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700375{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700376 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
377 struct be_mcc_wrb *wrb
378 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
379 memset(wrb, 0, sizeof(*wrb));
380 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381}
382
Sathya Perlab31c50a2009-09-17 10:30:13 -0700383static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000384{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700385 struct be_queue_info *mccq = &adapter->mcc_obj.q;
386 struct be_mcc_wrb *wrb;
387
Sathya Perla713d03942009-11-22 22:02:45 +0000388 if (atomic_read(&mccq->used) >= mccq->len) {
389 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
390 return NULL;
391 }
392
Sathya Perlab31c50a2009-09-17 10:30:13 -0700393 wrb = queue_head_node(mccq);
394 queue_head_inc(mccq);
395 atomic_inc(&mccq->used);
396 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000397 return wrb;
398}
399
Sathya Perla2243e2e2009-11-22 22:02:03 +0000400/* Tell fw we're about to start firing cmds by writing a
401 * special pattern across the wrb hdr; uses mbox
402 */
403int be_cmd_fw_init(struct be_adapter *adapter)
404{
405 u8 *wrb;
406 int status;
407
408 spin_lock(&adapter->mbox_lock);
409
410 wrb = (u8 *)wrb_from_mbox(adapter);
411 *wrb++ = 0xFF;
412 *wrb++ = 0x12;
413 *wrb++ = 0x34;
414 *wrb++ = 0xFF;
415 *wrb++ = 0xFF;
416 *wrb++ = 0x56;
417 *wrb++ = 0x78;
418 *wrb = 0xFF;
419
420 status = be_mbox_notify_wait(adapter);
421
422 spin_unlock(&adapter->mbox_lock);
423 return status;
424}
425
426/* Tell fw we're done with firing cmds by writing a
427 * special pattern across the wrb hdr; uses mbox
428 */
429int be_cmd_fw_clean(struct be_adapter *adapter)
430{
431 u8 *wrb;
432 int status;
433
Sathya Perlacf588472010-02-14 21:22:01 +0000434 if (adapter->eeh_err)
435 return -EIO;
436
Sathya Perla2243e2e2009-11-22 22:02:03 +0000437 spin_lock(&adapter->mbox_lock);
438
439 wrb = (u8 *)wrb_from_mbox(adapter);
440 *wrb++ = 0xFF;
441 *wrb++ = 0xAA;
442 *wrb++ = 0xBB;
443 *wrb++ = 0xFF;
444 *wrb++ = 0xFF;
445 *wrb++ = 0xCC;
446 *wrb++ = 0xDD;
447 *wrb = 0xFF;
448
449 status = be_mbox_notify_wait(adapter);
450
451 spin_unlock(&adapter->mbox_lock);
452 return status;
453}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000454int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700455 struct be_queue_info *eq, int eq_delay)
456{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700457 struct be_mcc_wrb *wrb;
458 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700459 struct be_dma_mem *q_mem = &eq->dma_mem;
460 int status;
461
Sathya Perla8788fdc2009-07-27 22:52:03 +0000462 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700463
464 wrb = wrb_from_mbox(adapter);
465 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466
Ajit Khaparded744b442009-12-03 06:12:06 +0000467 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700468
469 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
470 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
471
472 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
473
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700474 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
475 /* 4byte eqe*/
476 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
477 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
478 __ilog2_u32(eq->len/256));
479 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
480 eq_delay_to_mult(eq_delay));
481 be_dws_cpu_to_le(req->context, sizeof(req->context));
482
483 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
484
Sathya Perlab31c50a2009-09-17 10:30:13 -0700485 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700487 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488 eq->id = le16_to_cpu(resp->eq_id);
489 eq->created = true;
490 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700491
Sathya Perla8788fdc2009-07-27 22:52:03 +0000492 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 return status;
494}
495
Sathya Perlab31c50a2009-09-17 10:30:13 -0700496/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000497int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700498 u8 type, bool permanent, u32 if_handle)
499{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500 struct be_mcc_wrb *wrb;
501 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 int status;
503
Sathya Perla8788fdc2009-07-27 22:52:03 +0000504 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700505
506 wrb = wrb_from_mbox(adapter);
507 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700508
Ajit Khaparded744b442009-12-03 06:12:06 +0000509 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
510 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700511
512 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
513 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
514
515 req->type = type;
516 if (permanent) {
517 req->permanent = 1;
518 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700519 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520 req->permanent = 0;
521 }
522
Sathya Perlab31c50a2009-09-17 10:30:13 -0700523 status = be_mbox_notify_wait(adapter);
524 if (!status) {
525 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700526 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700527 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528
Sathya Perla8788fdc2009-07-27 22:52:03 +0000529 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700530 return status;
531}
532
Sathya Perlab31c50a2009-09-17 10:30:13 -0700533/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000534int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535 u32 if_id, u32 *pmac_id)
536{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700537 struct be_mcc_wrb *wrb;
538 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700539 int status;
540
Sathya Perlab31c50a2009-09-17 10:30:13 -0700541 spin_lock_bh(&adapter->mcc_lock);
542
543 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000544 if (!wrb) {
545 status = -EBUSY;
546 goto err;
547 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700548 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549
Ajit Khaparded744b442009-12-03 06:12:06 +0000550 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
551 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700552
553 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
554 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
555
556 req->if_id = cpu_to_le32(if_id);
557 memcpy(req->mac_address, mac_addr, ETH_ALEN);
558
Sathya Perlab31c50a2009-09-17 10:30:13 -0700559 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560 if (!status) {
561 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
562 *pmac_id = le32_to_cpu(resp->pmac_id);
563 }
564
Sathya Perla713d03942009-11-22 22:02:45 +0000565err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700566 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567 return status;
568}
569
Sathya Perlab31c50a2009-09-17 10:30:13 -0700570/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000571int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700572{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700573 struct be_mcc_wrb *wrb;
574 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700575 int status;
576
Sathya Perlab31c50a2009-09-17 10:30:13 -0700577 spin_lock_bh(&adapter->mcc_lock);
578
579 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000580 if (!wrb) {
581 status = -EBUSY;
582 goto err;
583 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700584 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585
Ajit Khaparded744b442009-12-03 06:12:06 +0000586 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
587 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588
589 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
590 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
591
592 req->if_id = cpu_to_le32(if_id);
593 req->pmac_id = cpu_to_le32(pmac_id);
594
Sathya Perlab31c50a2009-09-17 10:30:13 -0700595 status = be_mcc_notify_wait(adapter);
596
Sathya Perla713d03942009-11-22 22:02:45 +0000597err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700598 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700599 return status;
600}
601
Sathya Perlab31c50a2009-09-17 10:30:13 -0700602/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000603int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700604 struct be_queue_info *cq, struct be_queue_info *eq,
605 bool sol_evts, bool no_delay, int coalesce_wm)
606{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700607 struct be_mcc_wrb *wrb;
608 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700609 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700610 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 int status;
612
Sathya Perla8788fdc2009-07-27 22:52:03 +0000613 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700614
615 wrb = wrb_from_mbox(adapter);
616 req = embedded_payload(wrb);
617 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618
Ajit Khaparded744b442009-12-03 06:12:06 +0000619 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
620 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700621
622 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
623 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
624
625 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
626
627 AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
628 AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
629 AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
630 __ilog2_u32(cq->len/256));
631 AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
632 AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
633 AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
634 AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000635 AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700636 be_dws_cpu_to_le(ctxt, sizeof(req->context));
637
638 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
639
Sathya Perlab31c50a2009-09-17 10:30:13 -0700640 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700641 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700642 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700643 cq->id = le16_to_cpu(resp->cq_id);
644 cq->created = true;
645 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700646
Sathya Perla8788fdc2009-07-27 22:52:03 +0000647 spin_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000648
649 return status;
650}
651
652static u32 be_encoded_q_len(int q_len)
653{
654 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
655 if (len_encoded == 16)
656 len_encoded = 0;
657 return len_encoded;
658}
659
Sathya Perla8788fdc2009-07-27 22:52:03 +0000660int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000661 struct be_queue_info *mccq,
662 struct be_queue_info *cq)
663{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700664 struct be_mcc_wrb *wrb;
665 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000666 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700667 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000668 int status;
669
Sathya Perla8788fdc2009-07-27 22:52:03 +0000670 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700671
672 wrb = wrb_from_mbox(adapter);
673 req = embedded_payload(wrb);
674 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000675
Ajit Khaparded744b442009-12-03 06:12:06 +0000676 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
677 OPCODE_COMMON_MCC_CREATE);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000678
679 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
680 OPCODE_COMMON_MCC_CREATE, sizeof(*req));
681
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000682 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000683
Sathya Perla5fb379e2009-06-18 00:02:59 +0000684 AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
685 AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
686 be_encoded_q_len(mccq->len));
687 AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
688
689 be_dws_cpu_to_le(ctxt, sizeof(req->context));
690
691 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
692
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000694 if (!status) {
695 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
696 mccq->id = le16_to_cpu(resp->id);
697 mccq->created = true;
698 }
Sathya Perla8788fdc2009-07-27 22:52:03 +0000699 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700
701 return status;
702}
703
Sathya Perla8788fdc2009-07-27 22:52:03 +0000704int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705 struct be_queue_info *txq,
706 struct be_queue_info *cq)
707{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 struct be_mcc_wrb *wrb;
709 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700711 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713
Sathya Perla8788fdc2009-07-27 22:52:03 +0000714 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700715
716 wrb = wrb_from_mbox(adapter);
717 req = embedded_payload(wrb);
718 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719
Ajit Khaparded744b442009-12-03 06:12:06 +0000720 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
721 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700722
723 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
724 sizeof(*req));
725
726 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
727 req->ulp_num = BE_ULP1_NUM;
728 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
729
Sathya Perlab31c50a2009-09-17 10:30:13 -0700730 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
731 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700732 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
733 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
734
735 be_dws_cpu_to_le(ctxt, sizeof(req->context));
736
737 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
738
Sathya Perlab31c50a2009-09-17 10:30:13 -0700739 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700740 if (!status) {
741 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
742 txq->id = le16_to_cpu(resp->cid);
743 txq->created = true;
744 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700745
Sathya Perla8788fdc2009-07-27 22:52:03 +0000746 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700747
748 return status;
749}
750
Sathya Perlab31c50a2009-09-17 10:30:13 -0700751/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000752int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700753 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
754 u16 max_frame_size, u32 if_id, u32 rss)
755{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700756 struct be_mcc_wrb *wrb;
757 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700758 struct be_dma_mem *q_mem = &rxq->dma_mem;
759 int status;
760
Sathya Perla8788fdc2009-07-27 22:52:03 +0000761 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700762
763 wrb = wrb_from_mbox(adapter);
764 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700765
Ajit Khaparded744b442009-12-03 06:12:06 +0000766 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
767 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700768
769 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
770 sizeof(*req));
771
772 req->cq_id = cpu_to_le16(cq_id);
773 req->frag_size = fls(frag_size) - 1;
774 req->num_pages = 2;
775 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
776 req->interface_id = cpu_to_le32(if_id);
777 req->max_frame_size = cpu_to_le16(max_frame_size);
778 req->rss_queue = cpu_to_le32(rss);
779
Sathya Perlab31c50a2009-09-17 10:30:13 -0700780 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700781 if (!status) {
782 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
783 rxq->id = le16_to_cpu(resp->id);
784 rxq->created = true;
785 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700786
Sathya Perla8788fdc2009-07-27 22:52:03 +0000787 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700788
789 return status;
790}
791
Sathya Perlab31c50a2009-09-17 10:30:13 -0700792/* Generic destroyer function for all types of queues
793 * Uses Mbox
794 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000795int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700796 int queue_type)
797{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700798 struct be_mcc_wrb *wrb;
799 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700800 u8 subsys = 0, opcode = 0;
801 int status;
802
Sathya Perlacf588472010-02-14 21:22:01 +0000803 if (adapter->eeh_err)
804 return -EIO;
805
Sathya Perla8788fdc2009-07-27 22:52:03 +0000806 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700807
Sathya Perlab31c50a2009-09-17 10:30:13 -0700808 wrb = wrb_from_mbox(adapter);
809 req = embedded_payload(wrb);
810
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700811 switch (queue_type) {
812 case QTYPE_EQ:
813 subsys = CMD_SUBSYSTEM_COMMON;
814 opcode = OPCODE_COMMON_EQ_DESTROY;
815 break;
816 case QTYPE_CQ:
817 subsys = CMD_SUBSYSTEM_COMMON;
818 opcode = OPCODE_COMMON_CQ_DESTROY;
819 break;
820 case QTYPE_TXQ:
821 subsys = CMD_SUBSYSTEM_ETH;
822 opcode = OPCODE_ETH_TX_DESTROY;
823 break;
824 case QTYPE_RXQ:
825 subsys = CMD_SUBSYSTEM_ETH;
826 opcode = OPCODE_ETH_RX_DESTROY;
827 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000828 case QTYPE_MCCQ:
829 subsys = CMD_SUBSYSTEM_COMMON;
830 opcode = OPCODE_COMMON_MCC_DESTROY;
831 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700832 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000833 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700834 }
Ajit Khaparded744b442009-12-03 06:12:06 +0000835
836 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
837
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700838 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
839 req->id = cpu_to_le16(q->id);
840
Sathya Perlab31c50a2009-09-17 10:30:13 -0700841 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000842
Sathya Perla8788fdc2009-07-27 22:52:03 +0000843 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700844
845 return status;
846}
847
Sathya Perlab31c50a2009-09-17 10:30:13 -0700848/* Create an rx filtering policy configuration on an i/f
849 * Uses mbox
850 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000851int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000852 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
853 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700854{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700855 struct be_mcc_wrb *wrb;
856 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700857 int status;
858
Sathya Perla8788fdc2009-07-27 22:52:03 +0000859 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700860
861 wrb = wrb_from_mbox(adapter);
862 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700863
Ajit Khaparded744b442009-12-03 06:12:06 +0000864 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
865 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700866
867 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
868 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
869
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000870 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +0000871 req->capability_flags = cpu_to_le32(cap_flags);
872 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700874 if (!pmac_invalid)
875 memcpy(req->mac_addr, mac, ETH_ALEN);
876
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 if (!status) {
879 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
880 *if_handle = le32_to_cpu(resp->interface_id);
881 if (!pmac_invalid)
882 *pmac_id = le32_to_cpu(resp->pmac_id);
883 }
884
Sathya Perla8788fdc2009-07-27 22:52:03 +0000885 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700886 return status;
887}
888
Sathya Perlab31c50a2009-09-17 10:30:13 -0700889/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000890int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700891{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700892 struct be_mcc_wrb *wrb;
893 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894 int status;
895
Sathya Perlacf588472010-02-14 21:22:01 +0000896 if (adapter->eeh_err)
897 return -EIO;
898
Sathya Perla8788fdc2009-07-27 22:52:03 +0000899 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700900
901 wrb = wrb_from_mbox(adapter);
902 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903
Ajit Khaparded744b442009-12-03 06:12:06 +0000904 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
905 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906
907 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
908 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
909
910 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911
912 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700913
Sathya Perla8788fdc2009-07-27 22:52:03 +0000914 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915
916 return status;
917}
918
919/* Get stats is a non embedded command: the request is not embedded inside
920 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -0700921 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000923int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700924{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925 struct be_mcc_wrb *wrb;
926 struct be_cmd_req_get_stats *req;
927 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +0000928 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000933 if (!wrb) {
934 status = -EBUSY;
935 goto err;
936 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700937 req = nonemb_cmd->va;
938 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700939
Ajit Khaparded744b442009-12-03 06:12:06 +0000940 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
941 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942
943 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
944 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
945 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
946 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
947 sge->len = cpu_to_le32(nonemb_cmd->size);
948
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950
Sathya Perla713d03942009-11-22 22:02:45 +0000951err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +0000953 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954}
955
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000957int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700958 bool *link_up, u8 *mac_speed, u16 *link_speed)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700959{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960 struct be_mcc_wrb *wrb;
961 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962 int status;
963
Sathya Perlab31c50a2009-09-17 10:30:13 -0700964 spin_lock_bh(&adapter->mcc_lock);
965
966 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000967 if (!wrb) {
968 status = -EBUSY;
969 goto err;
970 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700971 req = embedded_payload(wrb);
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000972
973 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974
Ajit Khaparded744b442009-12-03 06:12:06 +0000975 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
976 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700977
978 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
979 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
980
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 if (!status) {
983 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700984 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000985 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700986 *link_speed = le16_to_cpu(resp->link_speed);
987 *mac_speed = resp->mac_speed;
988 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700989 }
990
Sathya Perla713d03942009-11-22 22:02:45 +0000991err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700993 return status;
994}
995
Sathya Perlab31c50a2009-09-17 10:30:13 -0700996/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000997int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700998{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700999 struct be_mcc_wrb *wrb;
1000 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001 int status;
1002
Sathya Perla8788fdc2009-07-27 22:52:03 +00001003 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001004
1005 wrb = wrb_from_mbox(adapter);
1006 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007
Ajit Khaparded744b442009-12-03 06:12:06 +00001008 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1009 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001010
1011 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1012 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1013
Sathya Perlab31c50a2009-09-17 10:30:13 -07001014 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001015 if (!status) {
1016 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1017 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1018 }
1019
Sathya Perla8788fdc2009-07-27 22:52:03 +00001020 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021 return status;
1022}
1023
Sathya Perlab31c50a2009-09-17 10:30:13 -07001024/* set the EQ delay interval of an EQ to specified value
1025 * Uses async mcc
1026 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001027int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001028{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001029 struct be_mcc_wrb *wrb;
1030 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001031 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032
Sathya Perlab31c50a2009-09-17 10:30:13 -07001033 spin_lock_bh(&adapter->mcc_lock);
1034
1035 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001036 if (!wrb) {
1037 status = -EBUSY;
1038 goto err;
1039 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001040 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041
Ajit Khaparded744b442009-12-03 06:12:06 +00001042 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1043 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044
1045 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1046 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1047
1048 req->num_eq = cpu_to_le32(1);
1049 req->delay[0].eq_id = cpu_to_le32(eq_id);
1050 req->delay[0].phase = 0;
1051 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1052
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054
Sathya Perla713d03942009-11-22 22:02:45 +00001055err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001057 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058}
1059
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001061int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062 u32 num, bool untagged, bool promiscuous)
1063{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001064 struct be_mcc_wrb *wrb;
1065 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 int status;
1067
Sathya Perlab31c50a2009-09-17 10:30:13 -07001068 spin_lock_bh(&adapter->mcc_lock);
1069
1070 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001071 if (!wrb) {
1072 status = -EBUSY;
1073 goto err;
1074 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001075 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076
Ajit Khaparded744b442009-12-03 06:12:06 +00001077 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1078 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
1080 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1081 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1082
1083 req->interface_id = if_id;
1084 req->promiscuous = promiscuous;
1085 req->untagged = untagged;
1086 req->num_vlan = num;
1087 if (!promiscuous) {
1088 memcpy(req->normal_vlan, vtag_array,
1089 req->num_vlan * sizeof(vtag_array[0]));
1090 }
1091
Sathya Perlab31c50a2009-09-17 10:30:13 -07001092 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001093
Sathya Perla713d03942009-11-22 22:02:45 +00001094err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096 return status;
1097}
1098
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099/* Uses MCC for this command as it may be called in BH context
1100 * Uses synchronous mcc
1101 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001102int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001104 struct be_mcc_wrb *wrb;
1105 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001107
Sathya Perla8788fdc2009-07-27 22:52:03 +00001108 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001109
Sathya Perlab31c50a2009-09-17 10:30:13 -07001110 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001111 if (!wrb) {
1112 status = -EBUSY;
1113 goto err;
1114 }
Sathya Perla6ac7b682009-06-18 00:05:54 +00001115 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116
Ajit Khaparded744b442009-12-03 06:12:06 +00001117 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118
1119 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1120 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1121
Sathya Perla69d7ce72010-04-11 22:35:27 +00001122 /* In FW versions X.102.149/X.101.487 and later,
1123 * the port setting associated only with the
1124 * issuing pci function will take effect
1125 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001126 if (port_num)
1127 req->port1_promiscuous = en;
1128 else
1129 req->port0_promiscuous = en;
1130
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132
Sathya Perla713d03942009-11-22 22:02:45 +00001133err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001134 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001135 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136}
1137
Sathya Perla6ac7b682009-06-18 00:05:54 +00001138/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001139 * Uses MCC for this command as it may be called in BH context
Sathya Perla6ac7b682009-06-18 00:05:54 +00001140 * (mc == NULL) => multicast promiscous
1141 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001142int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001143 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001144{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001145 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001146 struct be_cmd_req_mcast_mac_config *req = mem->va;
1147 struct be_sge *sge;
1148 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149
Sathya Perla8788fdc2009-07-27 22:52:03 +00001150 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001151
Sathya Perlab31c50a2009-09-17 10:30:13 -07001152 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001153 if (!wrb) {
1154 status = -EBUSY;
1155 goto err;
1156 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001157 sge = nonembedded_sgl(wrb);
1158 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001159
Ajit Khaparded744b442009-12-03 06:12:06 +00001160 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1161 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001162 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1163 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1164 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165
1166 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1167 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1168
1169 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001170 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001171 int i;
Jiri Pirko22bedad2010-04-01 21:22:57 +00001172 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001173
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001174 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001175
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001176 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00001177 netdev_for_each_mc_addr(ha, netdev)
1178 memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001179 } else {
1180 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001181 }
1182
Sathya Perlae7b909a2009-11-22 22:01:10 +00001183 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001184
Sathya Perla713d03942009-11-22 22:02:45 +00001185err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001186 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001187 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001188}
1189
Sathya Perlab31c50a2009-09-17 10:30:13 -07001190/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001191int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001192{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001193 struct be_mcc_wrb *wrb;
1194 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001195 int status;
1196
Sathya Perlab31c50a2009-09-17 10:30:13 -07001197 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198
Sathya Perlab31c50a2009-09-17 10:30:13 -07001199 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001200 if (!wrb) {
1201 status = -EBUSY;
1202 goto err;
1203 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001204 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001205
Ajit Khaparded744b442009-12-03 06:12:06 +00001206 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1207 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001208
1209 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1210 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1211
1212 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1213 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1214
Sathya Perlab31c50a2009-09-17 10:30:13 -07001215 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216
Sathya Perla713d03942009-11-22 22:02:45 +00001217err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001218 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001219 return status;
1220}
1221
Sathya Perlab31c50a2009-09-17 10:30:13 -07001222/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001223int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001224{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001225 struct be_mcc_wrb *wrb;
1226 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001227 int status;
1228
Sathya Perlab31c50a2009-09-17 10:30:13 -07001229 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001230
Sathya Perlab31c50a2009-09-17 10:30:13 -07001231 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001232 if (!wrb) {
1233 status = -EBUSY;
1234 goto err;
1235 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001236 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001237
Ajit Khaparded744b442009-12-03 06:12:06 +00001238 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1239 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001240
1241 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1242 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1243
Sathya Perlab31c50a2009-09-17 10:30:13 -07001244 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245 if (!status) {
1246 struct be_cmd_resp_get_flow_control *resp =
1247 embedded_payload(wrb);
1248 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1249 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1250 }
1251
Sathya Perla713d03942009-11-22 22:02:45 +00001252err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001253 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001254 return status;
1255}
1256
Sathya Perlab31c50a2009-09-17 10:30:13 -07001257/* Uses mbox */
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001258int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001259{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001260 struct be_mcc_wrb *wrb;
1261 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001262 int status;
1263
Sathya Perla8788fdc2009-07-27 22:52:03 +00001264 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001265
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266 wrb = wrb_from_mbox(adapter);
1267 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001268
Ajit Khaparded744b442009-12-03 06:12:06 +00001269 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1270 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271
1272 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1273 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1274
Sathya Perlab31c50a2009-09-17 10:30:13 -07001275 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 if (!status) {
1277 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1278 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001279 *cap = le32_to_cpu(resp->function_cap);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 }
1281
Sathya Perla8788fdc2009-07-27 22:52:03 +00001282 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 return status;
1284}
sarveshwarb14074ea2009-08-05 13:05:24 -07001285
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001287int be_cmd_reset_function(struct be_adapter *adapter)
1288{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001289 struct be_mcc_wrb *wrb;
1290 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001291 int status;
1292
1293 spin_lock(&adapter->mbox_lock);
1294
Sathya Perlab31c50a2009-09-17 10:30:13 -07001295 wrb = wrb_from_mbox(adapter);
1296 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001297
Ajit Khaparded744b442009-12-03 06:12:06 +00001298 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1299 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001300
1301 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1302 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1303
Sathya Perlab31c50a2009-09-17 10:30:13 -07001304 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001305
1306 spin_unlock(&adapter->mbox_lock);
1307 return status;
1308}
Ajit Khaparde84517482009-09-04 03:12:16 +00001309
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001310/* Uses sync mcc */
1311int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1312 u8 bcn, u8 sts, u8 state)
1313{
1314 struct be_mcc_wrb *wrb;
1315 struct be_cmd_req_enable_disable_beacon *req;
1316 int status;
1317
1318 spin_lock_bh(&adapter->mcc_lock);
1319
1320 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001321 if (!wrb) {
1322 status = -EBUSY;
1323 goto err;
1324 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001325 req = embedded_payload(wrb);
1326
Ajit Khaparded744b442009-12-03 06:12:06 +00001327 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1328 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001329
1330 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1331 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1332
1333 req->port_num = port_num;
1334 req->beacon_state = state;
1335 req->beacon_duration = bcn;
1336 req->status_duration = sts;
1337
1338 status = be_mcc_notify_wait(adapter);
1339
Sathya Perla713d03942009-11-22 22:02:45 +00001340err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001341 spin_unlock_bh(&adapter->mcc_lock);
1342 return status;
1343}
1344
1345/* Uses sync mcc */
1346int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1347{
1348 struct be_mcc_wrb *wrb;
1349 struct be_cmd_req_get_beacon_state *req;
1350 int status;
1351
1352 spin_lock_bh(&adapter->mcc_lock);
1353
1354 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001355 if (!wrb) {
1356 status = -EBUSY;
1357 goto err;
1358 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001359 req = embedded_payload(wrb);
1360
Ajit Khaparded744b442009-12-03 06:12:06 +00001361 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1362 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001363
1364 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1365 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1366
1367 req->port_num = port_num;
1368
1369 status = be_mcc_notify_wait(adapter);
1370 if (!status) {
1371 struct be_cmd_resp_get_beacon_state *resp =
1372 embedded_payload(wrb);
1373 *state = resp->beacon_state;
1374 }
1375
Sathya Perla713d03942009-11-22 22:02:45 +00001376err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001377 spin_unlock_bh(&adapter->mcc_lock);
1378 return status;
1379}
1380
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001381/* Uses sync mcc */
1382int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
1383 u8 *connector)
1384{
1385 struct be_mcc_wrb *wrb;
1386 struct be_cmd_req_port_type *req;
1387 int status;
1388
1389 spin_lock_bh(&adapter->mcc_lock);
1390
1391 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001392 if (!wrb) {
1393 status = -EBUSY;
1394 goto err;
1395 }
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001396 req = embedded_payload(wrb);
1397
Ajit Khaparded744b442009-12-03 06:12:06 +00001398 be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
1399 OPCODE_COMMON_READ_TRANSRECV_DATA);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001400
1401 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1402 OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
1403
1404 req->port = cpu_to_le32(port);
1405 req->page_num = cpu_to_le32(TR_PAGE_A0);
1406 status = be_mcc_notify_wait(adapter);
1407 if (!status) {
1408 struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
1409 *connector = resp->data.connector;
1410 }
1411
Sathya Perla713d03942009-11-22 22:02:45 +00001412err:
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001413 spin_unlock_bh(&adapter->mcc_lock);
1414 return status;
1415}
1416
Ajit Khaparde84517482009-09-04 03:12:16 +00001417int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1418 u32 flash_type, u32 flash_opcode, u32 buf_size)
1419{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001420 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001421 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001422 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001423 int status;
1424
Sathya Perlab31c50a2009-09-17 10:30:13 -07001425 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001426 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001427
1428 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001429 if (!wrb) {
1430 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001431 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001432 }
1433 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001434 sge = nonembedded_sgl(wrb);
1435
Ajit Khaparded744b442009-12-03 06:12:06 +00001436 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1437 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001438 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001439
1440 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1441 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1442 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1443 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1444 sge->len = cpu_to_le32(cmd->size);
1445
1446 req->params.op_type = cpu_to_le32(flash_type);
1447 req->params.op_code = cpu_to_le32(flash_opcode);
1448 req->params.data_buf_size = cpu_to_le32(buf_size);
1449
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001450 be_mcc_notify(adapter);
1451 spin_unlock_bh(&adapter->mcc_lock);
1452
1453 if (!wait_for_completion_timeout(&adapter->flash_compl,
1454 msecs_to_jiffies(12000)))
1455 status = -1;
1456 else
1457 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001458
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001459 return status;
1460
1461err_unlock:
1462 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001463 return status;
1464}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001465
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001466int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1467 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001468{
1469 struct be_mcc_wrb *wrb;
1470 struct be_cmd_write_flashrom *req;
1471 int status;
1472
1473 spin_lock_bh(&adapter->mcc_lock);
1474
1475 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001476 if (!wrb) {
1477 status = -EBUSY;
1478 goto err;
1479 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001480 req = embedded_payload(wrb);
1481
Ajit Khaparded744b442009-12-03 06:12:06 +00001482 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1483 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001484
1485 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1486 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1487
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001488 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001489 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001490 req->params.offset = cpu_to_le32(offset);
1491 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001492
1493 status = be_mcc_notify_wait(adapter);
1494 if (!status)
1495 memcpy(flashed_crc, req->params.data_buf, 4);
1496
Sathya Perla713d03942009-11-22 22:02:45 +00001497err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001498 spin_unlock_bh(&adapter->mcc_lock);
1499 return status;
1500}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001501
Dan Carpenterc196b022010-05-26 04:47:39 +00001502int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001503 struct be_dma_mem *nonemb_cmd)
1504{
1505 struct be_mcc_wrb *wrb;
1506 struct be_cmd_req_acpi_wol_magic_config *req;
1507 struct be_sge *sge;
1508 int status;
1509
1510 spin_lock_bh(&adapter->mcc_lock);
1511
1512 wrb = wrb_from_mccq(adapter);
1513 if (!wrb) {
1514 status = -EBUSY;
1515 goto err;
1516 }
1517 req = nonemb_cmd->va;
1518 sge = nonembedded_sgl(wrb);
1519
1520 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1521 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1522
1523 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1524 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1525 memcpy(req->magic_mac, mac, ETH_ALEN);
1526
1527 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1528 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1529 sge->len = cpu_to_le32(nonemb_cmd->size);
1530
1531 status = be_mcc_notify_wait(adapter);
1532
1533err:
1534 spin_unlock_bh(&adapter->mcc_lock);
1535 return status;
1536}
Suresh Rff33a6e2009-12-03 16:15:52 -08001537
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001538int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1539 u8 loopback_type, u8 enable)
1540{
1541 struct be_mcc_wrb *wrb;
1542 struct be_cmd_req_set_lmode *req;
1543 int status;
1544
1545 spin_lock_bh(&adapter->mcc_lock);
1546
1547 wrb = wrb_from_mccq(adapter);
1548 if (!wrb) {
1549 status = -EBUSY;
1550 goto err;
1551 }
1552
1553 req = embedded_payload(wrb);
1554
1555 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1556 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1557
1558 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1559 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1560 sizeof(*req));
1561
1562 req->src_port = port_num;
1563 req->dest_port = port_num;
1564 req->loopback_type = loopback_type;
1565 req->loopback_state = enable;
1566
1567 status = be_mcc_notify_wait(adapter);
1568err:
1569 spin_unlock_bh(&adapter->mcc_lock);
1570 return status;
1571}
1572
Suresh Rff33a6e2009-12-03 16:15:52 -08001573int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1574 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1575{
1576 struct be_mcc_wrb *wrb;
1577 struct be_cmd_req_loopback_test *req;
1578 int status;
1579
1580 spin_lock_bh(&adapter->mcc_lock);
1581
1582 wrb = wrb_from_mccq(adapter);
1583 if (!wrb) {
1584 status = -EBUSY;
1585 goto err;
1586 }
1587
1588 req = embedded_payload(wrb);
1589
1590 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1591 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1592
1593 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1594 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sarveshwar Bandid7b90142009-12-23 04:40:36 +00001595 req->hdr.timeout = 4;
Suresh Rff33a6e2009-12-03 16:15:52 -08001596
1597 req->pattern = cpu_to_le64(pattern);
1598 req->src_port = cpu_to_le32(port_num);
1599 req->dest_port = cpu_to_le32(port_num);
1600 req->pkt_size = cpu_to_le32(pkt_size);
1601 req->num_pkts = cpu_to_le32(num_pkts);
1602 req->loopback_type = cpu_to_le32(loopback_type);
1603
1604 status = be_mcc_notify_wait(adapter);
1605 if (!status) {
1606 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1607 status = le32_to_cpu(resp->status);
1608 }
1609
1610err:
1611 spin_unlock_bh(&adapter->mcc_lock);
1612 return status;
1613}
1614
1615int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1616 u32 byte_cnt, struct be_dma_mem *cmd)
1617{
1618 struct be_mcc_wrb *wrb;
1619 struct be_cmd_req_ddrdma_test *req;
1620 struct be_sge *sge;
1621 int status;
1622 int i, j = 0;
1623
1624 spin_lock_bh(&adapter->mcc_lock);
1625
1626 wrb = wrb_from_mccq(adapter);
1627 if (!wrb) {
1628 status = -EBUSY;
1629 goto err;
1630 }
1631 req = cmd->va;
1632 sge = nonembedded_sgl(wrb);
1633 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1634 OPCODE_LOWLEVEL_HOST_DDR_DMA);
1635 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1636 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
1637
1638 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1639 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1640 sge->len = cpu_to_le32(cmd->size);
1641
1642 req->pattern = cpu_to_le64(pattern);
1643 req->byte_count = cpu_to_le32(byte_cnt);
1644 for (i = 0; i < byte_cnt; i++) {
1645 req->snd_buff[i] = (u8)(pattern >> (j*8));
1646 j++;
1647 if (j > 7)
1648 j = 0;
1649 }
1650
1651 status = be_mcc_notify_wait(adapter);
1652
1653 if (!status) {
1654 struct be_cmd_resp_ddrdma_test *resp;
1655 resp = cmd->va;
1656 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
1657 resp->snd_err) {
1658 status = -1;
1659 }
1660 }
1661
1662err:
1663 spin_unlock_bh(&adapter->mcc_lock);
1664 return status;
1665}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001666
Dan Carpenterc196b022010-05-26 04:47:39 +00001667int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001668 struct be_dma_mem *nonemb_cmd)
1669{
1670 struct be_mcc_wrb *wrb;
1671 struct be_cmd_req_seeprom_read *req;
1672 struct be_sge *sge;
1673 int status;
1674
1675 spin_lock_bh(&adapter->mcc_lock);
1676
1677 wrb = wrb_from_mccq(adapter);
1678 req = nonemb_cmd->va;
1679 sge = nonembedded_sgl(wrb);
1680
1681 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1682 OPCODE_COMMON_SEEPROM_READ);
1683
1684 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1685 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
1686
1687 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1688 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1689 sge->len = cpu_to_le32(nonemb_cmd->size);
1690
1691 status = be_mcc_notify_wait(adapter);
1692
1693 spin_unlock_bh(&adapter->mcc_lock);
1694 return status;
1695}