blob: ad814f2512f04bcbff7afcb9405943b25a64f62c [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/gpio.h>
22#include <linux/module.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/err.h>
26#include <linux/clk.h>
27#include <linux/dma-mapping.h>
28#include <linux/spi/spi.h>
29#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000031
32#include <mach/spi.h>
33#include <mach/edma.h>
34
35#define SPI_NO_RESOURCE ((resource_size_t)-1)
36
37#define SPI_MAX_CHIPSELECT 2
38
39#define CS_DEFAULT 0xFF
40
41#define SPI_BUFSIZ (SMP_CACHE_BYTES + 1)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000042
43#define SPIFMT_PHASE_MASK BIT(16)
44#define SPIFMT_POLARITY_MASK BIT(17)
45#define SPIFMT_DISTIMER_MASK BIT(18)
46#define SPIFMT_SHIFTDIR_MASK BIT(20)
47#define SPIFMT_WAITENA_MASK BIT(21)
48#define SPIFMT_PARITYENA_MASK BIT(22)
49#define SPIFMT_ODD_PARITY_MASK BIT(23)
50#define SPIFMT_WDELAY_MASK 0x3f000000u
51#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053052#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000053
Sandeep Paulraj358934a2009-12-16 22:02:18 +000054
55/* SPIPC0 */
56#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
57#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
58#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
59#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000060
61#define SPIINT_MASKALL 0x0101035F
62#define SPI_INTLVL_1 0x000001FFu
63#define SPI_INTLVL_0 0x00000000u
64
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053065/* SPIDAT1 (upper 16 bit defines) */
66#define SPIDAT1_CSHOLD_MASK BIT(12)
67
68/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000069#define SPIGCR1_CLKMOD_MASK BIT(1)
70#define SPIGCR1_MASTER_MASK BIT(0)
71#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053072#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000073
74/* SPIBUF */
75#define SPIBUF_TXFULL_MASK BIT(29)
76#define SPIBUF_RXEMPTY_MASK BIT(31)
77
Brian Niebuhr7abbf232010-08-19 15:07:38 +053078/* SPIDELAY */
79#define SPIDELAY_C2TDELAY_SHIFT 24
80#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
81#define SPIDELAY_T2CDELAY_SHIFT 16
82#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
83#define SPIDELAY_T2EDELAY_SHIFT 8
84#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
85#define SPIDELAY_C2EDELAY_SHIFT 0
86#define SPIDELAY_C2EDELAY_MASK 0xFF
87
Sandeep Paulraj358934a2009-12-16 22:02:18 +000088/* Error Masks */
89#define SPIFLG_DLEN_ERR_MASK BIT(0)
90#define SPIFLG_TIMEOUT_MASK BIT(1)
91#define SPIFLG_PARERR_MASK BIT(2)
92#define SPIFLG_DESYNC_MASK BIT(3)
93#define SPIFLG_BITERR_MASK BIT(4)
94#define SPIFLG_OVRRUN_MASK BIT(6)
95#define SPIFLG_RX_INTR_MASK BIT(8)
96#define SPIFLG_TX_INTR_MASK BIT(9)
97#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099#define SPIINT_BITERR_INTR BIT(4)
100#define SPIINT_OVRRUN_INTR BIT(6)
101#define SPIINT_RX_INTR BIT(8)
102#define SPIINT_TX_INTR BIT(9)
103#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000104
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000105/* SPI Controller registers */
106#define SPIGCR0 0x00
107#define SPIGCR1 0x04
108#define SPIINT 0x08
109#define SPILVL 0x0c
110#define SPIFLG 0x10
111#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000112#define SPIDAT1 0x3c
113#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114#define SPIDELAY 0x48
115#define SPIDEF 0x4c
116#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000117
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000118/* We have 2 DMA channels per CS, one for RX and one for TX */
119struct davinci_spi_dma {
120 int dma_tx_channel;
121 int dma_rx_channel;
122 int dma_tx_sync_dev;
123 int dma_rx_sync_dev;
124 enum dma_event_q eventq;
125
126 struct completion dma_tx_completion;
127 struct completion dma_rx_completion;
128};
129
130/* SPI Controller driver's private data. */
131struct davinci_spi {
132 struct spi_bitbang bitbang;
133 struct clk *clk;
134
135 u8 version;
136 resource_size_t pbase;
137 void __iomem *base;
138 size_t region_size;
139 u32 irq;
140 struct completion done;
141
142 const void *tx;
143 void *rx;
144 u8 *tmp_buf;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000145 struct davinci_spi_dma *dma_channels;
Brian Niebuhr778e2612010-09-03 15:15:06 +0530146 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000147
148 void (*get_rx)(u32 rx_data, struct davinci_spi *);
149 u32 (*get_tx)(struct davinci_spi *);
150
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530151 u8 bytes_per_word[SPI_MAX_CHIPSELECT];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000152};
153
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530154static struct davinci_spi_config davinci_spi_default_cfg;
155
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000156static unsigned use_dma;
157
158static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
159{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530160 if (davinci_spi->rx) {
161 u8 *rx = davinci_spi->rx;
162 *rx++ = (u8)data;
163 davinci_spi->rx = rx;
164 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000165}
166
167static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
168{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530169 if (davinci_spi->rx) {
170 u16 *rx = davinci_spi->rx;
171 *rx++ = (u16)data;
172 davinci_spi->rx = rx;
173 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000174}
175
176static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
177{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530178 u32 data = 0;
179 if (davinci_spi->tx) {
180 const u8 *tx = davinci_spi->tx;
181 data = *tx++;
182 davinci_spi->tx = tx;
183 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000184 return data;
185}
186
187static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
188{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530189 u32 data = 0;
190 if (davinci_spi->tx) {
191 const u16 *tx = davinci_spi->tx;
192 data = *tx++;
193 davinci_spi->tx = tx;
194 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000195 return data;
196}
197
198static inline void set_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v |= bits;
203 iowrite32(v, addr);
204}
205
206static inline void clear_io_bits(void __iomem *addr, u32 bits)
207{
208 u32 v = ioread32(addr);
209
210 v &= ~bits;
211 iowrite32(v, addr);
212}
213
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
215{
216 struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
217
218 if (enable)
219 set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
220 else
221 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
222}
223
224/*
225 * Interface to control the chip select signal
226 */
227static void davinci_spi_chipselect(struct spi_device *spi, int value)
228{
229 struct davinci_spi *davinci_spi;
230 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530231 u8 chip_sel = spi->chip_select;
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +0530232 u16 spidat1_cfg = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 bool gpio_chipsel = false;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000234
235 davinci_spi = spi_master_get_devdata(spi->master);
236 pdata = davinci_spi->pdata;
237
Brian Niebuhr23853972010-08-13 10:57:44 +0530238 if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
239 pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
240 gpio_chipsel = true;
241
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000242 /*
243 * Board specific chip select logic decides the polarity and cs
244 * line for the controller
245 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530246 if (gpio_chipsel) {
247 if (value == BITBANG_CS_ACTIVE)
248 gpio_set_value(pdata->chip_sel[chip_sel], 0);
249 else
250 gpio_set_value(pdata->chip_sel[chip_sel], 1);
251 } else {
252 if (value == BITBANG_CS_ACTIVE) {
253 spidat1_cfg |= SPIDAT1_CSHOLD_MASK;
254 spidat1_cfg &= ~(0x1 << chip_sel);
255 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530256
Brian Niebuhr23853972010-08-13 10:57:44 +0530257 iowrite16(spidat1_cfg, davinci_spi->base + SPIDAT1 + 2);
258 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000259}
260
261/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530262 * davinci_spi_get_prescale - Calculates the correct prescale value
263 * @maxspeed_hz: the maximum rate the SPI clock can run at
264 *
265 * This function calculates the prescale value that generates a clock rate
266 * less than or equal to the specified maximum.
267 *
268 * Returns: calculated prescale - 1 for easy programming into SPI registers
269 * or negative error number if valid prescalar cannot be updated.
270 */
271static inline int davinci_spi_get_prescale(struct davinci_spi *davinci_spi,
272 u32 max_speed_hz)
273{
274 int ret;
275
276 ret = DIV_ROUND_UP(clk_get_rate(davinci_spi->clk), max_speed_hz);
277
278 if (ret < 3 || ret > 256)
279 return -EINVAL;
280
281 return ret - 1;
282}
283
284/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000285 * davinci_spi_setup_transfer - This functions will determine transfer method
286 * @spi: spi device on which data transfer to be done
287 * @t: spi transfer in which transfer info is filled
288 *
289 * This function determines data transfer method (8/16/32 bit transfer).
290 * It will also set the SPI Clock Control register according to
291 * SPI slave device freq.
292 */
293static int davinci_spi_setup_transfer(struct spi_device *spi,
294 struct spi_transfer *t)
295{
296
297 struct davinci_spi *davinci_spi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530298 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000299 u8 bits_per_word = 0;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530300 u32 hz = 0, spifmt = 0, prescale = 0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000301
302 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530303 spicfg = (struct davinci_spi_config *)spi->controller_data;
304 if (!spicfg)
305 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000306
307 if (t) {
308 bits_per_word = t->bits_per_word;
309 hz = t->speed_hz;
310 }
311
312 /* if bits_per_word is not set then set it default */
313 if (!bits_per_word)
314 bits_per_word = spi->bits_per_word;
315
316 /*
317 * Assign function pointer to appropriate transfer method
318 * 8bit, 16bit or 32bit transfer
319 */
320 if (bits_per_word <= 8 && bits_per_word >= 2) {
321 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
322 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530323 davinci_spi->bytes_per_word[spi->chip_select] = 1;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000324 } else if (bits_per_word <= 16 && bits_per_word >= 2) {
325 davinci_spi->get_rx = davinci_spi_rx_buf_u16;
326 davinci_spi->get_tx = davinci_spi_tx_buf_u16;
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530327 davinci_spi->bytes_per_word[spi->chip_select] = 2;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000328 } else
329 return -EINVAL;
330
331 if (!hz)
332 hz = spi->max_speed_hz;
333
Brian Niebuhr25f33512010-08-19 12:15:22 +0530334 /* Set up SPIFMTn register, unique to this chipselect. */
335
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530336 prescale = davinci_spi_get_prescale(davinci_spi, hz);
337 if (prescale < 0)
338 return prescale;
339
Brian Niebuhr25f33512010-08-19 12:15:22 +0530340 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000341
Brian Niebuhr25f33512010-08-19 12:15:22 +0530342 if (spi->mode & SPI_LSB_FIRST)
343 spifmt |= SPIFMT_SHIFTDIR_MASK;
344
345 if (spi->mode & SPI_CPOL)
346 spifmt |= SPIFMT_POLARITY_MASK;
347
348 if (!(spi->mode & SPI_CPHA))
349 spifmt |= SPIFMT_PHASE_MASK;
350
351 /*
352 * Version 1 hardware supports two basic SPI modes:
353 * - Standard SPI mode uses 4 pins, with chipselect
354 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
355 * (distinct from SPI_3WIRE, with just one data wire;
356 * or similar variants without MOSI or without MISO)
357 *
358 * Version 2 hardware supports an optional handshaking signal,
359 * so it can support two more modes:
360 * - 5 pin SPI variant is standard SPI plus SPI_READY
361 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
362 */
363
364 if (davinci_spi->version == SPI_VERSION_2) {
365
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530366 u32 delay = 0;
367
Brian Niebuhr25f33512010-08-19 12:15:22 +0530368 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
369 & SPIFMT_WDELAY_MASK);
370
371 if (spicfg->odd_parity)
372 spifmt |= SPIFMT_ODD_PARITY_MASK;
373
374 if (spicfg->parity_enable)
375 spifmt |= SPIFMT_PARITYENA_MASK;
376
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530377 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530378 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530379 } else {
380 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
381 & SPIDELAY_C2TDELAY_MASK;
382 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
383 & SPIDELAY_T2CDELAY_MASK;
384 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530385
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530386 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530387 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530388 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
389 & SPIDELAY_T2EDELAY_MASK;
390 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
391 & SPIDELAY_C2EDELAY_MASK;
392 }
393
394 iowrite32(delay, davinci_spi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530395 }
396
397 iowrite32(spifmt, davinci_spi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000398
399 return 0;
400}
401
402static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
403{
404 struct spi_device *spi = (struct spi_device *)data;
405 struct davinci_spi *davinci_spi;
406 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000407
408 davinci_spi = spi_master_get_devdata(spi->master);
409 davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000410
411 if (ch_status == DMA_COMPLETE)
412 edma_stop(davinci_spi_dma->dma_rx_channel);
413 else
414 edma_clean_channel(davinci_spi_dma->dma_rx_channel);
415
416 complete(&davinci_spi_dma->dma_rx_completion);
417 /* We must disable the DMA RX request */
418 davinci_spi_set_dma_req(spi, 0);
419}
420
421static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
422{
423 struct spi_device *spi = (struct spi_device *)data;
424 struct davinci_spi *davinci_spi;
425 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000426
427 davinci_spi = spi_master_get_devdata(spi->master);
428 davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000429
430 if (ch_status == DMA_COMPLETE)
431 edma_stop(davinci_spi_dma->dma_tx_channel);
432 else
433 edma_clean_channel(davinci_spi_dma->dma_tx_channel);
434
435 complete(&davinci_spi_dma->dma_tx_completion);
436 /* We must disable the DMA TX request */
437 davinci_spi_set_dma_req(spi, 0);
438}
439
440static int davinci_spi_request_dma(struct spi_device *spi)
441{
442 struct davinci_spi *davinci_spi;
443 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000444 struct device *sdev;
445 int r;
446
447 davinci_spi = spi_master_get_devdata(spi->master);
448 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000449 sdev = davinci_spi->bitbang.master->dev.parent;
450
451 r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
452 davinci_spi_dma_rx_callback, spi,
453 davinci_spi_dma->eventq);
454 if (r < 0) {
455 dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
456 return -EAGAIN;
457 }
458 davinci_spi_dma->dma_rx_channel = r;
459 r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
460 davinci_spi_dma_tx_callback, spi,
461 davinci_spi_dma->eventq);
462 if (r < 0) {
463 edma_free_channel(davinci_spi_dma->dma_rx_channel);
464 davinci_spi_dma->dma_rx_channel = -1;
465 dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
466 return -EAGAIN;
467 }
468 davinci_spi_dma->dma_tx_channel = r;
469
470 return 0;
471}
472
473/**
474 * davinci_spi_setup - This functions will set default transfer method
475 * @spi: spi device on which data transfer to be done
476 *
477 * This functions sets the default transfer method.
478 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000479static int davinci_spi_setup(struct spi_device *spi)
480{
481 int retval;
482 struct davinci_spi *davinci_spi;
483 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000484
485 davinci_spi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000486
487 /* if bits per word length is zero then set it default 8 */
488 if (!spi->bits_per_word)
489 spi->bits_per_word = 8;
490
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000491 if (use_dma && davinci_spi->dma_channels) {
492 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
493
494 if ((davinci_spi_dma->dma_rx_channel == -1)
495 || (davinci_spi_dma->dma_tx_channel == -1)) {
496 retval = davinci_spi_request_dma(spi);
497 if (retval < 0)
498 return retval;
499 }
500 }
501
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000502 retval = davinci_spi_setup_transfer(spi, NULL);
503
504 return retval;
505}
506
507static void davinci_spi_cleanup(struct spi_device *spi)
508{
509 struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
510 struct davinci_spi_dma *davinci_spi_dma;
511
512 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
513
514 if (use_dma && davinci_spi->dma_channels) {
515 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
516
517 if ((davinci_spi_dma->dma_rx_channel != -1)
518 && (davinci_spi_dma->dma_tx_channel != -1)) {
519 edma_free_channel(davinci_spi_dma->dma_tx_channel);
520 edma_free_channel(davinci_spi_dma->dma_rx_channel);
521 }
522 }
523}
524
525static int davinci_spi_bufs_prep(struct spi_device *spi,
526 struct davinci_spi *davinci_spi)
527{
Brian Niebuhr23853972010-08-13 10:57:44 +0530528 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000529 int op_mode = 0;
530
531 /*
532 * REVISIT unless devices disagree about SPI_LOOP or
533 * SPI_READY (SPI_NO_CS only allows one device!), this
534 * should not need to be done before each message...
535 * optimize for both flags staying cleared.
536 */
537
538 op_mode = SPIPC0_DIFUN_MASK
539 | SPIPC0_DOFUN_MASK
540 | SPIPC0_CLKFUN_MASK;
Brian Niebuhr23853972010-08-13 10:57:44 +0530541 if (!(spi->mode & SPI_NO_CS)) {
542 pdata = davinci_spi->pdata;
543 if (!pdata->chip_sel ||
544 pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS)
545 op_mode |= 1 << spi->chip_select;
546 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000547 if (spi->mode & SPI_READY)
548 op_mode |= SPIPC0_SPIENA_MASK;
549
550 iowrite32(op_mode, davinci_spi->base + SPIPC0);
551
552 if (spi->mode & SPI_LOOP)
553 set_io_bits(davinci_spi->base + SPIGCR1,
554 SPIGCR1_LOOPBACK_MASK);
555 else
556 clear_io_bits(davinci_spi->base + SPIGCR1,
557 SPIGCR1_LOOPBACK_MASK);
558
559 return 0;
560}
561
562static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
563 int int_status)
564{
565 struct device *sdev = davinci_spi->bitbang.master->dev.parent;
566
567 if (int_status & SPIFLG_TIMEOUT_MASK) {
568 dev_dbg(sdev, "SPI Time-out Error\n");
569 return -ETIMEDOUT;
570 }
571 if (int_status & SPIFLG_DESYNC_MASK) {
572 dev_dbg(sdev, "SPI Desynchronization Error\n");
573 return -EIO;
574 }
575 if (int_status & SPIFLG_BITERR_MASK) {
576 dev_dbg(sdev, "SPI Bit error\n");
577 return -EIO;
578 }
579
580 if (davinci_spi->version == SPI_VERSION_2) {
581 if (int_status & SPIFLG_DLEN_ERR_MASK) {
582 dev_dbg(sdev, "SPI Data Length Error\n");
583 return -EIO;
584 }
585 if (int_status & SPIFLG_PARERR_MASK) {
586 dev_dbg(sdev, "SPI Parity Error\n");
587 return -EIO;
588 }
589 if (int_status & SPIFLG_OVRRUN_MASK) {
590 dev_dbg(sdev, "SPI Data Overrun error\n");
591 return -EIO;
592 }
593 if (int_status & SPIFLG_TX_INTR_MASK) {
594 dev_dbg(sdev, "SPI TX intr bit set\n");
595 return -EIO;
596 }
597 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
598 dev_dbg(sdev, "SPI Buffer Init Active\n");
599 return -EBUSY;
600 }
601 }
602
603 return 0;
604}
605
606/**
607 * davinci_spi_bufs - functions which will handle transfer data
608 * @spi: spi device on which data transfer to be done
609 * @t: spi transfer in which transfer info is filled
610 *
611 * This function will put data to be transferred into data register
612 * of SPI controller and then wait until the completion will be marked
613 * by the IRQ Handler.
614 */
615static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
616{
617 struct davinci_spi *davinci_spi;
618 int int_status, count, ret;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530619 u8 conv;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000620 u32 tx_data, data1_reg_val;
621 u32 buf_val, flg_val;
622 struct davinci_spi_platform_data *pdata;
623
624 davinci_spi = spi_master_get_devdata(spi->master);
625 pdata = davinci_spi->pdata;
626
627 davinci_spi->tx = t->tx_buf;
628 davinci_spi->rx = t->rx_buf;
629
630 /* convert len to words based on bits_per_word */
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530631 conv = davinci_spi->bytes_per_word[spi->chip_select];
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530632 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
633
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000634 INIT_COMPLETION(davinci_spi->done);
635
636 ret = davinci_spi_bufs_prep(spi, davinci_spi);
637 if (ret)
638 return ret;
639
640 /* Enable SPI */
641 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
642
Brian Niebuhrf2bf4e82010-08-20 15:28:23 +0530643 count = t->len / conv;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000644
645 /* Determine the command to execute READ or WRITE */
646 if (t->tx_buf) {
647 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
648
649 while (1) {
650 tx_data = davinci_spi->get_tx(davinci_spi);
651
652 data1_reg_val &= ~(0xFFFF);
653 data1_reg_val |= (0xFFFF & tx_data);
654
655 buf_val = ioread32(davinci_spi->base + SPIBUF);
656 if ((buf_val & SPIBUF_TXFULL_MASK) == 0) {
657 iowrite32(data1_reg_val,
658 davinci_spi->base + SPIDAT1);
659
660 count--;
661 }
662 while (ioread32(davinci_spi->base + SPIBUF)
663 & SPIBUF_RXEMPTY_MASK)
664 cpu_relax();
665
666 /* getting the returned byte */
667 if (t->rx_buf) {
668 buf_val = ioread32(davinci_spi->base + SPIBUF);
669 davinci_spi->get_rx(buf_val, davinci_spi);
670 }
671 if (count <= 0)
672 break;
673 }
674 } else {
675 if (pdata->poll_mode) {
676 while (1) {
677 /* keeps the serial clock going */
678 if ((ioread32(davinci_spi->base + SPIBUF)
679 & SPIBUF_TXFULL_MASK) == 0)
680 iowrite32(data1_reg_val,
681 davinci_spi->base + SPIDAT1);
682
683 while (ioread32(davinci_spi->base + SPIBUF) &
684 SPIBUF_RXEMPTY_MASK)
685 cpu_relax();
686
687 flg_val = ioread32(davinci_spi->base + SPIFLG);
688 buf_val = ioread32(davinci_spi->base + SPIBUF);
689
690 davinci_spi->get_rx(buf_val, davinci_spi);
691
692 count--;
693 if (count <= 0)
694 break;
695 }
696 } else { /* Receive in Interrupt mode */
697 int i;
698
Brian Niebuhrf2bf4e82010-08-20 15:28:23 +0530699 for (i = 0; i < count; i++) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000700 set_io_bits(davinci_spi->base + SPIINT,
701 SPIINT_BITERR_INTR
702 | SPIINT_OVRRUN_INTR
703 | SPIINT_RX_INTR);
704
705 iowrite32(data1_reg_val,
706 davinci_spi->base + SPIDAT1);
707
708 while (ioread32(davinci_spi->base + SPIINT) &
709 SPIINT_RX_INTR)
710 cpu_relax();
711 }
712 iowrite32((data1_reg_val & 0x0ffcffff),
713 davinci_spi->base + SPIDAT1);
714 }
715 }
716
717 /*
718 * Check for bit error, desync error,parity error,timeout error and
719 * receive overflow errors
720 */
721 int_status = ioread32(davinci_spi->base + SPIFLG);
722
723 ret = davinci_spi_check_error(davinci_spi, int_status);
724 if (ret != 0)
725 return ret;
726
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000727 return t->len;
728}
729
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000730static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
731{
732 struct davinci_spi *davinci_spi;
733 int int_status = 0;
734 int count, temp_count;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000735 u32 data1_reg_val;
736 struct davinci_spi_dma *davinci_spi_dma;
Brian Niebuhrb7ab24a2010-08-19 16:42:42 +0530737 int data_type, ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000738 unsigned long tx_reg, rx_reg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000739 struct device *sdev;
740
741 davinci_spi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000742 sdev = davinci_spi->bitbang.master->dev.parent;
743
744 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
745
746 tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
747 rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
748
749 davinci_spi->tx = t->tx_buf;
750 davinci_spi->rx = t->rx_buf;
751
752 /* convert len to words based on bits_per_word */
Brian Niebuhrb7ab24a2010-08-19 16:42:42 +0530753 data_type = davinci_spi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000754
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530755 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
756
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000757 INIT_COMPLETION(davinci_spi->done);
758
759 init_completion(&davinci_spi_dma->dma_rx_completion);
760 init_completion(&davinci_spi_dma->dma_tx_completion);
761
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000762 ret = davinci_spi_bufs_prep(spi, davinci_spi);
763 if (ret)
764 return ret;
765
Brian Niebuhrf2bf4e82010-08-20 15:28:23 +0530766 count = t->len / data_type; /* the number of elements */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000767
768 /* disable all interrupts for dma transfers */
769 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000770 /* Enable SPI */
771 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
772
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000773 if (t->tx_buf) {
774 t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
775 DMA_TO_DEVICE);
776 if (dma_mapping_error(&spi->dev, t->tx_dma)) {
777 dev_dbg(sdev, "Unable to DMA map a %d bytes"
778 " TX buffer\n", count);
779 return -ENOMEM;
780 }
781 temp_count = count;
782 } else {
783 /* We need TX clocking for RX transaction */
784 t->tx_dma = dma_map_single(&spi->dev,
785 (void *)davinci_spi->tmp_buf, count + 1,
786 DMA_TO_DEVICE);
787 if (dma_mapping_error(&spi->dev, t->tx_dma)) {
788 dev_dbg(sdev, "Unable to DMA map a %d bytes"
789 " TX tmp buffer\n", count);
790 return -ENOMEM;
791 }
792 temp_count = count + 1;
793 }
794
795 edma_set_transfer_params(davinci_spi_dma->dma_tx_channel,
796 data_type, temp_count, 1, 0, ASYNC);
797 edma_set_dest(davinci_spi_dma->dma_tx_channel, tx_reg, INCR, W8BIT);
798 edma_set_src(davinci_spi_dma->dma_tx_channel, t->tx_dma, INCR, W8BIT);
799 edma_set_src_index(davinci_spi_dma->dma_tx_channel, data_type, 0);
800 edma_set_dest_index(davinci_spi_dma->dma_tx_channel, 0, 0);
801
802 if (t->rx_buf) {
803 /* initiate transaction */
804 iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
805
806 t->rx_dma = dma_map_single(&spi->dev, (void *)t->rx_buf, count,
807 DMA_FROM_DEVICE);
808 if (dma_mapping_error(&spi->dev, t->rx_dma)) {
809 dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
810 count);
811 if (t->tx_buf != NULL)
812 dma_unmap_single(NULL, t->tx_dma,
813 count, DMA_TO_DEVICE);
814 return -ENOMEM;
815 }
816 edma_set_transfer_params(davinci_spi_dma->dma_rx_channel,
817 data_type, count, 1, 0, ASYNC);
818 edma_set_src(davinci_spi_dma->dma_rx_channel,
819 rx_reg, INCR, W8BIT);
820 edma_set_dest(davinci_spi_dma->dma_rx_channel,
821 t->rx_dma, INCR, W8BIT);
822 edma_set_src_index(davinci_spi_dma->dma_rx_channel, 0, 0);
823 edma_set_dest_index(davinci_spi_dma->dma_rx_channel,
824 data_type, 0);
825 }
826
827 if ((t->tx_buf) || (t->rx_buf))
828 edma_start(davinci_spi_dma->dma_tx_channel);
829
830 if (t->rx_buf)
831 edma_start(davinci_spi_dma->dma_rx_channel);
832
833 if ((t->rx_buf) || (t->tx_buf))
834 davinci_spi_set_dma_req(spi, 1);
835
836 if (t->tx_buf)
837 wait_for_completion_interruptible(
838 &davinci_spi_dma->dma_tx_completion);
839
840 if (t->rx_buf)
841 wait_for_completion_interruptible(
842 &davinci_spi_dma->dma_rx_completion);
843
844 dma_unmap_single(NULL, t->tx_dma, temp_count, DMA_TO_DEVICE);
845
846 if (t->rx_buf)
847 dma_unmap_single(NULL, t->rx_dma, count, DMA_FROM_DEVICE);
848
849 /*
850 * Check for bit error, desync error,parity error,timeout error and
851 * receive overflow errors
852 */
853 int_status = ioread32(davinci_spi->base + SPIFLG);
854
855 ret = davinci_spi_check_error(davinci_spi, int_status);
856 if (ret != 0)
857 return ret;
858
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000859 return t->len;
860}
861
862/**
863 * davinci_spi_irq - IRQ handler for DaVinci SPI
864 * @irq: IRQ number for this SPI Master
865 * @context_data: structure for SPI Master controller davinci_spi
866 */
867static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
868{
869 struct davinci_spi *davinci_spi = context_data;
870 u32 int_status, rx_data = 0;
871 irqreturn_t ret = IRQ_NONE;
872
873 int_status = ioread32(davinci_spi->base + SPIFLG);
874
875 while ((int_status & SPIFLG_RX_INTR_MASK)) {
876 if (likely(int_status & SPIFLG_RX_INTR_MASK)) {
877 ret = IRQ_HANDLED;
878
879 rx_data = ioread32(davinci_spi->base + SPIBUF);
880 davinci_spi->get_rx(rx_data, davinci_spi);
881
882 /* Disable Receive Interrupt */
883 iowrite32(~(SPIINT_RX_INTR | SPIINT_TX_INTR),
884 davinci_spi->base + SPIINT);
885 } else
886 (void)davinci_spi_check_error(davinci_spi, int_status);
887
888 int_status = ioread32(davinci_spi->base + SPIFLG);
889 }
890
891 return ret;
892}
893
894/**
895 * davinci_spi_probe - probe function for SPI Master Controller
896 * @pdev: platform_device structure which contains plateform specific data
897 */
898static int davinci_spi_probe(struct platform_device *pdev)
899{
900 struct spi_master *master;
901 struct davinci_spi *davinci_spi;
902 struct davinci_spi_platform_data *pdata;
903 struct resource *r, *mem;
904 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
905 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
906 resource_size_t dma_eventq = SPI_NO_RESOURCE;
907 int i = 0, ret = 0;
908
909 pdata = pdev->dev.platform_data;
910 if (pdata == NULL) {
911 ret = -ENODEV;
912 goto err;
913 }
914
915 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
916 if (master == NULL) {
917 ret = -ENOMEM;
918 goto err;
919 }
920
921 dev_set_drvdata(&pdev->dev, master);
922
923 davinci_spi = spi_master_get_devdata(master);
924 if (davinci_spi == NULL) {
925 ret = -ENOENT;
926 goto free_master;
927 }
928
929 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
930 if (r == NULL) {
931 ret = -ENOENT;
932 goto free_master;
933 }
934
935 davinci_spi->pbase = r->start;
936 davinci_spi->region_size = resource_size(r);
937 davinci_spi->pdata = pdata;
938
939 mem = request_mem_region(r->start, davinci_spi->region_size,
940 pdev->name);
941 if (mem == NULL) {
942 ret = -EBUSY;
943 goto free_master;
944 }
945
Sekhar Nori50356dd2010-10-08 15:27:26 +0530946 davinci_spi->base = ioremap(r->start, davinci_spi->region_size);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000947 if (davinci_spi->base == NULL) {
948 ret = -ENOMEM;
949 goto release_region;
950 }
951
952 davinci_spi->irq = platform_get_irq(pdev, 0);
953 if (davinci_spi->irq <= 0) {
954 ret = -EINVAL;
955 goto unmap_io;
956 }
957
958 ret = request_irq(davinci_spi->irq, davinci_spi_irq, IRQF_DISABLED,
959 dev_name(&pdev->dev), davinci_spi);
960 if (ret)
961 goto unmap_io;
962
963 /* Allocate tmp_buf for tx_buf */
964 davinci_spi->tmp_buf = kzalloc(SPI_BUFSIZ, GFP_KERNEL);
965 if (davinci_spi->tmp_buf == NULL) {
966 ret = -ENOMEM;
967 goto irq_free;
968 }
969
970 davinci_spi->bitbang.master = spi_master_get(master);
971 if (davinci_spi->bitbang.master == NULL) {
972 ret = -ENODEV;
973 goto free_tmp_buf;
974 }
975
976 davinci_spi->clk = clk_get(&pdev->dev, NULL);
977 if (IS_ERR(davinci_spi->clk)) {
978 ret = -ENODEV;
979 goto put_master;
980 }
981 clk_enable(davinci_spi->clk);
982
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000983 master->bus_num = pdev->id;
984 master->num_chipselect = pdata->num_chipselect;
985 master->setup = davinci_spi_setup;
986 master->cleanup = davinci_spi_cleanup;
987
988 davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
989 davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
990
991 davinci_spi->version = pdata->version;
992 use_dma = pdata->use_dma;
993
994 davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
995 if (davinci_spi->version == SPI_VERSION_2)
996 davinci_spi->bitbang.flags |= SPI_READY;
997
998 if (use_dma) {
Brian Niebuhr778e2612010-09-03 15:15:06 +0530999 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1000 if (r)
1001 dma_rx_chan = r->start;
1002 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1003 if (r)
1004 dma_tx_chan = r->start;
1005 r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
1006 if (r)
1007 dma_eventq = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001008 }
1009
1010 if (!use_dma ||
1011 dma_rx_chan == SPI_NO_RESOURCE ||
1012 dma_tx_chan == SPI_NO_RESOURCE ||
1013 dma_eventq == SPI_NO_RESOURCE) {
1014 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
1015 use_dma = 0;
1016 } else {
1017 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
1018 davinci_spi->dma_channels = kzalloc(master->num_chipselect
1019 * sizeof(struct davinci_spi_dma), GFP_KERNEL);
1020 if (davinci_spi->dma_channels == NULL) {
1021 ret = -ENOMEM;
1022 goto free_clk;
1023 }
1024
1025 for (i = 0; i < master->num_chipselect; i++) {
1026 davinci_spi->dma_channels[i].dma_rx_channel = -1;
1027 davinci_spi->dma_channels[i].dma_rx_sync_dev =
1028 dma_rx_chan;
1029 davinci_spi->dma_channels[i].dma_tx_channel = -1;
1030 davinci_spi->dma_channels[i].dma_tx_sync_dev =
1031 dma_tx_chan;
1032 davinci_spi->dma_channels[i].eventq = dma_eventq;
1033 }
1034 dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
1035 "Using RX channel = %d , TX channel = %d and "
1036 "event queue = %d", dma_rx_chan, dma_tx_chan,
1037 dma_eventq);
1038 }
1039
1040 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
1041 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
1042
1043 init_completion(&davinci_spi->done);
1044
1045 /* Reset In/OUT SPI module */
1046 iowrite32(0, davinci_spi->base + SPIGCR0);
1047 udelay(100);
1048 iowrite32(1, davinci_spi->base + SPIGCR0);
1049
Brian Niebuhr23853972010-08-13 10:57:44 +05301050 /* initialize chip selects */
1051 if (pdata->chip_sel) {
1052 for (i = 0; i < pdata->num_chipselect; i++) {
1053 if (pdata->chip_sel[i] != SPI_INTERN_CS)
1054 gpio_direction_output(pdata->chip_sel[i], 1);
1055 }
1056 }
1057
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001058 /* Clock internal */
1059 if (davinci_spi->pdata->clk_internal)
1060 set_io_bits(davinci_spi->base + SPIGCR1,
1061 SPIGCR1_CLKMOD_MASK);
1062 else
1063 clear_io_bits(davinci_spi->base + SPIGCR1,
1064 SPIGCR1_CLKMOD_MASK);
1065
Brian Niebuhr843a7132010-08-12 12:49:05 +05301066 iowrite32(CS_DEFAULT, davinci_spi->base + SPIDEF);
1067
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001068 /* master mode default */
1069 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1070
1071 if (davinci_spi->pdata->intr_level)
1072 iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
1073 else
1074 iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
1075
1076 ret = spi_bitbang_start(&davinci_spi->bitbang);
1077 if (ret)
1078 goto free_clk;
1079
Brian Niebuhr3b740b12010-09-03 14:50:07 +05301080 dev_info(&pdev->dev, "Controller at 0x%p\n", davinci_spi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001081
1082 if (!pdata->poll_mode)
1083 dev_info(&pdev->dev, "Operating in interrupt mode"
1084 " using IRQ %d\n", davinci_spi->irq);
1085
1086 return ret;
1087
1088free_clk:
1089 clk_disable(davinci_spi->clk);
1090 clk_put(davinci_spi->clk);
1091put_master:
1092 spi_master_put(master);
1093free_tmp_buf:
1094 kfree(davinci_spi->tmp_buf);
1095irq_free:
1096 free_irq(davinci_spi->irq, davinci_spi);
1097unmap_io:
1098 iounmap(davinci_spi->base);
1099release_region:
1100 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1101free_master:
1102 kfree(master);
1103err:
1104 return ret;
1105}
1106
1107/**
1108 * davinci_spi_remove - remove function for SPI Master Controller
1109 * @pdev: platform_device structure which contains plateform specific data
1110 *
1111 * This function will do the reverse action of davinci_spi_probe function
1112 * It will free the IRQ and SPI controller's memory region.
1113 * It will also call spi_bitbang_stop to destroy the work queue which was
1114 * created by spi_bitbang_start.
1115 */
1116static int __exit davinci_spi_remove(struct platform_device *pdev)
1117{
1118 struct davinci_spi *davinci_spi;
1119 struct spi_master *master;
1120
1121 master = dev_get_drvdata(&pdev->dev);
1122 davinci_spi = spi_master_get_devdata(master);
1123
1124 spi_bitbang_stop(&davinci_spi->bitbang);
1125
1126 clk_disable(davinci_spi->clk);
1127 clk_put(davinci_spi->clk);
1128 spi_master_put(master);
1129 kfree(davinci_spi->tmp_buf);
1130 free_irq(davinci_spi->irq, davinci_spi);
1131 iounmap(davinci_spi->base);
1132 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1133
1134 return 0;
1135}
1136
1137static struct platform_driver davinci_spi_driver = {
1138 .driver.name = "spi_davinci",
1139 .remove = __exit_p(davinci_spi_remove),
1140};
1141
1142static int __init davinci_spi_init(void)
1143{
1144 return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
1145}
1146module_init(davinci_spi_init);
1147
1148static void __exit davinci_spi_exit(void)
1149{
1150 platform_driver_unregister(&davinci_spi_driver);
1151}
1152module_exit(davinci_spi_exit);
1153
1154MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1155MODULE_LICENSE("GPL");