blob: b5aedb2ea91453bcbf87c07381adc6fcf192ea03 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010018#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/bitops.h>
20
21#include <asm/bcache.h>
22#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000023#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/cacheops.h>
25#include <asm/cpu.h>
26#include <asm/cpu-features.h>
27#include <asm/io.h>
28#include <asm/page.h>
29#include <asm/pgtable.h>
30#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010031#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mmu_context.h>
33#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000034#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd96692012-05-15 00:04:49 -070035#include <asm/traps.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010036
37/*
38 * Special Variant of smp_call_function for use by cache functions:
39 *
40 * o No return value
41 * o collapses to normal function call on UP kernels
42 * o collapses to normal function call on systems with a single shared
43 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010044 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010045 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010046static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010047{
48 preempt_disable();
49
50#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010051 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010052#endif
53 func(info);
54 preempt_enable();
55}
56
Ralf Baechle39b8d522008-04-28 17:14:26 +010057#if defined(CONFIG_MIPS_CMP)
58#define cpu_has_safe_index_cacheops 0
59#else
60#define cpu_has_safe_index_cacheops 1
61#endif
62
Ralf Baechleec74e362005-07-13 11:48:45 +000063/*
64 * Must die.
65 */
66static unsigned long icache_size __read_mostly;
67static unsigned long dcache_size __read_mostly;
68static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/*
71 * Dummy cache handling routines for machines without boardcaches
72 */
Chris Dearman73f40352006-06-20 18:06:52 +010073static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010076 .bc_enable = (void *)cache_noop,
77 .bc_disable = (void *)cache_noop,
78 .bc_wback_inv = (void *)cache_noop,
79 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
82struct bcache_ops *bcops = &no_sc_ops;
83
Thiemo Seufer330cfe02005-09-01 18:33:58 +000084#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
85#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87#define R4600_HIT_CACHEOP_WAR_IMPL \
88do { \
89 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
90 *(volatile unsigned long *)CKSEG1; \
91 if (R4600_V1_HIT_CACHEOP_WAR) \
92 __asm__ __volatile__("nop;nop;nop;nop"); \
93} while (0)
94
95static void (*r4k_blast_dcache_page)(unsigned long addr);
96
97static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
98{
99 R4600_HIT_CACHEOP_WAR_IMPL;
100 blast_dcache32_page(addr);
101}
102
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700103static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
104{
105 R4600_HIT_CACHEOP_WAR_IMPL;
106 blast_dcache64_page(addr);
107}
108
Ralf Baechle234fcd12008-03-08 09:56:28 +0000109static void __cpuinit r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
111 unsigned long dc_lsize = cpu_dcache_line_size();
112
Chris Dearman73f40352006-06-20 18:06:52 +0100113 if (dc_lsize == 0)
114 r4k_blast_dcache_page = (void *)cache_noop;
115 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 r4k_blast_dcache_page = blast_dcache16_page;
117 else if (dc_lsize == 32)
118 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700119 else if (dc_lsize == 64)
120 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
123static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
124
Ralf Baechle234fcd12008-03-08 09:56:28 +0000125static void __cpuinit r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
127 unsigned long dc_lsize = cpu_dcache_line_size();
128
Chris Dearman73f40352006-06-20 18:06:52 +0100129 if (dc_lsize == 0)
130 r4k_blast_dcache_page_indexed = (void *)cache_noop;
131 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
133 else if (dc_lsize == 32)
134 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700135 else if (dc_lsize == 64)
136 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137}
138
Sanjay Lalf2e36562012-11-21 18:34:10 -0800139void (* r4k_blast_dcache)(void);
140EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Ralf Baechle234fcd12008-03-08 09:56:28 +0000142static void __cpuinit r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 unsigned long dc_lsize = cpu_dcache_line_size();
145
Chris Dearman73f40352006-06-20 18:06:52 +0100146 if (dc_lsize == 0)
147 r4k_blast_dcache = (void *)cache_noop;
148 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 r4k_blast_dcache = blast_dcache16;
150 else if (dc_lsize == 32)
151 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700152 else if (dc_lsize == 64)
153 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
157#define JUMP_TO_ALIGN(order) \
158 __asm__ __volatile__( \
159 "b\t1f\n\t" \
160 ".align\t" #order "\n\t" \
161 "1:\n\t" \
162 )
163#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100164#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166static inline void blast_r4600_v1_icache32(void)
167{
168 unsigned long flags;
169
170 local_irq_save(flags);
171 blast_icache32();
172 local_irq_restore(flags);
173}
174
175static inline void tx49_blast_icache32(void)
176{
177 unsigned long start = INDEX_BASE;
178 unsigned long end = start + current_cpu_data.icache.waysize;
179 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
180 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100181 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 unsigned long ws, addr;
183
184 CACHE32_UNROLL32_ALIGN2;
185 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700186 for (ws = 0; ws < ws_end; ws += ws_inc)
187 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100188 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 CACHE32_UNROLL32_ALIGN;
190 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700191 for (ws = 0; ws < ws_end; ws += ws_inc)
192 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100193 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
196static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
197{
198 unsigned long flags;
199
200 local_irq_save(flags);
201 blast_icache32_page_indexed(page);
202 local_irq_restore(flags);
203}
204
205static inline void tx49_blast_icache32_page_indexed(unsigned long page)
206{
Atsushi Nemoto67a3f6d2006-04-04 17:34:14 +0900207 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
208 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 unsigned long end = start + PAGE_SIZE;
210 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
211 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100212 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 unsigned long ws, addr;
214
215 CACHE32_UNROLL32_ALIGN2;
216 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700217 for (ws = 0; ws < ws_end; ws += ws_inc)
218 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100219 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 CACHE32_UNROLL32_ALIGN;
221 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700222 for (ws = 0; ws < ws_end; ws += ws_inc)
223 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100224 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227static void (* r4k_blast_icache_page)(unsigned long addr);
228
Ralf Baechle234fcd12008-03-08 09:56:28 +0000229static void __cpuinit r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 unsigned long ic_lsize = cpu_icache_line_size();
232
Chris Dearman73f40352006-06-20 18:06:52 +0100233 if (ic_lsize == 0)
234 r4k_blast_icache_page = (void *)cache_noop;
235 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 r4k_blast_icache_page = blast_icache16_page;
237 else if (ic_lsize == 32)
238 r4k_blast_icache_page = blast_icache32_page;
239 else if (ic_lsize == 64)
240 r4k_blast_icache_page = blast_icache64_page;
241}
242
243
244static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
245
Ralf Baechle234fcd12008-03-08 09:56:28 +0000246static void __cpuinit r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 unsigned long ic_lsize = cpu_icache_line_size();
249
Chris Dearman73f40352006-06-20 18:06:52 +0100250 if (ic_lsize == 0)
251 r4k_blast_icache_page_indexed = (void *)cache_noop;
252 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
254 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000255 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 r4k_blast_icache_page_indexed =
257 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000258 else if (TX49XX_ICACHE_INDEX_INV_WAR)
259 r4k_blast_icache_page_indexed =
260 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 else
262 r4k_blast_icache_page_indexed =
263 blast_icache32_page_indexed;
264 } else if (ic_lsize == 64)
265 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
266}
267
Sanjay Lalf2e36562012-11-21 18:34:10 -0800268void (* r4k_blast_icache)(void);
269EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
Ralf Baechle234fcd12008-03-08 09:56:28 +0000271static void __cpuinit r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
273 unsigned long ic_lsize = cpu_icache_line_size();
274
Chris Dearman73f40352006-06-20 18:06:52 +0100275 if (ic_lsize == 0)
276 r4k_blast_icache = (void *)cache_noop;
277 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 r4k_blast_icache = blast_icache16;
279 else if (ic_lsize == 32) {
280 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
281 r4k_blast_icache = blast_r4600_v1_icache32;
282 else if (TX49XX_ICACHE_INDEX_INV_WAR)
283 r4k_blast_icache = tx49_blast_icache32;
284 else
285 r4k_blast_icache = blast_icache32;
286 } else if (ic_lsize == 64)
287 r4k_blast_icache = blast_icache64;
288}
289
290static void (* r4k_blast_scache_page)(unsigned long addr);
291
Ralf Baechle234fcd12008-03-08 09:56:28 +0000292static void __cpuinit r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
294 unsigned long sc_lsize = cpu_scache_line_size();
295
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000296 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100297 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000298 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 r4k_blast_scache_page = blast_scache16_page;
300 else if (sc_lsize == 32)
301 r4k_blast_scache_page = blast_scache32_page;
302 else if (sc_lsize == 64)
303 r4k_blast_scache_page = blast_scache64_page;
304 else if (sc_lsize == 128)
305 r4k_blast_scache_page = blast_scache128_page;
306}
307
308static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
309
Ralf Baechle234fcd12008-03-08 09:56:28 +0000310static void __cpuinit r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311{
312 unsigned long sc_lsize = cpu_scache_line_size();
313
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000314 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100315 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000316 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
318 else if (sc_lsize == 32)
319 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
320 else if (sc_lsize == 64)
321 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
322 else if (sc_lsize == 128)
323 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
324}
325
326static void (* r4k_blast_scache)(void);
327
Ralf Baechle234fcd12008-03-08 09:56:28 +0000328static void __cpuinit r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
330 unsigned long sc_lsize = cpu_scache_line_size();
331
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000332 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100333 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000334 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 r4k_blast_scache = blast_scache16;
336 else if (sc_lsize == 32)
337 r4k_blast_scache = blast_scache32;
338 else if (sc_lsize == 64)
339 r4k_blast_scache = blast_scache64;
340 else if (sc_lsize == 128)
341 r4k_blast_scache = blast_scache128;
342}
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344static inline void local_r4k___flush_cache_all(void * args)
345{
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800346#if defined(CONFIG_CPU_LOONGSON2)
347 r4k_blast_scache();
348 return;
349#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 r4k_blast_dcache();
351 r4k_blast_icache();
352
Ralf Baechle10cc3522007-10-11 23:46:15 +0100353 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 case CPU_R4000SC:
355 case CPU_R4000MC:
356 case CPU_R4400SC:
357 case CPU_R4400MC:
358 case CPU_R10000:
359 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400360 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 r4k_blast_scache();
362 }
363}
364
365static void r4k___flush_cache_all(void)
366{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100367 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100370static inline int has_valid_asid(const struct mm_struct *mm)
371{
372#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
373 int i;
374
375 for_each_online_cpu(i)
376 if (cpu_context(i, mm))
377 return 1;
378
379 return 0;
380#else
381 return cpu_context(smp_processor_id(), mm);
382#endif
383}
384
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100385static void r4k__flush_cache_vmap(void)
386{
387 r4k_blast_dcache();
388}
389
390static void r4k__flush_cache_vunmap(void)
391{
392 r4k_blast_dcache();
393}
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395static inline void local_r4k_flush_cache_range(void * args)
396{
397 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000398 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100400 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return;
402
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900403 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000404 if (exec)
405 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
408static void r4k_flush_cache_range(struct vm_area_struct *vma,
409 unsigned long start, unsigned long end)
410{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000411 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900412
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000413 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100414 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415}
416
417static inline void local_r4k_flush_cache_mm(void * args)
418{
419 struct mm_struct *mm = args;
420
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100421 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 return;
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /*
425 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
426 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000427 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
428 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100430 if (current_cpu_type() == CPU_R4000SC ||
431 current_cpu_type() == CPU_R4000MC ||
432 current_cpu_type() == CPU_R4400SC ||
433 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000435 return;
436 }
437
438 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439}
440
441static void r4k_flush_cache_mm(struct mm_struct *mm)
442{
443 if (!cpu_has_dc_aliases)
444 return;
445
Ralf Baechle48a26e62010-10-29 19:08:25 +0100446 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
448
449struct flush_cache_page_args {
450 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100451 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900452 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453};
454
455static inline void local_r4k_flush_cache_page(void *args)
456{
457 struct flush_cache_page_args *fcp_args = args;
458 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100459 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100460 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 int exec = vma->vm_flags & VM_EXEC;
462 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100463 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000465 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 pmd_t *pmdp;
467 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100468 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Ralf Baechle79acf832005-02-10 13:54:37 +0000470 /*
471 * If ownes no valid ASID yet, cannot possibly have gotten
472 * this page into the cache.
473 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100474 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000475 return;
476
Ralf Baechle6ec25802005-10-12 00:02:34 +0100477 addr &= PAGE_MASK;
478 pgdp = pgd_offset(mm, addr);
479 pudp = pud_offset(pgdp, addr);
480 pmdp = pmd_offset(pudp, addr);
481 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 /*
484 * If the page isn't marked valid, the page cannot possibly be
485 * in the cache.
486 */
Ralf Baechle526af352008-01-29 10:14:55 +0000487 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 return;
489
Ralf Baechledb813fe2007-09-27 18:26:43 +0100490 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
491 vaddr = NULL;
492 else {
493 /*
494 * Use kmap_coherent or kmap_atomic to do flushes for
495 * another ASID than the current one.
496 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100497 map_coherent = (cpu_has_dc_aliases &&
498 page_mapped(page) && !Page_dcache_dirty(page));
499 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100500 vaddr = kmap_coherent(page, addr);
501 else
Cong Wang9c020482011-11-25 23:14:15 +0800502 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100503 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 }
505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100507 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100508 if (exec && !cpu_icache_snoops_remote_store)
509 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 }
511 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100512 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 int cpu = smp_processor_id();
514
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000515 if (cpu_context(cpu, mm) != 0)
516 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100518 r4k_blast_icache_page(addr);
519 }
520
521 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100522 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100523 kunmap_coherent();
524 else
Cong Wang9c020482011-11-25 23:14:15 +0800525 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 }
527}
528
Ralf Baechle6ec25802005-10-12 00:02:34 +0100529static void r4k_flush_cache_page(struct vm_area_struct *vma,
530 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
532 struct flush_cache_page_args args;
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100535 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900536 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Ralf Baechle48a26e62010-10-29 19:08:25 +0100538 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
540
541static inline void local_r4k_flush_data_cache_page(void * addr)
542{
543 r4k_blast_dcache_page((unsigned long) addr);
544}
545
546static void r4k_flush_data_cache_page(unsigned long addr)
547{
Ralf Baechlea754f702007-11-03 01:01:37 +0000548 if (in_atomic())
549 local_r4k_flush_data_cache_page((void *)addr);
550 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100551 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552}
553
554struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900555 unsigned long start;
556 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557};
558
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200559static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100562 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 r4k_blast_dcache();
564 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000565 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900566 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 }
569
570 if (end - start > icache_size)
571 r4k_blast_icache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900572 else
573 protected_blast_icache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574}
575
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200576static inline void local_r4k_flush_icache_range_ipi(void *args)
577{
578 struct flush_icache_range_args *fir_args = args;
579 unsigned long start = fir_args->start;
580 unsigned long end = fir_args->end;
581
582 local_r4k_flush_icache_range(start, end);
583}
584
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900585static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586{
587 struct flush_icache_range_args args;
588
589 args.start = start;
590 args.end = end;
591
Ralf Baechle48a26e62010-10-29 19:08:25 +0100592 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000593 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594}
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596#ifdef CONFIG_DMA_NONCOHERENT
597
598static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
599{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 /* Catch bad driver code */
601 BUG_ON(size == 0);
602
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100603 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900604 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900606 else
607 blast_scache_range(addr, addr + size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700608 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 return;
610 }
611
612 /*
613 * Either no secondary cache or the available caches don't have the
614 * subset property so we have to flush the primary caches
615 * explicitly
616 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100617 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 r4k_blast_dcache();
619 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900621 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
623
624 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700625 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626}
627
628static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
629{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 /* Catch bad driver code */
631 BUG_ON(size == 0);
632
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100633 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900634 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000636 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000637 /*
638 * There is no clearly documented alignment requirement
639 * for the cache instruction on MIPS processors and
640 * some processors, among them the RM5200 and RM7000
641 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100642 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000643 * aligning the address to cache line size.
644 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100645 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000646 }
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700647 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 return;
649 }
650
Ralf Baechle39b8d522008-04-28 17:14:26 +0100651 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 r4k_blast_dcache();
653 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100655 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
657
658 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700659 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
661#endif /* CONFIG_DMA_NONCOHERENT */
662
663/*
664 * While we're protected against bad userland addresses we don't care
665 * very much about what happens in that case. Usually a segmentation
666 * fault will dump the process later on anyway ...
667 */
668static void local_r4k_flush_cache_sigtramp(void * arg)
669{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000670 unsigned long ic_lsize = cpu_icache_line_size();
671 unsigned long dc_lsize = cpu_dcache_line_size();
672 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 unsigned long addr = (unsigned long) arg;
674
675 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100676 if (dc_lsize)
677 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000678 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100680 if (ic_lsize)
681 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (MIPS4K_ICACHE_REFILL_WAR) {
683 __asm__ __volatile__ (
684 ".set push\n\t"
685 ".set noat\n\t"
686 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700687#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 "la $at,1f\n\t"
689#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700690#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 "dla $at,1f\n\t"
692#endif
693 "cache %0,($at)\n\t"
694 "nop; nop; nop\n"
695 "1:\n\t"
696 ".set pop"
697 :
698 : "i" (Hit_Invalidate_I));
699 }
700 if (MIPS_CACHE_SYNC_WAR)
701 __asm__ __volatile__ ("sync");
702}
703
704static void r4k_flush_cache_sigtramp(unsigned long addr)
705{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100706 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708
709static void r4k_flush_icache_all(void)
710{
711 if (cpu_has_vtag_icache)
712 r4k_blast_icache();
713}
714
Ralf Baechled9cdc902011-06-17 16:20:28 +0100715struct flush_kernel_vmap_range_args {
716 unsigned long vaddr;
717 int size;
718};
719
720static inline void local_r4k_flush_kernel_vmap_range(void *args)
721{
722 struct flush_kernel_vmap_range_args *vmra = args;
723 unsigned long vaddr = vmra->vaddr;
724 int size = vmra->size;
725
726 /*
727 * Aliases only affect the primary caches so don't bother with
728 * S-caches or T-caches.
729 */
730 if (cpu_has_safe_index_cacheops && size >= dcache_size)
731 r4k_blast_dcache();
732 else {
733 R4600_HIT_CACHEOP_WAR_IMPL;
734 blast_dcache_range(vaddr, vaddr + size);
735 }
736}
737
738static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
739{
740 struct flush_kernel_vmap_range_args args;
741
742 args.vaddr = (unsigned long) vaddr;
743 args.size = size;
744
745 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
746}
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748static inline void rm7k_erratum31(void)
749{
750 const unsigned long ic_lsize = 32;
751 unsigned long addr;
752
753 /* RM7000 erratum #31. The icache is screwed at startup. */
754 write_c0_taglo(0);
755 write_c0_taghi(0);
756
757 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
758 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000759 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 ".set noreorder\n\t"
761 ".set mips3\n\t"
762 "cache\t%1, 0(%0)\n\t"
763 "cache\t%1, 0x1000(%0)\n\t"
764 "cache\t%1, 0x2000(%0)\n\t"
765 "cache\t%1, 0x3000(%0)\n\t"
766 "cache\t%2, 0(%0)\n\t"
767 "cache\t%2, 0x1000(%0)\n\t"
768 "cache\t%2, 0x2000(%0)\n\t"
769 "cache\t%2, 0x3000(%0)\n\t"
770 "cache\t%1, 0(%0)\n\t"
771 "cache\t%1, 0x1000(%0)\n\t"
772 "cache\t%1, 0x2000(%0)\n\t"
773 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000774 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 :
776 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
777 }
778}
779
Steven J. Hill006a8512012-06-26 04:11:03 +0000780static inline void alias_74k_erratum(struct cpuinfo_mips *c)
781{
782 /*
783 * Early versions of the 74K do not update the cache tags on a
784 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
785 * aliases. In this case it is better to treat the cache as always
786 * having aliases.
787 */
788 if ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(2, 4, 0))
789 c->dcache.flags |= MIPS_CACHE_VTAG;
790 if ((c->processor_id & 0xff) == PRID_REV_ENCODE_332(2, 4, 0))
791 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
792 if (((c->processor_id & 0xff00) == PRID_IMP_1074K) &&
793 ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(1, 1, 0))) {
794 c->dcache.flags |= MIPS_CACHE_VTAG;
795 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
796 }
797}
798
Ralf Baechle234fcd12008-03-08 09:56:28 +0000799static char *way_string[] __cpuinitdata = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
801};
802
Ralf Baechle234fcd12008-03-08 09:56:28 +0000803static void __cpuinit probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804{
805 struct cpuinfo_mips *c = &current_cpu_data;
806 unsigned int config = read_c0_config();
807 unsigned int prid = read_c0_prid();
808 unsigned long config1;
809 unsigned int lsize;
810
811 switch (c->cputype) {
812 case CPU_R4600: /* QED style two way caches? */
813 case CPU_R4700:
814 case CPU_R5000:
815 case CPU_NEVADA:
816 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
817 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
818 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900819 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
821 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
822 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
823 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900824 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 c->options |= MIPS_CPU_CACHE_CDEX_P;
827 break;
828
829 case CPU_R5432:
830 case CPU_R5500:
831 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
832 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
833 c->icache.ways = 2;
834 c->icache.waybit= 0;
835
836 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
837 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
838 c->dcache.ways = 2;
839 c->dcache.waybit = 0;
840
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900841 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 break;
843
844 case CPU_TX49XX:
845 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
846 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
847 c->icache.ways = 4;
848 c->icache.waybit= 0;
849
850 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
851 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
852 c->dcache.ways = 4;
853 c->dcache.waybit = 0;
854
855 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900856 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 break;
858
859 case CPU_R4000PC:
860 case CPU_R4000SC:
861 case CPU_R4000MC:
862 case CPU_R4400PC:
863 case CPU_R4400SC:
864 case CPU_R4400MC:
865 case CPU_R4300:
866 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
867 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
868 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100869 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
871 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
872 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
873 c->dcache.ways = 1;
874 c->dcache.waybit = 0; /* does not matter */
875
876 c->options |= MIPS_CPU_CACHE_CDEX_P;
877 break;
878
879 case CPU_R10000:
880 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400881 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
883 c->icache.linesz = 64;
884 c->icache.ways = 2;
885 c->icache.waybit = 0;
886
887 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
888 c->dcache.linesz = 32;
889 c->dcache.ways = 2;
890 c->dcache.waybit = 0;
891
892 c->options |= MIPS_CPU_PREFETCH;
893 break;
894
895 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900896 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 case CPU_VR4131:
898 /* Workaround for cache instruction bug of VR4131 */
899 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
900 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900901 config |= 0x00400000U;
902 if (c->processor_id == 0x0c80U)
903 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900905 } else
906 c->options |= MIPS_CPU_CACHE_CDEX_P;
907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
909 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
910 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900911 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
913 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
914 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
915 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900916 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 break;
918
919 case CPU_VR41XX:
920 case CPU_VR4111:
921 case CPU_VR4121:
922 case CPU_VR4122:
923 case CPU_VR4181:
924 case CPU_VR4181A:
925 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
926 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
927 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100928 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
930 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
931 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
932 c->dcache.ways = 1;
933 c->dcache.waybit = 0; /* does not matter */
934
935 c->options |= MIPS_CPU_CACHE_CDEX_P;
936 break;
937
938 case CPU_RM7000:
939 rm7k_erratum31();
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
942 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
943 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900944 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
946 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
947 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
948 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900949 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 c->options |= MIPS_CPU_PREFETCH;
953 break;
954
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800955 case CPU_LOONGSON2:
956 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
957 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
958 if (prid & 0x3)
959 c->icache.ways = 4;
960 else
961 c->icache.ways = 2;
962 c->icache.waybit = 0;
963
964 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
965 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
966 if (prid & 0x3)
967 c->dcache.ways = 4;
968 else
969 c->dcache.ways = 2;
970 c->dcache.waybit = 0;
971 break;
972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 default:
974 if (!(config & MIPS_CONF_M))
975 panic("Don't know how to probe P-caches on this cpu.");
976
977 /*
978 * So we seem to be a MIPS32 or MIPS64 CPU
979 * So let's probe the I-cache ...
980 */
981 config1 = read_c0_config1();
982
983 if ((lsize = ((config1 >> 19) & 7)))
984 c->icache.linesz = 2 << lsize;
985 else
986 c->icache.linesz = lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +0200987 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 c->icache.ways = 1 + ((config1 >> 16) & 7);
989
990 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +0100991 c->icache.ways *
992 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900993 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995 if (config & 0x8) /* VI bit */
996 c->icache.flags |= MIPS_CACHE_VTAG;
997
998 /*
999 * Now probe the MIPS32 / MIPS64 data cache.
1000 */
1001 c->dcache.flags = 0;
1002
1003 if ((lsize = ((config1 >> 10) & 7)))
1004 c->dcache.linesz = 2 << lsize;
1005 else
1006 c->dcache.linesz= lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +02001007 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1009
1010 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001011 c->dcache.ways *
1012 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001013 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 c->options |= MIPS_CPU_PREFETCH;
1016 break;
1017 }
1018
1019 /*
1020 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001021 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 * to get a VCE exception anymore so we don't care about this
1023 * misconfiguration. The case is rather theoretical anyway;
1024 * presumably no vendor is shipping his hardware in the "bad"
1025 * configuration.
1026 */
1027 if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 &&
1028 !(config & CONF_SC) && c->icache.linesz != 16 &&
1029 PAGE_SIZE <= 0x8000)
1030 panic("Improper R4000SC processor configuration detected");
1031
1032 /* compute a couple of other cache variables */
1033 c->icache.waysize = icache_size / c->icache.ways;
1034 c->dcache.waysize = dcache_size / c->dcache.ways;
1035
Chris Dearman73f40352006-06-20 18:06:52 +01001036 c->icache.sets = c->icache.linesz ?
1037 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1038 c->dcache.sets = c->dcache.linesz ?
1039 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041 /*
1042 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1043 * 2-way virtually indexed so normally would suffer from aliases. So
1044 * normally they'd suffer from aliases but magic in the hardware deals
1045 * with that for us so we don't need to take care ourselves.
1046 */
Ralf Baechled1e344e2005-02-04 15:51:26 +00001047 switch (c->cputype) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001048 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001049 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001050 case CPU_SB1:
1051 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301052 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001053 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001054 break;
1055
Ralf Baechled1e344e2005-02-04 15:51:26 +00001056 case CPU_R10000:
1057 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001058 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001059 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001060
Steven J. Hill113c62d2012-07-06 23:56:00 +02001061 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001062 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001063 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001064 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001065 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001066 case CPU_1004K:
Steven J. Hill006a8512012-06-26 04:11:03 +00001067 if (c->cputype == CPU_74K)
1068 alias_74k_erratum(c);
Ralf Baechlebeab3752006-06-19 21:56:25 +01001069 if ((read_c0_config7() & (1 << 16))) {
1070 /* effectively physically indexed dcache,
1071 thus no virtual aliases. */
1072 c->dcache.flags |= MIPS_CACHE_PINDEX;
1073 break;
1074 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001075 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001076 if (c->dcache.waysize > PAGE_SIZE)
1077 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
1080 switch (c->cputype) {
1081 case CPU_20KC:
1082 /*
1083 * Some older 20Kc chips doesn't have the 'VI' bit in
1084 * the config register.
1085 */
1086 c->icache.flags |= MIPS_CACHE_VTAG;
1087 break;
1088
Manuel Lauss270717a2009-03-25 17:49:28 +01001089 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1091 break;
1092 }
1093
Ralf Baechle70342282013-01-22 12:59:30 +01001094#ifdef CONFIG_CPU_LOONGSON2
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001095 /*
1096 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1097 * one op will act on all 4 ways
1098 */
1099 c->icache.ways = 1;
1100#endif
1101
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1103 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001104 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 way_string[c->icache.ways], c->icache.linesz);
1106
Ralf Baechle64bfca52007-10-15 16:35:45 +01001107 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1108 dcache_size >> 10, way_string[c->dcache.ways],
1109 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1110 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1111 "cache aliases" : "no aliases",
1112 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
1114
1115/*
1116 * If you even _breathe_ on this function, look at the gcc output and make sure
1117 * it does not pop things on and off the stack for the cache sizing loop that
1118 * executes in KSEG1 space or else you will crash and burn badly. You have
1119 * been warned.
1120 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001121static int __cpuinit probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 unsigned long flags, addr, begin, end, pow2;
1124 unsigned int config = read_c0_config();
1125 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 if (config & CONF_SC)
1128 return 0;
1129
Ralf Baechlee001e522007-07-28 12:45:47 +01001130 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 begin &= ~((4 * 1024 * 1024) - 1);
1132 end = begin + (4 * 1024 * 1024);
1133
1134 /*
1135 * This is such a bitch, you'd think they would make it easy to do
1136 * this. Away you daemons of stupidity!
1137 */
1138 local_irq_save(flags);
1139
1140 /* Fill each size-multiple cache line with a valid tag. */
1141 pow2 = (64 * 1024);
1142 for (addr = begin; addr < end; addr = (begin + pow2)) {
1143 unsigned long *p = (unsigned long *) addr;
1144 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1145 pow2 <<= 1;
1146 }
1147
1148 /* Load first line with zero (therefore invalid) tag. */
1149 write_c0_taglo(0);
1150 write_c0_taghi(0);
1151 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1152 cache_op(Index_Store_Tag_I, begin);
1153 cache_op(Index_Store_Tag_D, begin);
1154 cache_op(Index_Store_Tag_SD, begin);
1155
1156 /* Now search for the wrap around point. */
1157 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1159 cache_op(Index_Load_Tag_SD, addr);
1160 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1161 if (!read_c0_taglo())
1162 break;
1163 pow2 <<= 1;
1164 }
1165 local_irq_restore(flags);
1166 addr -= begin;
1167
1168 scache_size = addr;
1169 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1170 c->scache.ways = 1;
1171 c->dcache.waybit = 0; /* does not matter */
1172
1173 return 1;
1174}
1175
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001176#if defined(CONFIG_CPU_LOONGSON2)
1177static void __init loongson2_sc_init(void)
1178{
1179 struct cpuinfo_mips *c = &current_cpu_data;
1180
1181 scache_size = 512*1024;
1182 c->scache.linesz = 32;
1183 c->scache.ways = 4;
1184 c->scache.waybit = 0;
1185 c->scache.waysize = scache_size / (c->scache.ways);
1186 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1187 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1188 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1189
1190 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1191}
1192#endif
1193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194extern int r5k_sc_init(void);
1195extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001196extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Ralf Baechle234fcd12008-03-08 09:56:28 +00001198static void __cpuinit setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199{
1200 struct cpuinfo_mips *c = &current_cpu_data;
1201 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 int sc_present = 0;
1203
1204 /*
1205 * Do the probing thing on R4000SC and R4400SC processors. Other
1206 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001207 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 */
1209 switch (c->cputype) {
1210 case CPU_R4000SC:
1211 case CPU_R4000MC:
1212 case CPU_R4400SC:
1213 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001214 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 if (sc_present)
1216 c->options |= MIPS_CPU_CACHE_CDEX_S;
1217 break;
1218
1219 case CPU_R10000:
1220 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001221 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1223 c->scache.linesz = 64 << ((config >> 13) & 1);
1224 c->scache.ways = 2;
1225 c->scache.waybit= 0;
1226 sc_present = 1;
1227 break;
1228
1229 case CPU_R5000:
1230 case CPU_NEVADA:
1231#ifdef CONFIG_R5000_CPU_SCACHE
1232 r5k_sc_init();
1233#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001234 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237#ifdef CONFIG_RM7000_CPU_SCACHE
1238 rm7k_sc_init();
1239#endif
1240 return;
1241
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001242#if defined(CONFIG_CPU_LOONGSON2)
1243 case CPU_LOONGSON2:
1244 loongson2_sc_init();
1245 return;
1246#endif
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001247 case CPU_XLP:
1248 /* don't need to worry about L2, fully coherent */
1249 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 default:
Chris Dearman9318c512006-06-20 17:15:20 +01001252 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
1253 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1254 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1255 c->isa_level == MIPS_CPU_ISA_M64R2) {
1256#ifdef CONFIG_MIPS_CPU_SCACHE
1257 if (mips_sc_init ()) {
1258 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1259 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1260 scache_size >> 10,
1261 way_string[c->scache.ways], c->scache.linesz);
1262 }
1263#else
1264 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1265 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1266#endif
1267 return;
1268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 sc_present = 0;
1270 }
1271
1272 if (!sc_present)
1273 return;
1274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 /* compute a couple of other cache variables */
1276 c->scache.waysize = scache_size / c->scache.ways;
1277
1278 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1279
1280 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1281 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1282
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001283 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284}
1285
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001286void au1x00_fixup_config_od(void)
1287{
1288 /*
1289 * c0_config.od (bit 19) was write only (and read as 0)
1290 * on the early revisions of Alchemy SOCs. It disables the bus
1291 * transaction overlapping and needs to be set to fix various errata.
1292 */
1293 switch (read_c0_prid()) {
1294 case 0x00030100: /* Au1000 DA */
1295 case 0x00030201: /* Au1000 HA */
1296 case 0x00030202: /* Au1000 HB */
1297 case 0x01030200: /* Au1500 AB */
1298 /*
1299 * Au1100 errata actually keeps silence about this bit, so we set it
1300 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001301 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001302 */
1303 case 0x02030200: /* Au1100 AB */
1304 case 0x02030201: /* Au1100 BA */
1305 case 0x02030202: /* Au1100 BC */
1306 set_c0_config(1 << 19);
1307 break;
1308 }
1309}
1310
Ralf Baechle89052bd2008-06-12 17:26:02 +01001311/* CP0 hazard avoidance. */
1312#define NXP_BARRIER() \
1313 __asm__ __volatile__( \
1314 ".set noreorder\n\t" \
1315 "nop; nop; nop; nop; nop; nop;\n\t" \
1316 ".set reorder\n\t")
1317
1318static void nxp_pr4450_fixup_config(void)
1319{
1320 unsigned long config0;
1321
1322 config0 = read_c0_config();
1323
1324 /* clear all three cache coherency fields */
1325 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1326 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1327 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1328 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1329 write_c0_config(config0);
1330 NXP_BARRIER();
1331}
1332
Chris Dearman35133692007-09-19 00:58:24 +01001333static int __cpuinitdata cca = -1;
1334
1335static int __init cca_setup(char *str)
1336{
1337 get_option(&str, &cca);
1338
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001339 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001340}
1341
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001342early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001343
Ralf Baechle234fcd12008-03-08 09:56:28 +00001344static void __cpuinit coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345{
Chris Dearman35133692007-09-19 00:58:24 +01001346 if (cca < 0 || cca > 7)
1347 cca = read_c0_config() & CONF_CM_CMASK;
1348 _page_cachable_default = cca << _CACHE_SHIFT;
1349
1350 pr_debug("Using cache attribute %d\n", cca);
1351 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
1353 /*
1354 * c0_status.cu=0 specifies that updates by the sc instruction use
1355 * the coherency mode specified by the TLB; 1 means cachable
1356 * coherent update on write will be used. Not all processors have
1357 * this bit and; some wire it to zero, others like Toshiba had the
1358 * silly idea of putting something else there ...
1359 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001360 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 case CPU_R4000PC:
1362 case CPU_R4000SC:
1363 case CPU_R4000MC:
1364 case CPU_R4400PC:
1365 case CPU_R4400SC:
1366 case CPU_R4400MC:
1367 clear_c0_config(CONF_CU);
1368 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001369 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001370 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001371 * the write-only co_config.od bit and set it back to one on:
1372 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001373 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001374 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001375 au1x00_fixup_config_od();
1376 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001377
1378 case PRID_IMP_PR4450:
1379 nxp_pr4450_fixup_config();
1380 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 }
1382}
1383
Ralf Baechle39b8d522008-04-28 17:14:26 +01001384#if defined(CONFIG_DMA_NONCOHERENT)
1385
1386static int __cpuinitdata coherentio;
1387
1388static int __init setcoherentio(char *str)
1389{
1390 coherentio = 1;
1391
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001392 return 0;
Ralf Baechle39b8d522008-04-28 17:14:26 +01001393}
1394
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001395early_param("coherentio", setcoherentio);
Ralf Baechle39b8d522008-04-28 17:14:26 +01001396#endif
1397
David Daney9cd96692012-05-15 00:04:49 -07001398static void __cpuinit r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001400 extern char __weak except_vec2_generic;
1401 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 struct cpuinfo_mips *c = &current_cpu_data;
1403
Ralf Baechle641e97f2007-10-11 23:46:05 +01001404 switch (c->cputype) {
1405 case CPU_SB1:
1406 case CPU_SB1A:
1407 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1408 break;
1409
1410 default:
1411 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1412 break;
1413 }
David Daney9cd96692012-05-15 00:04:49 -07001414}
1415
1416void __cpuinit r4k_cache_init(void)
1417{
1418 extern void build_clear_page(void);
1419 extern void build_copy_page(void);
1420 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 probe_pcache();
1423 setup_scache();
1424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 r4k_blast_dcache_page_setup();
1426 r4k_blast_dcache_page_indexed_setup();
1427 r4k_blast_dcache_setup();
1428 r4k_blast_icache_page_setup();
1429 r4k_blast_icache_page_indexed_setup();
1430 r4k_blast_icache_setup();
1431 r4k_blast_scache_page_setup();
1432 r4k_blast_scache_page_indexed_setup();
1433 r4k_blast_scache_setup();
1434
1435 /*
1436 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1437 * This code supports virtually indexed processors and will be
1438 * unnecessarily inefficient on physically indexed processors.
1439 */
Chris Dearman73f40352006-06-20 18:06:52 +01001440 if (c->dcache.linesz)
1441 shm_align_mask = max_t( unsigned long,
1442 c->dcache.sets * c->dcache.linesz - 1,
1443 PAGE_SIZE - 1);
1444 else
1445 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001446
1447 __flush_cache_vmap = r4k__flush_cache_vmap;
1448 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1449
Ralf Baechledb813fe2007-09-27 18:26:43 +01001450 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 __flush_cache_all = r4k___flush_cache_all;
1452 flush_cache_mm = r4k_flush_cache_mm;
1453 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 flush_cache_range = r4k_flush_cache_range;
1455
Ralf Baechled9cdc902011-06-17 16:20:28 +01001456 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1457
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1459 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001460 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 flush_data_cache_page = r4k_flush_data_cache_page;
1462 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001463 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Ralf Baechle39b8d522008-04-28 17:14:26 +01001465#if defined(CONFIG_DMA_NONCOHERENT)
1466 if (coherentio) {
1467 _dma_cache_wback_inv = (void *)cache_noop;
1468 _dma_cache_wback = (void *)cache_noop;
1469 _dma_cache_inv = (void *)cache_noop;
1470 } else {
1471 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1472 _dma_cache_wback = r4k_dma_cache_wback_inv;
1473 _dma_cache_inv = r4k_dma_cache_inv;
1474 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475#endif
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 build_clear_page();
1478 build_copy_page();
Ralf Baechle39b8d522008-04-28 17:14:26 +01001479#if !defined(CONFIG_MIPS_CMP)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001480 local_r4k___flush_cache_all(NULL);
Ralf Baechle39b8d522008-04-28 17:14:26 +01001481#endif
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001482 coherency_setup();
David Daney9cd96692012-05-15 00:04:49 -07001483 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484}