blob: 89f82396a13a9d61fe231fcce4bf1349da57eb69 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
39#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070040
Winkler, Tomasdbb66542008-12-22 11:31:14 +080041#include "iwl-fh.h"
Tomas Winklerbddadf82008-12-19 10:37:01 +080042#include "iwl-3945-fh.h"
Tomas Winkler600c0e12008-12-19 10:37:04 +080043#include "iwl-commands.h"
Samuel Ortiz17f841c2009-01-23 13:45:20 -080044#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070045#include "iwl-3945.h"
Samuel Ortize6148912009-01-23 13:45:15 -080046#include "iwl-eeprom.h"
Christoph Hellwig5d08cd12007-10-25 17:15:50 +080047#include "iwl-helpers.h"
Kolekar, Abhijeet5747d472008-12-19 10:37:18 +080048#include "iwl-core.h"
Johannes Berge932a602009-10-02 13:44:03 -070049#include "iwl-led.h"
50#include "iwl-3945-led.h"
Zhu Yib481de92007-09-25 17:54:57 -070051
52#define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
53 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
54 IWL_RATE_##r##M_IEEE, \
55 IWL_RATE_##ip##M_INDEX, \
56 IWL_RATE_##in##M_INDEX, \
57 IWL_RATE_##rp##M_INDEX, \
58 IWL_RATE_##rn##M_INDEX, \
59 IWL_RATE_##pp##M_INDEX, \
Mohamed Abbas14577f22007-11-12 11:37:42 +080060 IWL_RATE_##np##M_INDEX, \
61 IWL_RATE_##r##M_INDEX_TABLE, \
62 IWL_RATE_##ip##M_INDEX_TABLE }
Zhu Yib481de92007-09-25 17:54:57 -070063
64/*
65 * Parameter order:
66 * rate, prev rate, next rate, prev tgg rate, next tgg rate
67 *
68 * If there isn't a valid next or previous rate then INV is used which
69 * maps to IWL_RATE_INVALID
70 *
71 */
Samuel Ortizd9829a62008-12-19 10:37:12 +080072const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
Mohamed Abbas14577f22007-11-12 11:37:42 +080073 IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
74 IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
75 IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
76 IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
Zhu Yib481de92007-09-25 17:54:57 -070077 IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
78 IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
79 IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
80 IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
81 IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
82 IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
83 IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
84 IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
Zhu Yib481de92007-09-25 17:54:57 -070085};
86
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080087/* 1 = enable the iwl3945_disable_events() function */
Zhu Yib481de92007-09-25 17:54:57 -070088#define IWL_EVT_DISABLE (0)
89#define IWL_EVT_DISABLE_SIZE (1532/32)
90
91/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080092 * iwl3945_disable_events - Disable selected events in uCode event log
Zhu Yib481de92007-09-25 17:54:57 -070093 *
94 * Disable an event by writing "1"s into "disable"
95 * bitmap in SRAM. Bit position corresponds to Event # (id/type).
96 * Default values of 0 enable uCode events to be logged.
97 * Use for only special debugging. This function is just a placeholder as-is,
98 * you'll need to provide the special bits! ...
99 * ... and set IWL_EVT_DISABLE to 1. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800100void iwl3945_disable_events(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700101{
Zhu Yib481de92007-09-25 17:54:57 -0700102 int i;
103 u32 base; /* SRAM address of event log header */
104 u32 disable_ptr; /* SRAM address of event-disable bitmap array */
105 u32 array_size; /* # of u32 entries in array */
106 u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
107 0x00000000, /* 31 - 0 Event id numbers */
108 0x00000000, /* 63 - 32 */
109 0x00000000, /* 95 - 64 */
110 0x00000000, /* 127 - 96 */
111 0x00000000, /* 159 - 128 */
112 0x00000000, /* 191 - 160 */
113 0x00000000, /* 223 - 192 */
114 0x00000000, /* 255 - 224 */
115 0x00000000, /* 287 - 256 */
116 0x00000000, /* 319 - 288 */
117 0x00000000, /* 351 - 320 */
118 0x00000000, /* 383 - 352 */
119 0x00000000, /* 415 - 384 */
120 0x00000000, /* 447 - 416 */
121 0x00000000, /* 479 - 448 */
122 0x00000000, /* 511 - 480 */
123 0x00000000, /* 543 - 512 */
124 0x00000000, /* 575 - 544 */
125 0x00000000, /* 607 - 576 */
126 0x00000000, /* 639 - 608 */
127 0x00000000, /* 671 - 640 */
128 0x00000000, /* 703 - 672 */
129 0x00000000, /* 735 - 704 */
130 0x00000000, /* 767 - 736 */
131 0x00000000, /* 799 - 768 */
132 0x00000000, /* 831 - 800 */
133 0x00000000, /* 863 - 832 */
134 0x00000000, /* 895 - 864 */
135 0x00000000, /* 927 - 896 */
136 0x00000000, /* 959 - 928 */
137 0x00000000, /* 991 - 960 */
138 0x00000000, /* 1023 - 992 */
139 0x00000000, /* 1055 - 1024 */
140 0x00000000, /* 1087 - 1056 */
141 0x00000000, /* 1119 - 1088 */
142 0x00000000, /* 1151 - 1120 */
143 0x00000000, /* 1183 - 1152 */
144 0x00000000, /* 1215 - 1184 */
145 0x00000000, /* 1247 - 1216 */
146 0x00000000, /* 1279 - 1248 */
147 0x00000000, /* 1311 - 1280 */
148 0x00000000, /* 1343 - 1312 */
149 0x00000000, /* 1375 - 1344 */
150 0x00000000, /* 1407 - 1376 */
151 0x00000000, /* 1439 - 1408 */
152 0x00000000, /* 1471 - 1440 */
153 0x00000000, /* 1503 - 1472 */
154 };
155
156 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800157 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800158 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
Zhu Yib481de92007-09-25 17:54:57 -0700159 return;
160 }
161
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800162 disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
163 array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
Zhu Yib481de92007-09-25 17:54:57 -0700164
165 if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800166 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
Zhu Yib481de92007-09-25 17:54:57 -0700167 disable_ptr);
Zhu Yib481de92007-09-25 17:54:57 -0700168 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800169 iwl_write_targ_mem(priv,
Tomas Winkleraf7cca22007-10-25 17:15:36 +0800170 disable_ptr + (i * sizeof(u32)),
171 evt_disable[i]);
Zhu Yib481de92007-09-25 17:54:57 -0700172
Zhu Yib481de92007-09-25 17:54:57 -0700173 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800174 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
175 IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
176 IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
Zhu Yib481de92007-09-25 17:54:57 -0700177 disable_ptr, array_size);
178 }
179
180}
181
Tomas Winkler17744ff2008-03-02 01:52:00 +0200182static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
183{
184 int idx;
185
186 for (idx = 0; idx < IWL_RATE_COUNT; idx++)
187 if (iwl3945_rates[idx].plcp == plcp)
188 return idx;
189 return -1;
190}
191
Samuel Ortizd08853a2009-01-23 13:45:17 -0800192#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winkler91c066f2008-03-06 17:36:55 -0800193#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
194
195static const char *iwl3945_get_tx_fail_reason(u32 status)
196{
197 switch (status & TX_STATUS_MSK) {
198 case TX_STATUS_SUCCESS:
199 return "SUCCESS";
200 TX_STATUS_ENTRY(SHORT_LIMIT);
201 TX_STATUS_ENTRY(LONG_LIMIT);
202 TX_STATUS_ENTRY(FIFO_UNDERRUN);
203 TX_STATUS_ENTRY(MGMNT_ABORT);
204 TX_STATUS_ENTRY(NEXT_FRAG);
205 TX_STATUS_ENTRY(LIFE_EXPIRE);
206 TX_STATUS_ENTRY(DEST_PS);
207 TX_STATUS_ENTRY(ABORTED);
208 TX_STATUS_ENTRY(BT_RETRY);
209 TX_STATUS_ENTRY(STA_INVALID);
210 TX_STATUS_ENTRY(FRAG_DROPPED);
211 TX_STATUS_ENTRY(TID_DISABLE);
212 TX_STATUS_ENTRY(FRAME_FLUSHED);
213 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
214 TX_STATUS_ENTRY(TX_LOCKED);
215 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
216 }
217
218 return "UNKNOWN";
219}
220#else
221static inline const char *iwl3945_get_tx_fail_reason(u32 status)
222{
223 return "";
224}
225#endif
226
Johannes Berge6a98542008-10-21 12:40:02 +0200227/*
228 * get ieee prev rate from rate scale table.
229 * for A and B mode we need to overright prev
230 * value
231 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800232int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
Johannes Berge6a98542008-10-21 12:40:02 +0200233{
234 int next_rate = iwl3945_get_prev_ieee_rate(rate);
235
236 switch (priv->band) {
237 case IEEE80211_BAND_5GHZ:
238 if (rate == IWL_RATE_12M_INDEX)
239 next_rate = IWL_RATE_9M_INDEX;
240 else if (rate == IWL_RATE_6M_INDEX)
241 next_rate = IWL_RATE_6M_INDEX;
242 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800243 case IEEE80211_BAND_2GHZ:
244 if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Samuel Ortiz8ccde882009-01-27 14:27:52 -0800245 iwl_is_associated(priv)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -0800246 if (rate == IWL_RATE_11M_INDEX)
247 next_rate = IWL_RATE_5M_INDEX;
248 }
Johannes Berge6a98542008-10-21 12:40:02 +0200249 break;
Abbas, Mohamed72627962008-12-05 07:58:37 -0800250
Johannes Berge6a98542008-10-21 12:40:02 +0200251 default:
252 break;
253 }
254
255 return next_rate;
256}
257
Tomas Winkler91c066f2008-03-06 17:36:55 -0800258
259/**
260 * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
261 *
262 * When FW advances 'R' index, all entries between old and new 'R' index
263 * need to be reclaimed. As result, some free space forms. If there is
264 * enough free space (> low mark), wake the stack that feeds us.
265 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800266static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
Tomas Winkler91c066f2008-03-06 17:36:55 -0800267 int txq_id, int index)
268{
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800269 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800270 struct iwl_queue *q = &txq->q;
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800271 struct iwl_tx_info *tx_info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800272
273 BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
274
275 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
276 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
277
278 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Berge039fa42008-05-15 12:55:29 +0200279 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800280 tx_info->skb[0] = NULL;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800281 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800282 }
283
Samuel Ortizd20b3c62008-12-19 10:37:15 +0800284 if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
Tomas Winkler91c066f2008-03-06 17:36:55 -0800285 (txq_id != IWL_CMD_QUEUE_NUM) &&
286 priv->mac80211_registered)
Johannes Berge4e72fb2009-03-23 17:28:42 +0100287 iwl_wake_queue(priv, txq_id);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800288}
289
290/**
291 * iwl3945_rx_reply_tx - Handle Tx response
292 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800293static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800294 struct iwl_rx_mem_buffer *rxb)
Tomas Winkler91c066f2008-03-06 17:36:55 -0800295{
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800296 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800297 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
298 int txq_id = SEQ_TO_QUEUE(sequence);
299 int index = SEQ_TO_INDEX(sequence);
Samuel Ortiz188cf6c2008-12-22 11:31:16 +0800300 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Johannes Berge039fa42008-05-15 12:55:29 +0200301 struct ieee80211_tx_info *info;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800302 struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
303 u32 status = le32_to_cpu(tx_resp->status);
304 int rate_idx;
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800305 int fail;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800306
Winkler, Tomas625a3812009-01-08 10:19:55 -0800307 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800308 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winkler91c066f2008-03-06 17:36:55 -0800309 "is out of range [0-%d] %d %d\n", txq_id,
310 index, txq->q.n_bd, txq->q.write_ptr,
311 txq->q.read_ptr);
312 return;
313 }
314
Johannes Berge039fa42008-05-15 12:55:29 +0200315 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +0200316 ieee80211_tx_info_clear_status(info);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800317
Johannes Berge6a98542008-10-21 12:40:02 +0200318 /* Fill the MRR chain with some info about on-chip retransmissions */
319 rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
320 if (info->band == IEEE80211_BAND_5GHZ)
321 rate_idx -= IWL_FIRST_OFDM_RATE;
322
323 fail = tx_resp->failure_frame;
Johannes Berge6a98542008-10-21 12:40:02 +0200324
Abbas, Mohamed74221d02008-12-02 12:14:03 -0800325 info->status.rates[0].idx = rate_idx;
326 info->status.rates[0].count = fail + 1; /* add final attempt */
Johannes Berge6a98542008-10-21 12:40:02 +0200327
Tomas Winkler91c066f2008-03-06 17:36:55 -0800328 /* tx_status->rts_retry_count = tx_resp->failure_rts; */
Johannes Berge039fa42008-05-15 12:55:29 +0200329 info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
330 IEEE80211_TX_STAT_ACK : 0;
Tomas Winkler91c066f2008-03-06 17:36:55 -0800331
Tomas Winklere1623442009-01-27 14:27:56 -0800332 IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
Tomas Winkler91c066f2008-03-06 17:36:55 -0800333 txq_id, iwl3945_get_tx_fail_reason(status), status,
334 tx_resp->rate, tx_resp->failure_frame);
335
Tomas Winklere1623442009-01-27 14:27:56 -0800336 IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
Tomas Winkler91c066f2008-03-06 17:36:55 -0800337 iwl3945_tx_queue_reclaim(priv, txq_id, index);
338
339 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800340 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winkler91c066f2008-03-06 17:36:55 -0800341}
342
343
344
Zhu Yib481de92007-09-25 17:54:57 -0700345/*****************************************************************************
346 *
347 * Intel PRO/Wireless 3945ABG/BG Network Connection
348 *
349 * RX handler implementations
350 *
Zhu Yib481de92007-09-25 17:54:57 -0700351 *****************************************************************************/
352
Daniel C Halperin396887a2009-08-13 13:31:01 -0700353void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
354 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700355{
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800356 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklere1623442009-01-27 14:27:56 -0800357 IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800358 (int)sizeof(struct iwl3945_notif_statistics),
Daniel C Halperin396887a2009-08-13 13:31:01 -0700359 le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700360
Abhijeet Kolekarf2c7e522008-12-19 10:37:27 +0800361 memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
Zhu Yib481de92007-09-25 17:54:57 -0700362
Johannes Berge932a602009-10-02 13:44:03 -0700363 iwl_leds_background(priv);
Mohamed Abbasab53d8a2008-03-25 16:33:36 -0700364
Zhu Yib481de92007-09-25 17:54:57 -0700365 priv->last_statistics_time = jiffies;
366}
367
Tomas Winkler17744ff2008-03-02 01:52:00 +0200368/******************************************************************************
369 *
370 * Misc. internal state and helper functions
371 *
372 ******************************************************************************/
Samuel Ortizd08853a2009-01-23 13:45:17 -0800373#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winkler17744ff2008-03-02 01:52:00 +0200374
375/**
376 * iwl3945_report_frame - dump frame to syslog during debug sessions
377 *
378 * You may hack this function to show different aspects of received frames,
379 * including selective frame dumps.
380 * group100 parameter selects whether to show 1 out of 100 good frames.
381 */
Samuel Ortizd08853a2009-01-23 13:45:17 -0800382static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800383 struct iwl_rx_packet *pkt,
Tomas Winkler17744ff2008-03-02 01:52:00 +0200384 struct ieee80211_hdr *header, int group100)
385{
386 u32 to_us;
387 u32 print_summary = 0;
388 u32 print_dump = 0; /* set to 1 to dump all frames' contents */
389 u32 hundred = 0;
390 u32 dataframe = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700391 __le16 fc;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200392 u16 seq_ctl;
393 u16 channel;
394 u16 phy_flags;
395 u16 length;
396 u16 status;
397 u16 bcn_tmr;
398 u32 tsf_low;
399 u64 tsf;
400 u8 rssi;
401 u8 agc;
402 u16 sig_avg;
403 u16 noise_diff;
404 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
405 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
406 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
407 u8 *data = IWL_RX_DATA(pkt);
408
409 /* MAC header */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700410 fc = header->frame_control;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200411 seq_ctl = le16_to_cpu(header->seq_ctrl);
412
413 /* metadata */
414 channel = le16_to_cpu(rx_hdr->channel);
415 phy_flags = le16_to_cpu(rx_hdr->phy_flags);
416 length = le16_to_cpu(rx_hdr->len);
417
418 /* end-of-frame status and timestamp */
419 status = le32_to_cpu(rx_end->status);
420 bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
421 tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
422 tsf = le64_to_cpu(rx_end->timestamp);
423
424 /* signal statistics */
425 rssi = rx_stats->rssi;
426 agc = rx_stats->agc;
427 sig_avg = le16_to_cpu(rx_stats->sig_avg);
428 noise_diff = le16_to_cpu(rx_stats->noise_diff);
429
430 to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
431
432 /* if data frame is to us and all is good,
433 * (optionally) print summary for only 1 out of every 100 */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700434 if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
435 cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200436 dataframe = 1;
437 if (!group100)
438 print_summary = 1; /* print each frame */
439 else if (priv->framecnt_to_us < 100) {
440 priv->framecnt_to_us++;
441 print_summary = 0;
442 } else {
443 priv->framecnt_to_us = 0;
444 print_summary = 1;
445 hundred = 1;
446 }
447 } else {
448 /* print summary for all other frames */
449 print_summary = 1;
450 }
451
452 if (print_summary) {
453 char *title;
Darren Jenkins0ff1cca2008-07-03 09:41:38 +1000454 int rate;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200455
456 if (hundred)
457 title = "100Frames";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700458 else if (ieee80211_has_retry(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200459 title = "Retry";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700460 else if (ieee80211_is_assoc_resp(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200461 title = "AscRsp";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700462 else if (ieee80211_is_reassoc_resp(fc))
Tomas Winkler17744ff2008-03-02 01:52:00 +0200463 title = "RasRsp";
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700464 else if (ieee80211_is_probe_resp(fc)) {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200465 title = "PrbRsp";
466 print_dump = 1; /* dump frame contents */
467 } else if (ieee80211_is_beacon(fc)) {
468 title = "Beacon";
469 print_dump = 1; /* dump frame contents */
470 } else if (ieee80211_is_atim(fc))
471 title = "ATIM";
472 else if (ieee80211_is_auth(fc))
473 title = "Auth";
474 else if (ieee80211_is_deauth(fc))
475 title = "DeAuth";
476 else if (ieee80211_is_disassoc(fc))
477 title = "DisAssoc";
478 else
479 title = "Frame";
480
481 rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
482 if (rate == -1)
483 rate = 0;
484 else
485 rate = iwl3945_rates[rate].ieee / 2;
486
487 /* print frame summary.
488 * MAC addresses show just the last byte (for brevity),
489 * but you can hack it to show more, if you'd like to. */
490 if (dataframe)
Tomas Winklere1623442009-01-27 14:27:56 -0800491 IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
Darren Jenkins0ff1cca2008-07-03 09:41:38 +1000492 "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700493 title, le16_to_cpu(fc), header->addr1[5],
Tomas Winkler17744ff2008-03-02 01:52:00 +0200494 length, rssi, channel, rate);
495 else {
496 /* src/dst addresses assume managed mode */
Tomas Winklere1623442009-01-27 14:27:56 -0800497 IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
Tomas Winkler17744ff2008-03-02 01:52:00 +0200498 "src=0x%02x, rssi=%u, tim=%lu usec, "
499 "phy=0x%02x, chnl=%d\n",
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700500 title, le16_to_cpu(fc), header->addr1[5],
Tomas Winkler17744ff2008-03-02 01:52:00 +0200501 header->addr3[5], rssi,
502 tsf_low - priv->scan_start_tsf,
503 phy_flags, channel);
504 }
505 }
506 if (print_dump)
Reinette Chatre3d816c72009-08-07 15:41:37 -0700507 iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200508}
Samuel Ortizd08853a2009-01-23 13:45:17 -0800509
510static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
511 struct iwl_rx_packet *pkt,
512 struct ieee80211_hdr *header, int group100)
513{
Reinette Chatre3d816c72009-08-07 15:41:37 -0700514 if (iwl_get_debug_level(priv) & IWL_DL_RX)
Samuel Ortizd08853a2009-01-23 13:45:17 -0800515 _iwl3945_dbg_report_frame(priv, pkt, header, group100);
516}
517
Tomas Winkler17744ff2008-03-02 01:52:00 +0200518#else
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800519static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800520 struct iwl_rx_packet *pkt,
Tomas Winkler17744ff2008-03-02 01:52:00 +0200521 struct ieee80211_hdr *header, int group100)
522{
523}
524#endif
525
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800526/* This is necessary only for a number of statistics, see the caller. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800527static int iwl3945_is_network_packet(struct iwl_priv *priv,
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800528 struct ieee80211_hdr *header)
529{
530 /* Filter incoming packets to determine if they are targeted toward
531 * this network, discarding packets coming from ourselves */
532 switch (priv->iw_mode) {
Johannes Berg05c914f2008-09-11 00:01:58 +0200533 case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800534 /* packets to our IBSS update information */
535 return !compare_ether_addr(header->addr3, priv->bssid);
Johannes Berg05c914f2008-09-11 00:01:58 +0200536 case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800537 /* packets to our IBSS update information */
538 return !compare_ether_addr(header->addr2, priv->bssid);
539 default:
540 return 1;
541 }
542}
Tomas Winkler17744ff2008-03-02 01:52:00 +0200543
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800544static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800545 struct iwl_rx_mem_buffer *rxb,
Zhu Yi12342c42007-12-20 11:27:32 +0800546 struct ieee80211_rx_status *stats)
Zhu Yib481de92007-09-25 17:54:57 -0700547{
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800548 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
Adel Gadllah4bd9b4f2008-07-11 11:53:29 +0800549 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800550 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
551 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Zhu Yib481de92007-09-25 17:54:57 -0700552 short len = le16_to_cpu(rx_hdr->len);
553
554 /* We received data from the HW, so stop the watchdog */
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800555 if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
Tomas Winklere1623442009-01-27 14:27:56 -0800556 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
Zhu Yib481de92007-09-25 17:54:57 -0700557 return;
558 }
559
560 /* We only process data packets if the interface is open */
561 if (unlikely(!priv->is_open)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800562 IWL_DEBUG_DROP_LIMIT(priv,
563 "Dropping packet while interface is not open.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700564 return;
565 }
Zhu Yib481de92007-09-25 17:54:57 -0700566
567 skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
568 /* Set the size of the skb to the size of the frame */
569 skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
570
Samuel Ortiz9c74d9f2009-01-08 10:19:59 -0800571 if (!iwl3945_mod_params.sw_crypto)
Samuel Ortiz8ccde882009-01-27 14:27:52 -0800572 iwl_set_decrypted_flag(priv,
573 (struct ieee80211_hdr *)rxb->skb->data,
Zhu Yib481de92007-09-25 17:54:57 -0700574 le32_to_cpu(rx_end->status), stats);
575
Wey-Yi Guy22fdf3c2009-08-07 15:41:40 -0700576 iwl_update_stats(priv, false, hdr->frame_control, len);
577
Johannes Bergf1d58c22009-06-17 13:13:00 +0200578 memcpy(IEEE80211_SKB_RXCB(rxb->skb), stats, sizeof(*stats));
579 ieee80211_rx_irqsafe(priv->hw, rxb->skb);
Zhu Yib481de92007-09-25 17:54:57 -0700580 rxb->skb = NULL;
581}
582
Mohamed Abbas7878a5a2007-11-29 11:10:13 +0800583#define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
584
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800585static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
Abhijeet Kolekar6100b582008-12-19 10:37:24 +0800586 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700587{
Tomas Winkler17744ff2008-03-02 01:52:00 +0200588 struct ieee80211_hdr *header;
589 struct ieee80211_rx_status rx_status;
Tomas Winkler3d24a9f2008-12-19 10:37:07 +0800590 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800591 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
592 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
593 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200594 int snr;
Zhu Yib481de92007-09-25 17:54:57 -0700595 u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
596 u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
Zhu Yib481de92007-09-25 17:54:57 -0700597 u8 network_packet;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200598
Tomas Winkler17744ff2008-03-02 01:52:00 +0200599 rx_status.flag = 0;
600 rx_status.mactime = le64_to_cpu(rx_end->timestamp);
Tomas Winklerdc92e492008-04-03 16:05:22 -0700601 rx_status.freq =
Emmanuel Grumbachc0186072008-05-08 11:34:05 +0800602 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
Tomas Winkler17744ff2008-03-02 01:52:00 +0200603 rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
604 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
605
606 rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
Tomas Winkler17744ff2008-03-02 01:52:00 +0200607 if (rx_status.band == IEEE80211_BAND_5GHZ)
608 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -0700609
Reinette Chatre9024adf2009-10-02 13:43:57 -0700610 rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
Bruno Randolf6f0a2c42008-07-30 17:20:14 +0200611 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
612
613 /* set the preamble flag if appropriate */
614 if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
615 rx_status.flag |= RX_FLAG_SHORTPRE;
616
Zhu Yib481de92007-09-25 17:54:57 -0700617 if ((unlikely(rx_stats->phy_count > 20))) {
Tomas Winklere1623442009-01-27 14:27:56 -0800618 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
619 rx_stats->phy_count);
Zhu Yib481de92007-09-25 17:54:57 -0700620 return;
621 }
622
623 if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
624 || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800625 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
Zhu Yib481de92007-09-25 17:54:57 -0700626 return;
627 }
628
Maxim Levitsky56decd32008-08-01 12:54:27 +0300629
Zhu Yib481de92007-09-25 17:54:57 -0700630
631 /* Convert 3945's rssi indicator to dBm */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800632 rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -0700633
634 /* Set default noise value to -127 */
635 if (priv->last_rx_noise == 0)
636 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
637
638 /* 3945 provides noise info for OFDM frames only.
639 * sig_avg and noise_diff are measured by the 3945's digital signal
640 * processor (DSP), and indicate linear levels of signal level and
641 * distortion/noise within the packet preamble after
642 * automatic gain control (AGC). sig_avg should stay fairly
643 * constant if the radio's AGC is working well.
644 * Since these values are linear (not dB or dBm), linear
645 * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
646 * Convert linear SNR to dB SNR, then subtract that from rssi dBm
647 * to obtain noise level in dBm.
Tomas Winkler17744ff2008-03-02 01:52:00 +0200648 * Calculate rx_status.signal (quality indicator in %) based on SNR. */
Zhu Yib481de92007-09-25 17:54:57 -0700649 if (rx_stats_noise_diff) {
650 snr = rx_stats_sig_avg / rx_stats_noise_diff;
Bruno Randolf566bfe52008-05-08 19:15:40 +0200651 rx_status.noise = rx_status.signal -
Tomas Winkler17744ff2008-03-02 01:52:00 +0200652 iwl3945_calc_db_from_ratio(snr);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200653 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
Tomas Winkler17744ff2008-03-02 01:52:00 +0200654 rx_status.noise);
Zhu Yib481de92007-09-25 17:54:57 -0700655
656 /* If noise info not available, calculate signal quality indicator (%)
657 * using just the dBm signal level. */
658 } else {
Tomas Winkler17744ff2008-03-02 01:52:00 +0200659 rx_status.noise = priv->last_rx_noise;
Bruno Randolf566bfe52008-05-08 19:15:40 +0200660 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700661 }
662
663
Tomas Winklere1623442009-01-27 14:27:56 -0800664 IWL_DEBUG_STATS(priv, "Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
Bruno Randolf566bfe52008-05-08 19:15:40 +0200665 rx_status.signal, rx_status.noise, rx_status.qual,
Zhu Yib481de92007-09-25 17:54:57 -0700666 rx_stats_sig_avg, rx_stats_noise_diff);
667
Zhu Yib481de92007-09-25 17:54:57 -0700668 header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
669
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800670 network_packet = iwl3945_is_network_packet(priv, header);
Zhu Yib481de92007-09-25 17:54:57 -0700671
Tomas Winklere1623442009-01-27 14:27:56 -0800672 IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
Tomas Winkler17744ff2008-03-02 01:52:00 +0200673 network_packet ? '*' : ' ',
674 le16_to_cpu(rx_hdr->channel),
Bruno Randolf566bfe52008-05-08 19:15:40 +0200675 rx_status.signal, rx_status.signal,
676 rx_status.noise, rx_status.rate_idx);
Zhu Yib481de92007-09-25 17:54:57 -0700677
Samuel Ortizd08853a2009-01-23 13:45:17 -0800678 /* Set "1" to report good data frames in groups of 100 */
679 iwl3945_dbg_report_frame(priv, pkt, header, 1);
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700680 iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
Zhu Yib481de92007-09-25 17:54:57 -0700681
682 if (network_packet) {
683 priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
684 priv->last_tsf = le64_to_cpu(rx_end->timestamp);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200685 priv->last_rx_rssi = rx_status.signal;
Tomas Winkler17744ff2008-03-02 01:52:00 +0200686 priv->last_rx_noise = rx_status.noise;
Zhu Yib481de92007-09-25 17:54:57 -0700687 }
688
Abhijeet Kolekar12e5e222008-09-09 10:54:52 +0800689 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
Zhu Yib481de92007-09-25 17:54:57 -0700690}
691
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800692int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
693 struct iwl_tx_queue *txq,
694 dma_addr_t addr, u16 len, u8 reset, u8 pad)
Zhu Yib481de92007-09-25 17:54:57 -0700695{
696 int count;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800697 struct iwl_queue *q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800698 struct iwl3945_tfd *tfd, *tfd_tmp;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800699
700 q = &txq->q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800701 tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
702 tfd = &tfd_tmp[q->write_ptr];
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800703
704 if (reset)
705 memset(tfd, 0, sizeof(*tfd));
Zhu Yib481de92007-09-25 17:54:57 -0700706
707 count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700708
709 if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800710 IWL_ERR(priv, "Error can not send more than %d chunks\n",
Zhu Yib481de92007-09-25 17:54:57 -0700711 NUM_TFD_CHUNKS);
712 return -EINVAL;
713 }
714
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800715 tfd->tbs[count].addr = cpu_to_le32(addr);
716 tfd->tbs[count].len = cpu_to_le32(len);
Zhu Yib481de92007-09-25 17:54:57 -0700717
718 count++;
719
720 tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
721 TFD_CTL_PAD_SET(pad));
722
723 return 0;
724}
725
726/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800727 * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
Zhu Yib481de92007-09-25 17:54:57 -0700728 *
729 * Does NOT advance any indexes
730 */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800731void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700732{
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800733 struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700734 int index = txq->q.read_ptr;
735 struct iwl3945_tfd *tfd = &tfd_tmp[index];
Zhu Yib481de92007-09-25 17:54:57 -0700736 struct pci_dev *dev = priv->pci_dev;
737 int i;
738 int counter;
739
Zhu Yib481de92007-09-25 17:54:57 -0700740 /* sanity check */
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800741 counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
Zhu Yib481de92007-09-25 17:54:57 -0700742 if (counter > NUM_TFD_CHUNKS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800743 IWL_ERR(priv, "Too many chunks: %i\n", counter);
Zhu Yib481de92007-09-25 17:54:57 -0700744 /* @todo issue fatal error, it is quite serious situation */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800745 return;
Zhu Yib481de92007-09-25 17:54:57 -0700746 }
747
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700748 /* Unmap tx_cmd */
749 if (counter)
750 pci_unmap_single(dev,
Johannes Bergc2acea82009-07-24 11:13:05 -0700751 pci_unmap_addr(&txq->meta[index], mapping),
752 pci_unmap_len(&txq->meta[index], len),
Reinette Chatrefd9377e2009-03-11 11:17:58 -0700753 PCI_DMA_TODEVICE);
754
Zhu Yib481de92007-09-25 17:54:57 -0700755 /* unmap chunks if any */
756
757 for (i = 1; i < counter; i++) {
Winkler, Tomasdbb66542008-12-22 11:31:14 +0800758 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
759 le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800760 if (txq->txb[txq->q.read_ptr].skb[0]) {
761 struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
762 if (txq->txb[txq->q.read_ptr].skb[0]) {
Zhu Yib481de92007-09-25 17:54:57 -0700763 /* Can be called from interrupt context */
764 dev_kfree_skb_any(skb);
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800765 txq->txb[txq->q.read_ptr].skb[0] = NULL;
Zhu Yib481de92007-09-25 17:54:57 -0700766 }
767 }
768 }
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800769 return ;
Zhu Yib481de92007-09-25 17:54:57 -0700770}
771
Zhu Yib481de92007-09-25 17:54:57 -0700772/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800773 * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
Zhu Yib481de92007-09-25 17:54:57 -0700774 *
775*/
Johannes Bergc2acea82009-07-24 11:13:05 -0700776void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
777 struct iwl_device_cmd *cmd,
778 struct ieee80211_tx_info *info,
779 struct ieee80211_hdr *hdr,
780 int sta_id, int tx_id)
Zhu Yib481de92007-09-25 17:54:57 -0700781{
Johannes Berge039fa42008-05-15 12:55:29 +0200782 u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200783 u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700784 u16 rate_mask;
785 int rate;
786 u8 rts_retry_limit;
787 u8 data_retry_limit;
788 __le32 tx_flags;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700789 __le16 fc = hdr->frame_control;
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800790 struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
Zhu Yib481de92007-09-25 17:54:57 -0700791
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800792 rate = iwl3945_rates[rate_index].plcp;
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800793 tx_flags = tx->tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700794
795 /* We need to figure out how to get the sta->supp_rates while
Johannes Berge039fa42008-05-15 12:55:29 +0200796 * in this running context */
Zhu Yib481de92007-09-25 17:54:57 -0700797 rate_mask = IWL_RATES_MASK;
798
Zhu Yib481de92007-09-25 17:54:57 -0700799 if (tx_id >= IWL_CMD_QUEUE_NUM)
800 rts_retry_limit = 3;
801 else
802 rts_retry_limit = 7;
803
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700804 if (ieee80211_is_probe_resp(fc)) {
Zhu Yib481de92007-09-25 17:54:57 -0700805 data_retry_limit = 3;
806 if (data_retry_limit < rts_retry_limit)
807 rts_retry_limit = data_retry_limit;
808 } else
809 data_retry_limit = IWL_DEFAULT_TX_RETRY;
810
811 if (priv->data_retry_limit != -1)
812 data_retry_limit = priv->data_retry_limit;
813
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700814 if (ieee80211_is_mgmt(fc)) {
815 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
816 case cpu_to_le16(IEEE80211_STYPE_AUTH):
817 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
818 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
819 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
Zhu Yib481de92007-09-25 17:54:57 -0700820 if (tx_flags & TX_CMD_FLG_RTS_MSK) {
821 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
822 tx_flags |= TX_CMD_FLG_CTS_MSK;
823 }
824 break;
825 default:
826 break;
827 }
828 }
829
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800830 tx->rts_retry_limit = rts_retry_limit;
831 tx->data_retry_limit = data_retry_limit;
832 tx->rate = rate;
833 tx->tx_flags = tx_flags;
Zhu Yib481de92007-09-25 17:54:57 -0700834
835 /* OFDM */
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800836 tx->supp_rates[0] =
Mohamed Abbas14577f22007-11-12 11:37:42 +0800837 ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -0700838
839 /* CCK */
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800840 tx->supp_rates[1] = (rate_mask & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -0700841
Tomas Winklere1623442009-01-27 14:27:56 -0800842 IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
Zhu Yib481de92007-09-25 17:54:57 -0700843 "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
Winkler, Tomasc2d79b42008-12-19 10:37:34 +0800844 tx->rate, le32_to_cpu(tx->tx_flags),
845 tx->supp_rates[1], tx->supp_rates[0]);
Zhu Yib481de92007-09-25 17:54:57 -0700846}
847
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800848u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -0700849{
850 unsigned long flags_spin;
Tomas Winklerc587de02009-06-03 11:44:07 -0700851 struct iwl_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700852
853 if (sta_id == IWL_INVALID_STATION)
854 return IWL_INVALID_STATION;
855
856 spin_lock_irqsave(&priv->sta_lock, flags_spin);
Tomas Winklerc587de02009-06-03 11:44:07 -0700857 station = &priv->stations[sta_id];
Zhu Yib481de92007-09-25 17:54:57 -0700858
859 station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
860 station->sta.rate_n_flags = cpu_to_le16(tx_rate);
Zhu Yib481de92007-09-25 17:54:57 -0700861 station->sta.mode = STA_CONTROL_MODIFY_MSK;
862
863 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
864
Tomas Winklerc587de02009-06-03 11:44:07 -0700865 iwl_send_add_sta(priv, &station->sta, flags);
Tomas Winklere1623442009-01-27 14:27:56 -0800866 IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700867 sta_id, tx_rate);
868 return sta_id;
869}
870
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +0800871static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
Zhu Yib481de92007-09-25 17:54:57 -0700872{
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +0800873 if (src == IWL_PWR_SRC_VAUX) {
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800874 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800875 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -0700876 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
877 ~APMG_PS_CTRL_MSK_PWR_SRC);
Zhu Yib481de92007-09-25 17:54:57 -0700878
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800879 iwl_poll_bit(priv, CSR_GPIO_IN,
Zhu Yib481de92007-09-25 17:54:57 -0700880 CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
881 CSR_GPIO_IN_BIT_AUX_POWER, 5000);
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800882 }
Zhu Yib481de92007-09-25 17:54:57 -0700883 } else {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800884 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -0700885 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
886 ~APMG_PS_CTRL_MSK_PWR_SRC);
887
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800888 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
Zhu Yib481de92007-09-25 17:54:57 -0700889 CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
890 }
Zhu Yib481de92007-09-25 17:54:57 -0700891
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700892 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700893}
894
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800895static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -0700896{
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800897 iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
Winkler, Tomas8cd812b2008-12-19 10:37:43 +0800898 iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800899 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
900 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
Tomas Winklerbddadf82008-12-19 10:37:01 +0800901 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
902 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
903 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
904 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
905 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
906 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
907 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
908 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
Zhu Yib481de92007-09-25 17:54:57 -0700909
910 /* fake read to flush all prev I/O */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800911 iwl_read_direct32(priv, FH39_RSSR_CTRL);
Zhu Yib481de92007-09-25 17:54:57 -0700912
Zhu Yib481de92007-09-25 17:54:57 -0700913 return 0;
914}
915
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800916static int iwl3945_tx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700917{
Zhu Yib481de92007-09-25 17:54:57 -0700918
919 /* bypass mode */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800920 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
Zhu Yib481de92007-09-25 17:54:57 -0700921
922 /* RA 0 is active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800923 iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
Zhu Yib481de92007-09-25 17:54:57 -0700924
925 /* all 6 fifo are active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800926 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
Zhu Yib481de92007-09-25 17:54:57 -0700927
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800928 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
929 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
930 iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
931 iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
Zhu Yib481de92007-09-25 17:54:57 -0700932
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800933 iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +0800934 priv->shared_phys);
Zhu Yib481de92007-09-25 17:54:57 -0700935
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +0800936 iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
Tomas Winklerbddadf82008-12-19 10:37:01 +0800937 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
938 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
939 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
940 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
941 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
942 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
943 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
Zhu Yib481de92007-09-25 17:54:57 -0700944
Zhu Yib481de92007-09-25 17:54:57 -0700945
946 return 0;
947}
948
949/**
950 * iwl3945_txq_ctx_reset - Reset TX queue context
951 *
952 * Destroys all DMA structures and initialize them again
953 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +0800954static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700955{
956 int rc;
957 int txq_id, slots_num;
958
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800959 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700960
961 /* Tx CMD queue */
962 rc = iwl3945_tx_reset(priv);
963 if (rc)
964 goto error;
965
966 /* Tx queue(s) */
Reinette Chatre5905a1a2009-07-09 10:33:40 -0700967 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Zhu Yib481de92007-09-25 17:54:57 -0700968 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
969 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800970 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
971 txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700972 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800973 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700974 goto error;
975 }
976 }
977
978 return rc;
979
980 error:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800981 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700982 return rc;
983}
984
Ben Cahillf33269b2009-10-09 13:20:19 -0700985/*
986 * Start up NIC's basic functionality after it has been reset
987 * (e.g. after platform boot, or shutdown via iwl3945_apm_stop())
988 * NOTE: This does not load uCode nor start the embedded processor
989 */
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +0800990static int iwl3945_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700991{
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700992 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700993
Winkler, Tomasd25aabb2009-01-27 14:27:58 -0800994 iwl_power_initialize(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700995
Ben Cahillf33269b2009-10-09 13:20:19 -0700996 /* Configure chip clock phase-lock-loop */
997 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
998
999 /*
1000 * Disable L0S exit timer (platform NMI Work/Around)
1001 * (does this do anything on 3945, or just 4965 and beyond?)
1002 */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001003 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001004 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -07001005
Ben Cahillf33269b2009-10-09 13:20:19 -07001006 /* Disable L0s without affecting L1; don't wait for ICH (L0s bug W/A) */
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001007 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
1008 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
1009
Ben Cahillf33269b2009-10-09 13:20:19 -07001010 /* Set FH wait threshold to maximum (HW error during stress W/A) */
1011 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
1012
1013 /*
1014 * Set "initialization complete" bit to move adapter from
1015 * D0U* --> D0A* (powered-up active) state.
1016 */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001017 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001018
Ben Cahillf33269b2009-10-09 13:20:19 -07001019 /*
1020 * Wait for clock stabilization; once stabilized, access to
1021 * device-internal resources is supported, e.g. iwl_write_prph()
1022 * and accesses to uCode SRAM.
1023 */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -07001024 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
1025 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1026 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001027 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001028 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001029 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001030 }
1031
Ben Cahillf33269b2009-10-09 13:20:19 -07001032 /* Enable DMA and BSM clocks, wait for them to stabilize */
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001033 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
1034 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -07001035 udelay(20);
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001036
Ben Cahillf33269b2009-10-09 13:20:19 -07001037 /* Clear APMG (NIC's internal power management) interrupts */
1038 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
1039 iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
1040
1041 /* Reset radio chip */
1042 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
1043 udelay(5);
1044 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
1045
1046 /* Disable L1-Active */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001047 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001048 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1049
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001050out:
1051 return ret;
1052}
Zhu Yib481de92007-09-25 17:54:57 -07001053
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001054static void iwl3945_nic_config(struct iwl_priv *priv)
1055{
Samuel Ortize6148912009-01-23 13:45:15 -08001056 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001057 unsigned long flags;
1058 u8 rev_id = 0;
Zhu Yib481de92007-09-25 17:54:57 -07001059
Zhu Yib481de92007-09-25 17:54:57 -07001060 spin_lock_irqsave(&priv->lock, flags);
1061
Abhijeet Kolekar43121432009-05-08 13:44:41 -07001062 /* Determine HW type */
1063 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
1064
1065 IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
1066
Zhu Yib481de92007-09-25 17:54:57 -07001067 if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
Tomas Winklere1623442009-01-27 14:27:56 -08001068 IWL_DEBUG_INFO(priv, "RTP type \n");
Zhu Yib481de92007-09-25 17:54:57 -07001069 else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
Tomas Winklere1623442009-01-27 14:27:56 -08001070 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001071 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001072 CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
Zhu Yib481de92007-09-25 17:54:57 -07001073 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001074 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001075 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001076 CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
Zhu Yib481de92007-09-25 17:54:57 -07001077 }
1078
Samuel Ortize6148912009-01-23 13:45:15 -08001079 if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
Tomas Winklere1623442009-01-27 14:27:56 -08001080 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001081 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001082 CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
Zhu Yib481de92007-09-25 17:54:57 -07001083 } else
Tomas Winklere1623442009-01-27 14:27:56 -08001084 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
Zhu Yib481de92007-09-25 17:54:57 -07001085
Samuel Ortize6148912009-01-23 13:45:15 -08001086 if ((eeprom->board_revision & 0xF0) == 0xD0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001087 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001088 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001089 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001090 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -07001091 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001092 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001093 eeprom->board_revision);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001094 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001095 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
Zhu Yib481de92007-09-25 17:54:57 -07001096 }
1097
Samuel Ortize6148912009-01-23 13:45:15 -08001098 if (eeprom->almgor_m_version <= 1) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001099 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001100 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
Tomas Winklere1623442009-01-27 14:27:56 -08001101 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001102 eeprom->almgor_m_version);
Zhu Yib481de92007-09-25 17:54:57 -07001103 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001104 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
Samuel Ortize6148912009-01-23 13:45:15 -08001105 eeprom->almgor_m_version);
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001106 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001107 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
Zhu Yib481de92007-09-25 17:54:57 -07001108 }
1109 spin_unlock_irqrestore(&priv->lock, flags);
1110
Samuel Ortize6148912009-01-23 13:45:15 -08001111 if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001112 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001113
Samuel Ortize6148912009-01-23 13:45:15 -08001114 if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
Tomas Winklere1623442009-01-27 14:27:56 -08001115 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001116}
1117
1118int iwl3945_hw_nic_init(struct iwl_priv *priv)
1119{
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001120 int rc;
1121 unsigned long flags;
1122 struct iwl_rx_queue *rxq = &priv->rxq;
1123
1124 spin_lock_irqsave(&priv->lock, flags);
1125 priv->cfg->ops->lib->apm_ops.init(priv);
1126 spin_unlock_irqrestore(&priv->lock, flags);
1127
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08001128 rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
Abhijeet Kolekar1e680232009-03-17 21:51:50 -07001129 if (rc)
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08001130 return rc;
1131
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08001132 priv->cfg->ops->lib->apm_ops.config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001133
1134 /* Allocate the RX queue, or reset if it is already allocated */
1135 if (!rxq->bd) {
Winkler, Tomas51af3d32008-12-22 11:31:23 +08001136 rc = iwl_rx_queue_alloc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001137 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001138 IWL_ERR(priv, "Unable to initialize Rx queue\n");
Zhu Yib481de92007-09-25 17:54:57 -07001139 return -ENOMEM;
1140 }
1141 } else
Reinette Chatredf833b12009-04-21 10:55:48 -07001142 iwl3945_rx_queue_reset(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001143
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001144 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001145
1146 iwl3945_rx_init(priv, rxq);
1147
Zhu Yib481de92007-09-25 17:54:57 -07001148
1149 /* Look at using this instead:
1150 rxq->need_update = 1;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08001151 iwl_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07001152 */
1153
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001154 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
Zhu Yib481de92007-09-25 17:54:57 -07001155
1156 rc = iwl3945_txq_ctx_reset(priv);
1157 if (rc)
1158 return rc;
1159
1160 set_bit(STATUS_INIT, &priv->status);
1161
1162 return 0;
1163}
1164
1165/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001166 * iwl3945_hw_txq_ctx_free - Free TXQ Context
Zhu Yib481de92007-09-25 17:54:57 -07001167 *
1168 * Destroy all TX DMA queues and structures
1169 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001170void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001171{
1172 int txq_id;
1173
1174 /* Tx queues */
Reinette Chatre5905a1a2009-07-09 10:33:40 -07001175 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -07001176 if (txq_id == IWL_CMD_QUEUE_NUM)
1177 iwl_cmd_queue_free(priv);
1178 else
1179 iwl_tx_queue_free(priv, txq_id);
1180
Zhu Yib481de92007-09-25 17:54:57 -07001181}
1182
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001183void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001184{
Tomas Winklerbddadf82008-12-19 10:37:01 +08001185 int txq_id;
Zhu Yib481de92007-09-25 17:54:57 -07001186
1187 /* stop SCD */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001188 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001189
1190 /* reset TFD queues */
Reinette Chatre5905a1a2009-07-09 10:33:40 -07001191 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001192 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1193 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08001194 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
Zhu Yib481de92007-09-25 17:54:57 -07001195 1000);
1196 }
1197
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001198 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001199}
1200
Winkler, Tomase52119c2008-12-22 11:31:19 +08001201static int iwl3945_apm_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001202{
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001203 iwl_apm_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001204
Zhu Yib481de92007-09-25 17:54:57 -07001205
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001206 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Abbas, Mohamede9414b62009-01-20 21:33:55 -08001207 udelay(10);
1208
1209 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Zhu Yib481de92007-09-25 17:54:57 -07001210
Abhijeet Kolekar1739d332009-10-02 13:44:05 -07001211 iwl_poll_bit(priv, CSR_GP_CNTRL,
1212 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1213 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Zhu Yib481de92007-09-25 17:54:57 -07001214
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001215 iwl_write_prph(priv, APMG_CLK_CTRL_REG,
1216 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -07001217
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001218 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
1219 iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001220 0xFFFFFFFF);
1221
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001222 /* enable DMA */
1223 iwl_write_prph(priv, APMG_CLK_EN_REG,
1224 APMG_CLK_VAL_DMA_CLK_RQT |
1225 APMG_CLK_VAL_BSM_CLK_RQT);
1226 udelay(10);
Zhu Yib481de92007-09-25 17:54:57 -07001227
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001228 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001229 APMG_PS_CTRL_VAL_RESET_REQ);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001230 udelay(5);
1231 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07001232 APMG_PS_CTRL_VAL_RESET_REQ);
Zhu Yib481de92007-09-25 17:54:57 -07001233
1234 /* Clear the 'host command active' bit... */
1235 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1236
1237 wake_up_interruptible(&priv->wait_command_queue);
Zhu Yib481de92007-09-25 17:54:57 -07001238
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07001239 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07001240}
1241
1242/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001243 * iwl3945_hw_reg_adjust_power_by_temp
Ian Schrambbc58072007-10-25 17:15:28 +08001244 * return index delta into power gain settings table
1245*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001246static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
Zhu Yib481de92007-09-25 17:54:57 -07001247{
1248 return (new_reading - old_reading) * (-11) / 100;
1249}
1250
1251/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001252 * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
Zhu Yib481de92007-09-25 17:54:57 -07001253 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001254static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
Zhu Yib481de92007-09-25 17:54:57 -07001255{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001256 return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -07001257}
1258
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001259int iwl3945_hw_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001260{
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08001261 return iwl_read32(priv, CSR_UCODE_DRV_GP2);
Zhu Yib481de92007-09-25 17:54:57 -07001262}
1263
1264/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001265 * iwl3945_hw_reg_txpower_get_temperature
Ian Schrambbc58072007-10-25 17:15:28 +08001266 * get the current temperature by reading from NIC
1267*/
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001268static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001269{
Samuel Ortize6148912009-01-23 13:45:15 -08001270 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001271 int temperature;
1272
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001273 temperature = iwl3945_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001274
1275 /* driver's okay range is -260 to +25.
1276 * human readable okay range is 0 to +285 */
Tomas Winklere1623442009-01-27 14:27:56 -08001277 IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
Zhu Yib481de92007-09-25 17:54:57 -07001278
1279 /* handle insane temp reading */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001280 if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001281 IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
Zhu Yib481de92007-09-25 17:54:57 -07001282
1283 /* if really really hot(?),
1284 * substitute the 3rd band/group's temp measured at factory */
1285 if (priv->last_temperature > 100)
Samuel Ortize6148912009-01-23 13:45:15 -08001286 temperature = eeprom->groups[2].temperature;
Zhu Yib481de92007-09-25 17:54:57 -07001287 else /* else use most recent "sane" value from driver */
1288 temperature = priv->last_temperature;
1289 }
1290
1291 return temperature; /* raw, not "human readable" */
1292}
1293
1294/* Adjust Txpower only if temperature variance is greater than threshold.
1295 *
1296 * Both are lower than older versions' 9 degrees */
1297#define IWL_TEMPERATURE_LIMIT_TIMER 6
1298
1299/**
1300 * is_temp_calib_needed - determines if new calibration is needed
1301 *
1302 * records new temperature in tx_mgr->temperature.
1303 * replaces tx_mgr->last_temperature *only* if calib needed
1304 * (assumes caller will actually do the calibration!). */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001305static int is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001306{
1307 int temp_diff;
1308
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001309 priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001310 temp_diff = priv->temperature - priv->last_temperature;
1311
1312 /* get absolute value */
1313 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001314 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001315 temp_diff = -temp_diff;
1316 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001317 IWL_DEBUG_POWER(priv, "Same temp,\n");
Zhu Yib481de92007-09-25 17:54:57 -07001318 else
Tomas Winklere1623442009-01-27 14:27:56 -08001319 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001320
1321 /* if we don't need calibration, *don't* update last_temperature */
1322 if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
Tomas Winklere1623442009-01-27 14:27:56 -08001323 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001324 return 0;
1325 }
1326
Tomas Winklere1623442009-01-27 14:27:56 -08001327 IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001328
1329 /* assume that caller will actually do calib ...
1330 * update the "last temperature" value */
1331 priv->last_temperature = priv->temperature;
1332 return 1;
1333}
1334
1335#define IWL_MAX_GAIN_ENTRIES 78
1336#define IWL_CCK_FROM_OFDM_POWER_DIFF -5
1337#define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1338
1339/* radio and DSP power table, each step is 1/2 dB.
1340 * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001341static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
Zhu Yib481de92007-09-25 17:54:57 -07001342 {
1343 {251, 127}, /* 2.4 GHz, highest power */
1344 {251, 127},
1345 {251, 127},
1346 {251, 127},
1347 {251, 125},
1348 {251, 110},
1349 {251, 105},
1350 {251, 98},
1351 {187, 125},
1352 {187, 115},
1353 {187, 108},
1354 {187, 99},
1355 {243, 119},
1356 {243, 111},
1357 {243, 105},
1358 {243, 97},
1359 {243, 92},
1360 {211, 106},
1361 {211, 100},
1362 {179, 120},
1363 {179, 113},
1364 {179, 107},
1365 {147, 125},
1366 {147, 119},
1367 {147, 112},
1368 {147, 106},
1369 {147, 101},
1370 {147, 97},
1371 {147, 91},
1372 {115, 107},
1373 {235, 121},
1374 {235, 115},
1375 {235, 109},
1376 {203, 127},
1377 {203, 121},
1378 {203, 115},
1379 {203, 108},
1380 {203, 102},
1381 {203, 96},
1382 {203, 92},
1383 {171, 110},
1384 {171, 104},
1385 {171, 98},
1386 {139, 116},
1387 {227, 125},
1388 {227, 119},
1389 {227, 113},
1390 {227, 107},
1391 {227, 101},
1392 {227, 96},
1393 {195, 113},
1394 {195, 106},
1395 {195, 102},
1396 {195, 95},
1397 {163, 113},
1398 {163, 106},
1399 {163, 102},
1400 {163, 95},
1401 {131, 113},
1402 {131, 106},
1403 {131, 102},
1404 {131, 95},
1405 {99, 113},
1406 {99, 106},
1407 {99, 102},
1408 {99, 95},
1409 {67, 113},
1410 {67, 106},
1411 {67, 102},
1412 {67, 95},
1413 {35, 113},
1414 {35, 106},
1415 {35, 102},
1416 {35, 95},
1417 {3, 113},
1418 {3, 106},
1419 {3, 102},
1420 {3, 95} }, /* 2.4 GHz, lowest power */
1421 {
1422 {251, 127}, /* 5.x GHz, highest power */
1423 {251, 120},
1424 {251, 114},
1425 {219, 119},
1426 {219, 101},
1427 {187, 113},
1428 {187, 102},
1429 {155, 114},
1430 {155, 103},
1431 {123, 117},
1432 {123, 107},
1433 {123, 99},
1434 {123, 92},
1435 {91, 108},
1436 {59, 125},
1437 {59, 118},
1438 {59, 109},
1439 {59, 102},
1440 {59, 96},
1441 {59, 90},
1442 {27, 104},
1443 {27, 98},
1444 {27, 92},
1445 {115, 118},
1446 {115, 111},
1447 {115, 104},
1448 {83, 126},
1449 {83, 121},
1450 {83, 113},
1451 {83, 105},
1452 {83, 99},
1453 {51, 118},
1454 {51, 111},
1455 {51, 104},
1456 {51, 98},
1457 {19, 116},
1458 {19, 109},
1459 {19, 102},
1460 {19, 98},
1461 {19, 93},
1462 {171, 113},
1463 {171, 107},
1464 {171, 99},
1465 {139, 120},
1466 {139, 113},
1467 {139, 107},
1468 {139, 99},
1469 {107, 120},
1470 {107, 113},
1471 {107, 107},
1472 {107, 99},
1473 {75, 120},
1474 {75, 113},
1475 {75, 107},
1476 {75, 99},
1477 {43, 120},
1478 {43, 113},
1479 {43, 107},
1480 {43, 99},
1481 {11, 120},
1482 {11, 113},
1483 {11, 107},
1484 {11, 99},
1485 {131, 107},
1486 {131, 99},
1487 {99, 120},
1488 {99, 113},
1489 {99, 107},
1490 {99, 99},
1491 {67, 120},
1492 {67, 113},
1493 {67, 107},
1494 {67, 99},
1495 {35, 120},
1496 {35, 113},
1497 {35, 107},
1498 {35, 99},
1499 {3, 120} } /* 5.x GHz, lowest power */
1500};
1501
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001502static inline u8 iwl3945_hw_reg_fix_power_index(int index)
Zhu Yib481de92007-09-25 17:54:57 -07001503{
1504 if (index < 0)
1505 return 0;
1506 if (index >= IWL_MAX_GAIN_ENTRIES)
1507 return IWL_MAX_GAIN_ENTRIES - 1;
1508 return (u8) index;
1509}
1510
1511/* Kick off thermal recalibration check every 60 seconds */
1512#define REG_RECALIB_PERIOD (60)
1513
1514/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001515 * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
Zhu Yib481de92007-09-25 17:54:57 -07001516 *
1517 * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1518 * or 6 Mbit (OFDM) rates.
1519 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001520static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001521 s32 rate_index, const s8 *clip_pwrs,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001522 struct iwl_channel_info *ch_info,
Zhu Yib481de92007-09-25 17:54:57 -07001523 int band_index)
1524{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001525 struct iwl3945_scan_power_info *scan_power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001526 s8 power;
1527 u8 power_index;
1528
1529 scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1530
1531 /* use this channel group's 6Mbit clipping/saturation pwr,
1532 * but cap at regulatory scan power restriction (set during init
1533 * based on eeprom channel data) for this channel. */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001534 power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
Zhu Yib481de92007-09-25 17:54:57 -07001535
1536 /* further limit to user's max power preference.
1537 * FIXME: Other spectrum management power limitations do not
1538 * seem to apply?? */
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001539 power = min(power, priv->tx_power_user_lmt);
Zhu Yib481de92007-09-25 17:54:57 -07001540 scan_power_info->requested_power = power;
1541
1542 /* find difference between new scan *power* and current "normal"
1543 * Tx *power* for 6Mb. Use this difference (x2) to adjust the
1544 * current "normal" temperature-compensated Tx power *index* for
1545 * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1546 * *index*. */
1547 power_index = ch_info->power_info[rate_index].power_table_index
1548 - (power - ch_info->power_info
Mohamed Abbas14577f22007-11-12 11:37:42 +08001549 [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
Zhu Yib481de92007-09-25 17:54:57 -07001550
1551 /* store reference index that we use when adjusting *all* scan
1552 * powers. So we can accommodate user (all channel) or spectrum
1553 * management (single channel) power changes "between" temperature
1554 * feedback compensation procedures.
1555 * don't force fit this reference index into gain table; it may be a
1556 * negative number. This will help avoid errors when we're at
1557 * the lower bounds (highest gains, for warmest temperatures)
1558 * of the table. */
1559
1560 /* don't exceed table bounds for "real" setting */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001561 power_index = iwl3945_hw_reg_fix_power_index(power_index);
Zhu Yib481de92007-09-25 17:54:57 -07001562
1563 scan_power_info->power_table_index = power_index;
1564 scan_power_info->tpc.tx_gain =
1565 power_gain_table[band_index][power_index].tx_gain;
1566 scan_power_info->tpc.dsp_atten =
1567 power_gain_table[band_index][power_index].dsp_atten;
1568}
1569
1570/**
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001571 * iwl3945_send_tx_power - fill in Tx Power command with gain settings
Zhu Yib481de92007-09-25 17:54:57 -07001572 *
1573 * Configures power settings for all rates for the current channel,
1574 * using values from channel info struct, and send to NIC
1575 */
Winkler, Tomasdfb39e82009-01-27 14:27:54 -08001576static int iwl3945_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001577{
Mohamed Abbas14577f22007-11-12 11:37:42 +08001578 int rate_idx, i;
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001579 const struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001580 struct iwl3945_txpowertable_cmd txpower = {
Samuel Ortiz8ccde882009-01-27 14:27:52 -08001581 .channel = priv->active_rxon.channel,
Zhu Yib481de92007-09-25 17:54:57 -07001582 };
1583
Johannes Berg8318d782008-01-24 19:38:38 +01001584 txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
Samuel Ortize6148912009-01-23 13:45:15 -08001585 ch_info = iwl_get_channel_info(priv,
Johannes Berg8318d782008-01-24 19:38:38 +01001586 priv->band,
Samuel Ortiz8ccde882009-01-27 14:27:52 -08001587 le16_to_cpu(priv->active_rxon.channel));
Zhu Yib481de92007-09-25 17:54:57 -07001588 if (!ch_info) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001589 IWL_ERR(priv,
1590 "Failed to get channel info for channel %d [%d]\n",
Samuel Ortiz8ccde882009-01-27 14:27:52 -08001591 le16_to_cpu(priv->active_rxon.channel), priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07001592 return -EINVAL;
1593 }
1594
1595 if (!is_channel_valid(ch_info)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001596 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
Zhu Yib481de92007-09-25 17:54:57 -07001597 "non-Tx channel.\n");
1598 return 0;
1599 }
1600
1601 /* fill cmd with power settings for all rates for current channel */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001602 /* Fill OFDM rate */
1603 for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
Samuel Ortizd9829a62008-12-19 10:37:12 +08001604 rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08001605
1606 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001607 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001608
Tomas Winklere1623442009-01-27 14:27:56 -08001609 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Zhu Yib481de92007-09-25 17:54:57 -07001610 le16_to_cpu(txpower.channel),
1611 txpower.band,
Mohamed Abbas14577f22007-11-12 11:37:42 +08001612 txpower.power[i].tpc.tx_gain,
1613 txpower.power[i].tpc.dsp_atten,
1614 txpower.power[i].rate);
1615 }
1616 /* Fill CCK rates */
1617 for (rate_idx = IWL_FIRST_CCK_RATE;
1618 rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1619 txpower.power[i].tpc = ch_info->power_info[i].tpc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001620 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
Mohamed Abbas14577f22007-11-12 11:37:42 +08001621
Tomas Winklere1623442009-01-27 14:27:56 -08001622 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
Mohamed Abbas14577f22007-11-12 11:37:42 +08001623 le16_to_cpu(txpower.channel),
1624 txpower.band,
1625 txpower.power[i].tpc.tx_gain,
1626 txpower.power[i].tpc.dsp_atten,
1627 txpower.power[i].rate);
Zhu Yib481de92007-09-25 17:54:57 -07001628 }
1629
Samuel Ortiz518099a2009-01-19 15:30:27 -08001630 return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1631 sizeof(struct iwl3945_txpowertable_cmd),
1632 &txpower);
Zhu Yib481de92007-09-25 17:54:57 -07001633
1634}
1635
1636/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001637 * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
Zhu Yib481de92007-09-25 17:54:57 -07001638 * @ch_info: Channel to update. Uses power_info.requested_power.
1639 *
1640 * Replace requested_power and base_power_index ch_info fields for
1641 * one channel.
1642 *
1643 * Called if user or spectrum management changes power preferences.
1644 * Takes into account h/w and modulation limitations (clip power).
1645 *
1646 * This does *not* send anything to NIC, just sets up ch_info for one channel.
1647 *
1648 * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1649 * properly fill out the scan powers, and actual h/w gain settings,
1650 * and send changes to NIC
1651 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001652static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001653 struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001654{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001655 struct iwl3945_channel_power_info *power_info;
Zhu Yib481de92007-09-25 17:54:57 -07001656 int power_changed = 0;
1657 int i;
1658 const s8 *clip_pwrs;
1659 int power;
1660
1661 /* Get this chnlgrp's rate-to-max/clip-powers table */
Abhijeet Kolekarf2c7e522008-12-19 10:37:27 +08001662 clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001663
1664 /* Get this channel's rate-to-current-power settings table */
1665 power_info = ch_info->power_info;
1666
1667 /* update OFDM Txpower settings */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001668 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07001669 i++, ++power_info) {
1670 int delta_idx;
1671
1672 /* limit new power to be no more than h/w capability */
1673 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1674 if (power == power_info->requested_power)
1675 continue;
1676
1677 /* find difference between old and new requested powers,
1678 * update base (non-temp-compensated) power index */
1679 delta_idx = (power - power_info->requested_power) * 2;
1680 power_info->base_power_index -= delta_idx;
1681
1682 /* save new requested power value */
1683 power_info->requested_power = power;
1684
1685 power_changed = 1;
1686 }
1687
1688 /* update CCK Txpower settings, based on OFDM 12M setting ...
1689 * ... all CCK power settings for a given channel are the *same*. */
1690 if (power_changed) {
1691 power =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001692 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001693 requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1694
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001695 /* do all CCK rates' iwl3945_channel_power_info structures */
Mohamed Abbas14577f22007-11-12 11:37:42 +08001696 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07001697 power_info->requested_power = power;
1698 power_info->base_power_index =
Mohamed Abbas14577f22007-11-12 11:37:42 +08001699 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
Zhu Yib481de92007-09-25 17:54:57 -07001700 base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1701 ++power_info;
1702 }
1703 }
1704
1705 return 0;
1706}
1707
1708/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001709 * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
Zhu Yib481de92007-09-25 17:54:57 -07001710 *
1711 * NOTE: Returned power limit may be less (but not more) than requested,
1712 * based strictly on regulatory (eeprom and spectrum mgt) limitations
1713 * (no consideration for h/w clipping limitations).
1714 */
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001715static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07001716{
1717 s8 max_power;
1718
1719#if 0
1720 /* if we're using TGd limits, use lower of TGd or EEPROM */
1721 if (ch_info->tgd_data.max_power != 0)
1722 max_power = min(ch_info->tgd_data.max_power,
1723 ch_info->eeprom.max_power_avg);
1724
1725 /* else just use EEPROM limits */
1726 else
1727#endif
1728 max_power = ch_info->eeprom.max_power_avg;
1729
1730 return min(max_power, ch_info->max_power_avg);
1731}
1732
1733/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001734 * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
Zhu Yib481de92007-09-25 17:54:57 -07001735 *
1736 * Compensate txpower settings of *all* channels for temperature.
1737 * This only accounts for the difference between current temperature
1738 * and the factory calibration temperatures, and bases the new settings
1739 * on the channel's base_power_index.
1740 *
1741 * If RxOn is "associated", this sends the new Txpower to NIC!
1742 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001743static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001744{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001745 struct iwl_channel_info *ch_info = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08001746 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07001747 int delta_index;
1748 const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1749 u8 a_band;
1750 u8 rate_index;
1751 u8 scan_tbl_index;
1752 u8 i;
1753 int ref_temp;
1754 int temperature = priv->temperature;
1755
1756 /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1757 for (i = 0; i < priv->channel_count; i++) {
1758 ch_info = &priv->channel_info[i];
1759 a_band = is_channel_a_band(ch_info);
1760
1761 /* Get this chnlgrp's factory calibration temperature */
Samuel Ortize6148912009-01-23 13:45:15 -08001762 ref_temp = (s16)eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07001763 temperature;
1764
Tomas Winklera96a27f2008-10-23 23:48:56 -07001765 /* get power index adjustment based on current and factory
Zhu Yib481de92007-09-25 17:54:57 -07001766 * temps */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001767 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Zhu Yib481de92007-09-25 17:54:57 -07001768 ref_temp);
1769
1770 /* set tx power value for all rates, OFDM and CCK */
1771 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1772 rate_index++) {
1773 int power_idx =
1774 ch_info->power_info[rate_index].base_power_index;
1775
1776 /* temperature compensate */
1777 power_idx += delta_index;
1778
1779 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001780 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07001781 ch_info->power_info[rate_index].
1782 power_table_index = (u8) power_idx;
1783 ch_info->power_info[rate_index].tpc =
1784 power_gain_table[a_band][power_idx];
1785 }
1786
1787 /* Get this chnlgrp's rate-to-max/clip-powers table */
Abhijeet Kolekarf2c7e522008-12-19 10:37:27 +08001788 clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07001789
1790 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1791 for (scan_tbl_index = 0;
1792 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1793 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08001794 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001795 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07001796 actual_index, clip_pwrs,
1797 ch_info, a_band);
1798 }
1799 }
1800
1801 /* send Txpower command for current channel to ucode */
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08001802 return priv->cfg->ops->lib->send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001803}
1804
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08001805int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
Zhu Yib481de92007-09-25 17:54:57 -07001806{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08001807 struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001808 s8 max_power;
1809 u8 a_band;
1810 u8 i;
1811
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001812 if (priv->tx_power_user_lmt == power) {
Tomas Winklere1623442009-01-27 14:27:56 -08001813 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
Zhu Yib481de92007-09-25 17:54:57 -07001814 "limit: %ddBm.\n", power);
1815 return 0;
1816 }
1817
Tomas Winklere1623442009-01-27 14:27:56 -08001818 IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001819 priv->tx_power_user_lmt = power;
Zhu Yib481de92007-09-25 17:54:57 -07001820
1821 /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1822
1823 for (i = 0; i < priv->channel_count; i++) {
1824 ch_info = &priv->channel_info[i];
1825 a_band = is_channel_a_band(ch_info);
1826
1827 /* find minimum power of all user and regulatory constraints
1828 * (does not consider h/w clipping limitations) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001829 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001830 max_power = min(power, max_power);
1831 if (max_power != ch_info->curr_txpow) {
1832 ch_info->curr_txpow = max_power;
1833
1834 /* this considers the h/w clipping limitations */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001835 iwl3945_hw_reg_set_new_power(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07001836 }
1837 }
1838
1839 /* update txpower settings for all channels,
1840 * send to NIC if associated. */
1841 is_temp_calib_needed(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001842 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001843
1844 return 0;
1845}
1846
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001847static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
1848{
1849 int rc = 0;
1850 struct iwl_rx_packet *res = NULL;
1851 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1852 struct iwl_host_cmd cmd = {
1853 .id = REPLY_RXON_ASSOC,
1854 .len = sizeof(rxon_assoc),
Johannes Bergc2acea82009-07-24 11:13:05 -07001855 .flags = CMD_WANT_SKB,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001856 .data = &rxon_assoc,
1857 };
1858 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1859 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1860
1861 if ((rxon1->flags == rxon2->flags) &&
1862 (rxon1->filter_flags == rxon2->filter_flags) &&
1863 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1864 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1865 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
1866 return 0;
1867 }
1868
1869 rxon_assoc.flags = priv->staging_rxon.flags;
1870 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1871 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1872 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1873 rxon_assoc.reserved = 0;
1874
1875 rc = iwl_send_cmd_sync(priv, &cmd);
1876 if (rc)
1877 return rc;
1878
Johannes Bergc2acea82009-07-24 11:13:05 -07001879 res = (struct iwl_rx_packet *)cmd.reply_skb->data;
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001880 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1881 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
1882 rc = -EIO;
1883 }
1884
1885 priv->alloc_rxb_skb--;
Johannes Bergc2acea82009-07-24 11:13:05 -07001886 dev_kfree_skb_any(cmd.reply_skb);
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001887
1888 return rc;
1889}
1890
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001891/**
1892 * iwl3945_commit_rxon - commit staging_rxon to hardware
1893 *
1894 * The RXON command in staging_rxon is committed to the hardware and
1895 * the active_rxon structure is updated with the new data. This
1896 * function correctly transitions out of the RXON_ASSOC_MSK state if
1897 * a HW tune is required based on the RXON structure changes.
1898 */
1899static int iwl3945_commit_rxon(struct iwl_priv *priv)
1900{
1901 /* cast away the const for active_rxon in this function */
1902 struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
1903 struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
1904 int rc = 0;
1905 bool new_assoc =
1906 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
1907
1908 if (!iwl_is_alive(priv))
1909 return -1;
1910
1911 /* always get timestamp with Rx frame */
1912 staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1913
1914 /* select antenna */
1915 staging_rxon->flags &=
1916 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1917 staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
1918
1919 rc = iwl_check_rxon_cmd(priv);
1920 if (rc) {
1921 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
1922 return -EINVAL;
1923 }
1924
1925 /* If we don't need to send a full RXON, we can use
1926 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
1927 * and other flags for the current radio configuration. */
1928 if (!iwl_full_rxon_required(priv)) {
1929 rc = iwl_send_rxon_assoc(priv);
1930 if (rc) {
1931 IWL_ERR(priv, "Error setting RXON_ASSOC "
1932 "configuration (%d).\n", rc);
1933 return rc;
1934 }
1935
1936 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1937
1938 return 0;
1939 }
1940
1941 /* If we are currently associated and the new config requires
1942 * an RXON_ASSOC and the new config wants the associated mask enabled,
1943 * we must clear the associated from the active configuration
1944 * before we apply the new config */
1945 if (iwl_is_associated(priv) && new_assoc) {
1946 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
1947 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1948
1949 /*
1950 * reserved4 and 5 could have been filled by the iwlcore code.
1951 * Let's clear them before pushing to the 3945.
1952 */
1953 active_rxon->reserved4 = 0;
1954 active_rxon->reserved5 = 0;
1955 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1956 sizeof(struct iwl3945_rxon_cmd),
1957 &priv->active_rxon);
1958
1959 /* If the mask clearing failed then we set
1960 * active_rxon back to what it was previously */
1961 if (rc) {
1962 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1963 IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
1964 "configuration (%d).\n", rc);
1965 return rc;
1966 }
1967 }
1968
1969 IWL_DEBUG_INFO(priv, "Sending RXON\n"
1970 "* with%s RXON_FILTER_ASSOC_MSK\n"
1971 "* channel = %d\n"
1972 "* bssid = %pM\n",
1973 (new_assoc ? "" : "out"),
1974 le16_to_cpu(staging_rxon->channel),
1975 staging_rxon->bssid_addr);
1976
1977 /*
1978 * reserved4 and 5 could have been filled by the iwlcore code.
1979 * Let's clear them before pushing to the 3945.
1980 */
1981 staging_rxon->reserved4 = 0;
1982 staging_rxon->reserved5 = 0;
1983
Tomas Winkler90e8e422009-06-19 13:52:42 -07001984 iwl_set_rxon_hwcrypto(priv, !iwl3945_mod_params.sw_crypto);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001985
1986 /* Apply the new configuration */
1987 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1988 sizeof(struct iwl3945_rxon_cmd),
1989 staging_rxon);
1990 if (rc) {
1991 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
1992 return rc;
1993 }
1994
1995 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1996
Tomas Winklerc587de02009-06-03 11:44:07 -07001997 iwl_clear_stations_table(priv);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001998
1999 /* If we issue a new RXON command which required a tune then we must
2000 * send a new TXPOWER command or we won't be able to Tx any frames */
2001 rc = priv->cfg->ops->lib->send_tx_power(priv);
2002 if (rc) {
2003 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
2004 return rc;
2005 }
2006
2007 /* Add the broadcast address so we can send broadcast frames */
Tomas Winklerc587de02009-06-03 11:44:07 -07002008 if (iwl_add_station(priv, iwl_bcast_addr, false, CMD_SYNC, NULL) ==
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002009 IWL_INVALID_STATION) {
2010 IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
2011 return -EIO;
2012 }
2013
2014 /* If we have set the ASSOC_MSK and we are in BSS mode then
2015 * add the IWL_AP_ID to the station rate table */
2016 if (iwl_is_associated(priv) &&
2017 (priv->iw_mode == NL80211_IFTYPE_STATION))
Tomas Winklerc587de02009-06-03 11:44:07 -07002018 if (iwl_add_station(priv, priv->active_rxon.bssid_addr,
2019 true, CMD_SYNC, NULL) == IWL_INVALID_STATION) {
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002020 IWL_ERR(priv, "Error adding AP address for transmit\n");
2021 return -EIO;
2022 }
2023
2024 /* Init the hardware's rate fallback order based on the band */
2025 rc = iwl3945_init_hw_rate_table(priv);
2026 if (rc) {
2027 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
2028 return -EIO;
2029 }
2030
2031 return 0;
2032}
2033
Zhu Yib481de92007-09-25 17:54:57 -07002034/* will add 3945 channel switch cmd handling later */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002035int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07002036{
2037 return 0;
2038}
2039
2040/**
2041 * iwl3945_reg_txpower_periodic - called when time to check our temperature.
2042 *
2043 * -- reset periodic timer
2044 * -- see if temp has changed enough to warrant re-calibration ... if so:
2045 * -- correct coeffs for temp (can reset temp timer)
2046 * -- save this temp as "last",
2047 * -- send new set of gain settings to NIC
2048 * NOTE: This should continue working, even when we're not associated,
2049 * so we can keep our internal table of scan powers current. */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002050void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002051{
2052 /* This will kick in the "brute force"
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002053 * iwl3945_hw_reg_comp_txpower_temp() below */
Zhu Yib481de92007-09-25 17:54:57 -07002054 if (!is_temp_calib_needed(priv))
2055 goto reschedule;
2056
2057 /* Set up a new set of temp-adjusted TxPowers, send to NIC.
2058 * This is based *only* on current temperature,
2059 * ignoring any previous power measurements */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002060 iwl3945_hw_reg_comp_txpower_temp(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002061
2062 reschedule:
2063 queue_delayed_work(priv->workqueue,
2064 &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
2065}
2066
Christoph Hellwig416e1432007-10-25 17:15:49 +08002067static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07002068{
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002069 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -07002070 thermal_periodic.work);
2071
2072 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2073 return;
2074
2075 mutex_lock(&priv->mutex);
2076 iwl3945_reg_txpower_periodic(priv);
2077 mutex_unlock(&priv->mutex);
2078}
2079
2080/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002081 * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
Zhu Yib481de92007-09-25 17:54:57 -07002082 * for the channel.
2083 *
2084 * This function is used when initializing channel-info structs.
2085 *
2086 * NOTE: These channel groups do *NOT* match the bands above!
2087 * These channel groups are based on factory-tested channels;
2088 * on A-band, EEPROM's "group frequency" entries represent the top
2089 * channel in each group 1-4. Group 5 All B/G channels are in group 0.
2090 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002091static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
Samuel Ortizd20b3c62008-12-19 10:37:15 +08002092 const struct iwl_channel_info *ch_info)
Zhu Yib481de92007-09-25 17:54:57 -07002093{
Samuel Ortize6148912009-01-23 13:45:15 -08002094 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2095 struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
Zhu Yib481de92007-09-25 17:54:57 -07002096 u8 group;
2097 u16 group_index = 0; /* based on factory calib frequencies */
2098 u8 grp_channel;
2099
2100 /* Find the group index for the channel ... don't use index 1(?) */
2101 if (is_channel_a_band(ch_info)) {
2102 for (group = 1; group < 5; group++) {
2103 grp_channel = ch_grp[group].group_channel;
2104 if (ch_info->channel <= grp_channel) {
2105 group_index = group;
2106 break;
2107 }
2108 }
2109 /* group 4 has a few channels *above* its factory cal freq */
2110 if (group == 5)
2111 group_index = 4;
2112 } else
2113 group_index = 0; /* 2.4 GHz, group 0 */
2114
Tomas Winklere1623442009-01-27 14:27:56 -08002115 IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
Zhu Yib481de92007-09-25 17:54:57 -07002116 group_index);
2117 return group_index;
2118}
2119
2120/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002121 * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
Zhu Yib481de92007-09-25 17:54:57 -07002122 *
2123 * Interpolate to get nominal (i.e. at factory calibration temperature) index
2124 * into radio/DSP gain settings table for requested power.
2125 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002126static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07002127 s8 requested_power,
2128 s32 setting_index, s32 *new_index)
2129{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002130 const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
Samuel Ortize6148912009-01-23 13:45:15 -08002131 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07002132 s32 index0, index1;
2133 s32 power = 2 * requested_power;
2134 s32 i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002135 const struct iwl3945_eeprom_txpower_sample *samples;
Zhu Yib481de92007-09-25 17:54:57 -07002136 s32 gains0, gains1;
2137 s32 res;
2138 s32 denominator;
2139
Samuel Ortize6148912009-01-23 13:45:15 -08002140 chnl_grp = &eeprom->groups[setting_index];
Zhu Yib481de92007-09-25 17:54:57 -07002141 samples = chnl_grp->samples;
2142 for (i = 0; i < 5; i++) {
2143 if (power == samples[i].power) {
2144 *new_index = samples[i].gain_index;
2145 return 0;
2146 }
2147 }
2148
2149 if (power > samples[1].power) {
2150 index0 = 0;
2151 index1 = 1;
2152 } else if (power > samples[2].power) {
2153 index0 = 1;
2154 index1 = 2;
2155 } else if (power > samples[3].power) {
2156 index0 = 2;
2157 index1 = 3;
2158 } else {
2159 index0 = 3;
2160 index1 = 4;
2161 }
2162
2163 denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2164 if (denominator == 0)
2165 return -EINVAL;
2166 gains0 = (s32) samples[index0].gain_index * (1 << 19);
2167 gains1 = (s32) samples[index1].gain_index * (1 << 19);
2168 res = gains0 + (gains1 - gains0) *
2169 ((s32) power - (s32) samples[index0].power) / denominator +
2170 (1 << 18);
2171 *new_index = res >> 19;
2172 return 0;
2173}
2174
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002175static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002176{
2177 u32 i;
2178 s32 rate_index;
Samuel Ortize6148912009-01-23 13:45:15 -08002179 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002180 const struct iwl3945_eeprom_txpower_group *group;
Zhu Yib481de92007-09-25 17:54:57 -07002181
Tomas Winklere1623442009-01-27 14:27:56 -08002182 IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
Zhu Yib481de92007-09-25 17:54:57 -07002183
2184 for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2185 s8 *clip_pwrs; /* table of power levels for each rate */
2186 s8 satur_pwr; /* saturation power for each chnl group */
Samuel Ortize6148912009-01-23 13:45:15 -08002187 group = &eeprom->groups[i];
Zhu Yib481de92007-09-25 17:54:57 -07002188
2189 /* sanity check on factory saturation power value */
2190 if (group->saturation_power < 40) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08002191 IWL_WARN(priv, "Error: saturation power is %d, "
Zhu Yib481de92007-09-25 17:54:57 -07002192 "less than minimum expected 40\n",
2193 group->saturation_power);
2194 return;
2195 }
2196
2197 /*
2198 * Derive requested power levels for each rate, based on
2199 * hardware capabilities (saturation power for band).
2200 * Basic value is 3dB down from saturation, with further
2201 * power reductions for highest 3 data rates. These
2202 * backoffs provide headroom for high rate modulation
2203 * power peaks, without too much distortion (clipping).
2204 */
2205 /* we'll fill in this array with h/w max power levels */
Abhijeet Kolekarf2c7e522008-12-19 10:37:27 +08002206 clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002207
2208 /* divide factory saturation power by 2 to find -3dB level */
2209 satur_pwr = (s8) (group->saturation_power >> 1);
2210
2211 /* fill in channel group's nominal powers for each rate */
2212 for (rate_index = 0;
2213 rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
2214 switch (rate_index) {
Mohamed Abbas14577f22007-11-12 11:37:42 +08002215 case IWL_RATE_36M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002216 if (i == 0) /* B/G */
2217 *clip_pwrs = satur_pwr;
2218 else /* A */
2219 *clip_pwrs = satur_pwr - 5;
2220 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002221 case IWL_RATE_48M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002222 if (i == 0)
2223 *clip_pwrs = satur_pwr - 7;
2224 else
2225 *clip_pwrs = satur_pwr - 10;
2226 break;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002227 case IWL_RATE_54M_INDEX_TABLE:
Zhu Yib481de92007-09-25 17:54:57 -07002228 if (i == 0)
2229 *clip_pwrs = satur_pwr - 9;
2230 else
2231 *clip_pwrs = satur_pwr - 12;
2232 break;
2233 default:
2234 *clip_pwrs = satur_pwr;
2235 break;
2236 }
2237 }
2238 }
2239}
2240
2241/**
2242 * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2243 *
2244 * Second pass (during init) to set up priv->channel_info
2245 *
2246 * Set up Tx-power settings in our channel info database for each VALID
2247 * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2248 * and current temperature.
2249 *
2250 * Since this is based on current temperature (at init time), these values may
2251 * not be valid for very long, but it gives us a starting/default point,
2252 * and allows us to active (i.e. using Tx) scan.
2253 *
2254 * This does *not* write values to NIC, just sets up our internal table.
2255 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002256int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002257{
Samuel Ortizd20b3c62008-12-19 10:37:15 +08002258 struct iwl_channel_info *ch_info = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002259 struct iwl3945_channel_power_info *pwr_info;
Samuel Ortize6148912009-01-23 13:45:15 -08002260 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
Zhu Yib481de92007-09-25 17:54:57 -07002261 int delta_index;
2262 u8 rate_index;
2263 u8 scan_tbl_index;
2264 const s8 *clip_pwrs; /* array of power levels for each rate */
2265 u8 gain, dsp_atten;
2266 s8 power;
2267 u8 pwr_index, base_pwr_index, a_band;
2268 u8 i;
2269 int temperature;
2270
2271 /* save temperature reference,
2272 * so we can determine next time to calibrate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002273 temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002274 priv->last_temperature = temperature;
2275
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002276 iwl3945_hw_reg_init_channel_groups(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002277
2278 /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2279 for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2280 i++, ch_info++) {
2281 a_band = is_channel_a_band(ch_info);
2282 if (!is_channel_valid(ch_info))
2283 continue;
2284
2285 /* find this channel's channel group (*not* "band") index */
2286 ch_info->group_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002287 iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
Zhu Yib481de92007-09-25 17:54:57 -07002288
2289 /* Get this chnlgrp's rate->max/clip-powers table */
Abhijeet Kolekarf2c7e522008-12-19 10:37:27 +08002290 clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
Zhu Yib481de92007-09-25 17:54:57 -07002291
2292 /* calculate power index *adjustment* value according to
2293 * diff between current temperature and factory temperature */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002294 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
Samuel Ortize6148912009-01-23 13:45:15 -08002295 eeprom->groups[ch_info->group_index].
Zhu Yib481de92007-09-25 17:54:57 -07002296 temperature);
2297
Tomas Winklere1623442009-01-27 14:27:56 -08002298 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
Zhu Yib481de92007-09-25 17:54:57 -07002299 ch_info->channel, delta_index, temperature +
2300 IWL_TEMP_CONVERT);
2301
2302 /* set tx power value for all OFDM rates */
2303 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2304 rate_index++) {
John W. Linville25a4cce2009-01-12 14:44:52 -05002305 s32 uninitialized_var(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002306 int rc;
2307
2308 /* use channel group's clip-power table,
2309 * but don't exceed channel's max power */
2310 s8 pwr = min(ch_info->max_power_avg,
2311 clip_pwrs[rate_index]);
2312
2313 pwr_info = &ch_info->power_info[rate_index];
2314
2315 /* get base (i.e. at factory-measured temperature)
2316 * power table index for this rate's power */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002317 rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
Zhu Yib481de92007-09-25 17:54:57 -07002318 ch_info->group_index,
2319 &power_idx);
2320 if (rc) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002321 IWL_ERR(priv, "Invalid power index\n");
Zhu Yib481de92007-09-25 17:54:57 -07002322 return rc;
2323 }
2324 pwr_info->base_power_index = (u8) power_idx;
2325
2326 /* temperature compensate */
2327 power_idx += delta_index;
2328
2329 /* stay within range of gain table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002330 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002331
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002332 /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
Zhu Yib481de92007-09-25 17:54:57 -07002333 pwr_info->requested_power = pwr;
2334 pwr_info->power_table_index = (u8) power_idx;
2335 pwr_info->tpc.tx_gain =
2336 power_gain_table[a_band][power_idx].tx_gain;
2337 pwr_info->tpc.dsp_atten =
2338 power_gain_table[a_band][power_idx].dsp_atten;
2339 }
2340
2341 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
Mohamed Abbas14577f22007-11-12 11:37:42 +08002342 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
Zhu Yib481de92007-09-25 17:54:57 -07002343 power = pwr_info->requested_power +
2344 IWL_CCK_FROM_OFDM_POWER_DIFF;
2345 pwr_index = pwr_info->power_table_index +
2346 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2347 base_pwr_index = pwr_info->base_power_index +
2348 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2349
2350 /* stay within table range */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002351 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
Zhu Yib481de92007-09-25 17:54:57 -07002352 gain = power_gain_table[a_band][pwr_index].tx_gain;
2353 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2354
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002355 /* fill each CCK rate's iwl3945_channel_power_info structure
Zhu Yib481de92007-09-25 17:54:57 -07002356 * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
2357 * NOTE: CCK rates start at end of OFDM rates! */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002358 for (rate_index = 0;
2359 rate_index < IWL_CCK_RATES; rate_index++) {
2360 pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
Zhu Yib481de92007-09-25 17:54:57 -07002361 pwr_info->requested_power = power;
2362 pwr_info->power_table_index = pwr_index;
2363 pwr_info->base_power_index = base_pwr_index;
2364 pwr_info->tpc.tx_gain = gain;
2365 pwr_info->tpc.dsp_atten = dsp_atten;
2366 }
2367
2368 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2369 for (scan_tbl_index = 0;
2370 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2371 s32 actual_index = (scan_tbl_index == 0) ?
Mohamed Abbas14577f22007-11-12 11:37:42 +08002372 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002373 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
Zhu Yib481de92007-09-25 17:54:57 -07002374 actual_index, clip_pwrs, ch_info, a_band);
2375 }
2376 }
2377
2378 return 0;
2379}
2380
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002381int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002382{
2383 int rc;
Zhu Yib481de92007-09-25 17:54:57 -07002384
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002385 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2386 rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
Tomas Winklerbddadf82008-12-19 10:37:01 +08002387 FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Zhu Yib481de92007-09-25 17:54:57 -07002388 if (rc < 0)
Winkler, Tomas15b16872008-12-19 10:37:33 +08002389 IWL_ERR(priv, "Can't stop Rx DMA.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002390
Zhu Yib481de92007-09-25 17:54:57 -07002391 return 0;
2392}
2393
Samuel Ortiz188cf6c2008-12-22 11:31:16 +08002394int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07002395{
Zhu Yib481de92007-09-25 17:54:57 -07002396 int txq_id = txq->q.id;
2397
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002398 struct iwl3945_shared *shared_data = priv->shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07002399
2400 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2401
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002402 iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2403 iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
Zhu Yib481de92007-09-25 17:54:57 -07002404
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002405 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
Tomas Winklerbddadf82008-12-19 10:37:01 +08002406 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2407 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2408 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2409 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2410 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
Zhu Yib481de92007-09-25 17:54:57 -07002411
2412 /* fake read to flush all prev. writes */
Abhijeet Kolekar5d49f492008-12-19 10:37:29 +08002413 iwl_read32(priv, FH39_TSSR_CBB_BASE);
Zhu Yib481de92007-09-25 17:54:57 -07002414
2415 return 0;
2416}
2417
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002418/*
2419 * HCMD utils
2420 */
2421static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2422{
2423 switch (cmd_id) {
2424 case REPLY_RXON:
Winkler, Tomasd25aabb2009-01-27 14:27:58 -08002425 return sizeof(struct iwl3945_rxon_cmd);
2426 case POWER_TABLE_CMD:
2427 return sizeof(struct iwl3945_powertable_cmd);
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002428 default:
2429 return len;
2430 }
2431}
2432
Tomas Winklerc587de02009-06-03 11:44:07 -07002433
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002434static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2435{
Tomas Winklerc587de02009-06-03 11:44:07 -07002436 struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
2437 addsta->mode = cmd->mode;
2438 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2439 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2440 addsta->station_flags = cmd->station_flags;
2441 addsta->station_flags_msk = cmd->station_flags_msk;
2442 addsta->tid_disable_tx = cpu_to_le16(0);
2443 addsta->rate_n_flags = cmd->rate_n_flags;
2444 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2445 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2446 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2447
2448 return (u16)sizeof(struct iwl3945_addsta_cmd);
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002449}
2450
Tomas Winklerc587de02009-06-03 11:44:07 -07002451
Zhu Yib481de92007-09-25 17:54:57 -07002452/**
2453 * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2454 */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002455int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002456{
Mohamed Abbas14577f22007-11-12 11:37:42 +08002457 int rc, i, index, prev_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002458 struct iwl3945_rate_scaling_cmd rate_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07002459 .reserved = {0, 0, 0},
2460 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002461 struct iwl3945_rate_scaling_info *table = rate_cmd.table;
Zhu Yib481de92007-09-25 17:54:57 -07002462
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002463 for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2464 index = iwl3945_rates[i].table_rs_index;
Mohamed Abbas14577f22007-11-12 11:37:42 +08002465
2466 table[index].rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002467 iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
Mohamed Abbas14577f22007-11-12 11:37:42 +08002468 table[index].try_cnt = priv->retry_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002469 prev_index = iwl3945_get_prev_ieee_rate(i);
Abbas, Mohamed72627962008-12-05 07:58:37 -08002470 table[index].next_rate_index =
2471 iwl3945_rates[prev_index].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002472 }
2473
Johannes Berg8318d782008-01-24 19:38:38 +01002474 switch (priv->band) {
2475 case IEEE80211_BAND_5GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002476 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002477 /* If one of the following CCK rates is used,
2478 * have it fall back to the 6M OFDM rate */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002479 for (i = IWL_RATE_1M_INDEX_TABLE;
2480 i <= IWL_RATE_11M_INDEX_TABLE; i++)
2481 table[i].next_rate_index =
2482 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002483
2484 /* Don't fall back to CCK rates */
Abbas, Mohamed72627962008-12-05 07:58:37 -08002485 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2486 IWL_RATE_9M_INDEX_TABLE;
Zhu Yib481de92007-09-25 17:54:57 -07002487
2488 /* Don't drop out of OFDM rates */
Mohamed Abbas14577f22007-11-12 11:37:42 +08002489 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002490 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
Zhu Yib481de92007-09-25 17:54:57 -07002491 break;
2492
Johannes Berg8318d782008-01-24 19:38:38 +01002493 case IEEE80211_BAND_2GHZ:
Tomas Winklere1623442009-01-27 14:27:56 -08002494 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
Zhu Yib481de92007-09-25 17:54:57 -07002495 /* If an OFDM rate is used, have it fall back to the
2496 * 1M CCK rates */
Zhu Yib481de92007-09-25 17:54:57 -07002497
Abbas, Mohamed72627962008-12-05 07:58:37 -08002498 if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
Samuel Ortiz8ccde882009-01-27 14:27:52 -08002499 iwl_is_associated(priv)) {
Abbas, Mohamed72627962008-12-05 07:58:37 -08002500
2501 index = IWL_FIRST_CCK_RATE;
2502 for (i = IWL_RATE_6M_INDEX_TABLE;
2503 i <= IWL_RATE_54M_INDEX_TABLE; i++)
2504 table[i].next_rate_index =
2505 iwl3945_rates[index].table_rs_index;
2506
2507 index = IWL_RATE_11M_INDEX_TABLE;
2508 /* CCK shouldn't fall back to OFDM... */
2509 table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2510 }
Zhu Yib481de92007-09-25 17:54:57 -07002511 break;
2512
2513 default:
Johannes Berg8318d782008-01-24 19:38:38 +01002514 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07002515 break;
2516 }
2517
2518 /* Update the rate scaling for control frame Tx */
2519 rate_cmd.table_id = 0;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002520 rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002521 &rate_cmd);
2522 if (rc)
2523 return rc;
2524
2525 /* Update the rate scaling for data frame Tx */
2526 rate_cmd.table_id = 1;
Samuel Ortiz518099a2009-01-19 15:30:27 -08002527 return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07002528 &rate_cmd);
2529}
2530
Ben Cahill796083c2007-11-29 11:09:45 +08002531/* Called when initializing driver */
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002532int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002533{
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002534 memset((void *)&priv->hw_params, 0,
2535 sizeof(struct iwl_hw_params));
Zhu Yib481de92007-09-25 17:54:57 -07002536
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002537 priv->shared_virt =
Zhu Yib481de92007-09-25 17:54:57 -07002538 pci_alloc_consistent(priv->pci_dev,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002539 sizeof(struct iwl3945_shared),
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002540 &priv->shared_phys);
Zhu Yib481de92007-09-25 17:54:57 -07002541
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002542 if (!priv->shared_virt) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002543 IWL_ERR(priv, "failed to allocate pci memory\n");
Zhu Yib481de92007-09-25 17:54:57 -07002544 mutex_unlock(&priv->mutex);
2545 return -ENOMEM;
2546 }
2547
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002548 /* Assign number of Usable TX queues */
Reinette Chatre5905a1a2009-07-09 10:33:40 -07002549 priv->hw_params.max_txq_num = IWL39_NUM_QUEUES;
Abhijeet Kolekar21c02a12009-03-17 21:51:48 -07002550
Samuel Ortiza8e74e22009-01-23 13:45:14 -08002551 priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
Winkler, Tomas1e33dc62009-01-08 10:19:57 -08002552 priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002553 priv->hw_params.max_pkt_size = 2342;
2554 priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2555 priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2556 priv->hw_params.max_stations = IWL3945_STATION_COUNT;
2557 priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
Tomas Winkler3e82a822008-02-13 11:32:31 -08002558
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002559 priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
Tomas Winkler2c2f3b32009-06-19 13:52:45 -07002560 priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
Winkler, Tomas141c43a2009-01-08 10:19:53 -08002561
Zhu Yib481de92007-09-25 17:54:57 -07002562 return 0;
2563}
2564
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002565unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002566 struct iwl3945_frame *frame, u8 rate)
Zhu Yib481de92007-09-25 17:54:57 -07002567{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002568 struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002569 unsigned int frame_size;
2570
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002571 tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
Zhu Yib481de92007-09-25 17:54:57 -07002572 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2573
Abhijeet Kolekar3832ec92008-12-19 10:37:26 +08002574 tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
Zhu Yib481de92007-09-25 17:54:57 -07002575 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2576
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002577 frame_size = iwl3945_fill_beacon_frame(priv,
Zhu Yib481de92007-09-25 17:54:57 -07002578 tx_beacon_cmd->frame,
Zhu Yib481de92007-09-25 17:54:57 -07002579 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2580
2581 BUG_ON(frame_size > MAX_MPDU_SIZE);
2582 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2583
2584 tx_beacon_cmd->tx.rate = rate;
2585 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2586 TX_CMD_FLG_TSF_MSK);
2587
Mohamed Abbas14577f22007-11-12 11:37:42 +08002588 /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2589 tx_beacon_cmd->tx.supp_rates[0] =
2590 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
Zhu Yib481de92007-09-25 17:54:57 -07002591
Zhu Yib481de92007-09-25 17:54:57 -07002592 tx_beacon_cmd->tx.supp_rates[1] =
Mohamed Abbas14577f22007-11-12 11:37:42 +08002593 (IWL_CCK_BASIC_RATES_MASK & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07002594
Tomas Winkler3ac7f142008-07-21 02:40:14 +03002595 return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
Zhu Yib481de92007-09-25 17:54:57 -07002596}
2597
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002598void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002599{
Tomas Winkler91c066f2008-03-06 17:36:55 -08002600 priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002601 priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2602}
2603
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002604void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002605{
2606 INIT_DELAYED_WORK(&priv->thermal_periodic,
2607 iwl3945_bg_reg_txpower_periodic);
2608}
2609
Abhijeet Kolekar4a8a4322008-12-19 10:37:28 +08002610void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002611{
2612 cancel_delayed_work(&priv->thermal_periodic);
2613}
2614
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002615/* check contents of special bootstrap uCode SRAM */
2616static int iwl3945_verify_bsm(struct iwl_priv *priv)
2617 {
2618 __le32 *image = priv->ucode_boot.v_addr;
2619 u32 len = priv->ucode_boot.len;
2620 u32 reg;
2621 u32 val;
2622
Tomas Winklere1623442009-01-27 14:27:56 -08002623 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002624
2625 /* verify BSM SRAM contents */
2626 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2627 for (reg = BSM_SRAM_LOWER_BOUND;
2628 reg < BSM_SRAM_LOWER_BOUND + len;
2629 reg += sizeof(u32), image++) {
2630 val = iwl_read_prph(priv, reg);
2631 if (val != le32_to_cpu(*image)) {
2632 IWL_ERR(priv, "BSM uCode verification failed at "
2633 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2634 BSM_SRAM_LOWER_BOUND,
2635 reg - BSM_SRAM_LOWER_BOUND, len,
2636 val, le32_to_cpu(*image));
2637 return -EIO;
2638 }
2639 }
2640
Tomas Winklere1623442009-01-27 14:27:56 -08002641 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002642
2643 return 0;
2644}
2645
Samuel Ortize6148912009-01-23 13:45:15 -08002646
2647/******************************************************************************
2648 *
2649 * EEPROM related functions
2650 *
2651 ******************************************************************************/
2652
2653/*
2654 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2655 * embedded controller) as EEPROM reader; each read is a series of pulses
2656 * to/from the EEPROM chip, not a single event, so even reads could conflict
2657 * if they weren't arbitrated by some ownership mechanism. Here, the driver
2658 * simply claims ownership, which should be safe when this function is called
2659 * (i.e. before loading uCode!).
2660 */
2661static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2662{
2663 _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2664 return 0;
2665}
2666
2667
2668static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2669{
2670 return;
2671}
2672
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002673 /**
2674 * iwl3945_load_bsm - Load bootstrap instructions
2675 *
2676 * BSM operation:
2677 *
2678 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2679 * in special SRAM that does not power down during RFKILL. When powering back
2680 * up after power-saving sleeps (or during initial uCode load), the BSM loads
2681 * the bootstrap program into the on-board processor, and starts it.
2682 *
2683 * The bootstrap program loads (via DMA) instructions and data for a new
2684 * program from host DRAM locations indicated by the host driver in the
2685 * BSM_DRAM_* registers. Once the new program is loaded, it starts
2686 * automatically.
2687 *
2688 * When initializing the NIC, the host driver points the BSM to the
2689 * "initialize" uCode image. This uCode sets up some internal data, then
2690 * notifies host via "initialize alive" that it is complete.
2691 *
2692 * The host then replaces the BSM_DRAM_* pointer values to point to the
2693 * normal runtime uCode instructions and a backup uCode data cache buffer
2694 * (filled initially with starting data values for the on-board processor),
2695 * then triggers the "initialize" uCode to load and launch the runtime uCode,
2696 * which begins normal operation.
2697 *
2698 * When doing a power-save shutdown, runtime uCode saves data SRAM into
2699 * the backup data cache in DRAM before SRAM is powered down.
2700 *
2701 * When powering back up, the BSM loads the bootstrap program. This reloads
2702 * the runtime uCode instructions and the backup data cache into SRAM,
2703 * and re-launches the runtime uCode from where it left off.
2704 */
2705static int iwl3945_load_bsm(struct iwl_priv *priv)
2706{
2707 __le32 *image = priv->ucode_boot.v_addr;
2708 u32 len = priv->ucode_boot.len;
2709 dma_addr_t pinst;
2710 dma_addr_t pdata;
2711 u32 inst_len;
2712 u32 data_len;
2713 int rc;
2714 int i;
2715 u32 done;
2716 u32 reg_offset;
2717
Tomas Winklere1623442009-01-27 14:27:56 -08002718 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002719
2720 /* make sure bootstrap program is no larger than BSM's SRAM size */
2721 if (len > IWL39_MAX_BSM_SIZE)
2722 return -EINVAL;
2723
2724 /* Tell bootstrap uCode where to find the "Initialize" uCode
2725 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2726 * NOTE: iwl3945_initialize_alive_start() will replace these values,
2727 * after the "initialize" uCode has run, to point to
2728 * runtime/protocol instructions and backup data cache. */
2729 pinst = priv->ucode_init.p_addr;
2730 pdata = priv->ucode_init_data.p_addr;
2731 inst_len = priv->ucode_init.len;
2732 data_len = priv->ucode_init_data.len;
2733
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002734 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2735 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2736 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2737 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2738
2739 /* Fill BSM memory with bootstrap instructions */
2740 for (reg_offset = BSM_SRAM_LOWER_BOUND;
2741 reg_offset < BSM_SRAM_LOWER_BOUND + len;
2742 reg_offset += sizeof(u32), image++)
2743 _iwl_write_prph(priv, reg_offset,
2744 le32_to_cpu(*image));
2745
2746 rc = iwl3945_verify_bsm(priv);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07002747 if (rc)
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002748 return rc;
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002749
2750 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2751 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2752 iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2753 IWL39_RTC_INST_LOWER_BOUND);
2754 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2755
2756 /* Load bootstrap code into instruction SRAM now,
2757 * to prepare to load "initialize" uCode */
2758 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2759 BSM_WR_CTRL_REG_BIT_START);
2760
2761 /* Wait for load of bootstrap uCode to finish */
2762 for (i = 0; i < 100; i++) {
2763 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2764 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2765 break;
2766 udelay(10);
2767 }
2768 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -08002769 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002770 else {
2771 IWL_ERR(priv, "BSM write did not complete!\n");
2772 return -EIO;
2773 }
2774
2775 /* Enable future boot loads whenever power management unit triggers it
2776 * (e.g. when powering back up after power-save shutdown) */
2777 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2778 BSM_WR_CTRL_REG_BIT_START_EN);
2779
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002780 return 0;
2781}
2782
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002783#define IWL3945_UCODE_GET(item) \
2784static u32 iwl3945_ucode_get_##item(const struct iwl_ucode_header *ucode,\
2785 u32 api_ver) \
2786{ \
2787 return le32_to_cpu(ucode->u.v1.item); \
2788}
2789
2790static u32 iwl3945_ucode_get_header_size(u32 api_ver)
2791{
2792 return UCODE_HEADER_SIZE(1);
2793}
2794static u32 iwl3945_ucode_get_build(const struct iwl_ucode_header *ucode,
2795 u32 api_ver)
2796{
2797 return 0;
2798}
2799static u8 *iwl3945_ucode_get_data(const struct iwl_ucode_header *ucode,
2800 u32 api_ver)
2801{
2802 return (u8 *) ucode->u.v1.data;
2803}
2804
2805IWL3945_UCODE_GET(inst_size);
2806IWL3945_UCODE_GET(data_size);
2807IWL3945_UCODE_GET(init_size);
2808IWL3945_UCODE_GET(init_data_size);
2809IWL3945_UCODE_GET(boot_size);
2810
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002811static struct iwl_hcmd_ops iwl3945_hcmd = {
2812 .rxon_assoc = iwl3945_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002813 .commit_rxon = iwl3945_commit_rxon,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002814};
2815
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002816static struct iwl_ucode_ops iwl3945_ucode = {
2817 .get_header_size = iwl3945_ucode_get_header_size,
2818 .get_build = iwl3945_ucode_get_build,
2819 .get_inst_size = iwl3945_ucode_get_inst_size,
2820 .get_data_size = iwl3945_ucode_get_data_size,
2821 .get_init_size = iwl3945_ucode_get_init_size,
2822 .get_init_data_size = iwl3945_ucode_get_init_data_size,
2823 .get_boot_size = iwl3945_ucode_get_boot_size,
2824 .get_data = iwl3945_ucode_get_data,
2825};
2826
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002827static struct iwl_lib_ops iwl3945_lib = {
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002828 .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2829 .txq_free_tfd = iwl3945_hw_txq_free_tfd,
Samuel Ortiza8e74e22009-01-23 13:45:14 -08002830 .txq_init = iwl3945_hw_tx_queue_init,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002831 .load_ucode = iwl3945_load_bsm,
Reinette Chatreb7a79402009-09-25 14:24:23 -07002832 .dump_nic_event_log = iwl3945_dump_nic_event_log,
2833 .dump_nic_error_log = iwl3945_dump_nic_error_log,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002834 .apm_ops = {
2835 .init = iwl3945_apm_init,
2836 .reset = iwl3945_apm_reset,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07002837 .stop = iwl_apm_stop,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002838 .config = iwl3945_nic_config,
Kolekar, Abhijeet854682e2008-12-19 10:37:39 +08002839 .set_pwr_src = iwl3945_set_pwr_src,
Kolekar, Abhijeet01ec6162008-12-19 10:37:38 +08002840 },
Samuel Ortize6148912009-01-23 13:45:15 -08002841 .eeprom_ops = {
2842 .regulatory_bands = {
2843 EEPROM_REGULATORY_BAND_1_CHANNELS,
2844 EEPROM_REGULATORY_BAND_2_CHANNELS,
2845 EEPROM_REGULATORY_BAND_3_CHANNELS,
2846 EEPROM_REGULATORY_BAND_4_CHANNELS,
2847 EEPROM_REGULATORY_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07002848 EEPROM_REGULATORY_BAND_NO_HT40,
2849 EEPROM_REGULATORY_BAND_NO_HT40,
Samuel Ortize6148912009-01-23 13:45:15 -08002850 },
2851 .verify_signature = iwlcore_eeprom_verify_signature,
2852 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2853 .release_semaphore = iwl3945_eeprom_release_semaphore,
2854 .query_addr = iwlcore_eeprom_query_addr,
2855 },
Samuel Ortiz75bcfae2009-01-23 13:45:11 -08002856 .send_tx_power = iwl3945_send_tx_power,
Jason Andryukc2436982009-02-23 21:43:30 -05002857 .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002858 .post_associate = iwl3945_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002859 .isr = iwl_isr_legacy,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07002860 .config_ap = iwl3945_config_ap,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002861};
2862
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002863static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2864 .get_hcmd_size = iwl3945_get_hcmd_size,
Samuel Ortiz17f841c2009-01-23 13:45:20 -08002865 .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002866};
2867
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002868static struct iwl_ops iwl3945_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002869 .ucode = &iwl3945_ucode,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002870 .lib = &iwl3945_lib,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002871 .hcmd = &iwl3945_hcmd,
Kolekar, Abhijeet42427b42008-12-22 11:31:15 +08002872 .utils = &iwl3945_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07002873 .led = &iwl3945_led_ops,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002874};
2875
Kolekar, Abhijeetc0f20d92008-12-19 10:37:19 +08002876static struct iwl_cfg iwl3945_bg_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002877 .name = "3945BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002878 .fw_name_pre = IWL3945_FW_PRE,
2879 .ucode_api_max = IWL3945_UCODE_API_MAX,
2880 .ucode_api_min = IWL3945_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002881 .sku = IWL_SKU_G,
Samuel Ortize6148912009-01-23 13:45:15 -08002882 .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2883 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002884 .ops = &iwl3945_ops,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002885 .mod_params = &iwl3945_mod_params,
Daniel C Halperinb2617932009-08-13 13:30:59 -07002886 .use_isr_legacy = true,
2887 .ht_greenfield_support = false,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07002888 .led_compensation = 64,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002889};
2890
Kolekar, Abhijeetc0f20d92008-12-19 10:37:19 +08002891static struct iwl_cfg iwl3945_abg_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002892 .name = "3945ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002893 .fw_name_pre = IWL3945_FW_PRE,
2894 .ucode_api_max = IWL3945_UCODE_API_MAX,
2895 .ucode_api_min = IWL3945_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002896 .sku = IWL_SKU_A|IWL_SKU_G,
Samuel Ortize6148912009-01-23 13:45:15 -08002897 .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2898 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
Kolekar, Abhijeet0164b9b2008-12-19 10:37:37 +08002899 .ops = &iwl3945_ops,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002900 .mod_params = &iwl3945_mod_params,
Daniel C Halperinb2617932009-08-13 13:30:59 -07002901 .use_isr_legacy = true,
2902 .ht_greenfield_support = false,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07002903 .led_compensation = 64,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002904};
2905
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002906struct pci_device_id iwl3945_hw_card_ids[] = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002907 {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2908 {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2909 {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2910 {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2911 {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2912 {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
Zhu Yib481de92007-09-25 17:54:57 -07002913 {0}
2914};
2915
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002916MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);