blob: 1952e82797ccd3f45eecb88e8be523dd0a3d8104 [file] [log] [blame]
Erik Gilling5ad36c52010-03-15 23:04:46 -07001/*
Colin Cross938fa342011-05-01 14:10:10 -07002 * Copyright (C) 2011 Google, Inc.
Erik Gilling5ad36c52010-03-15 23:04:46 -07003 *
4 * Author:
Colin Cross938fa342011-05-01 14:10:10 -07005 * Colin Cross <ccross@android.com>
Erik Gilling5ad36c52010-03-15 23:04:46 -07006 *
Gary King460907b2010-04-05 20:30:59 -07007 * Copyright (C) 2010, NVIDIA Corporation
8 *
Erik Gilling5ad36c52010-03-15 23:04:46 -07009 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
Erik Gilling5ad36c52010-03-15 23:04:46 -070021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/io.h>
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -070024#include <linux/of.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060025#include <linux/irqchip/arm-gic.h>
Erik Gilling5ad36c52010-03-15 23:04:46 -070026
Erik Gilling5ad36c52010-03-15 23:04:46 -070027#include "board.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060028#include "iomap.h"
Erik Gilling5ad36c52010-03-15 23:04:46 -070029
Colin Crossd1d8c662011-05-01 15:26:51 -070030#define ICTLR_CPU_IEP_VFIQ 0x08
31#define ICTLR_CPU_IEP_FIR 0x14
32#define ICTLR_CPU_IEP_FIR_SET 0x18
33#define ICTLR_CPU_IEP_FIR_CLR 0x1c
34
35#define ICTLR_CPU_IER 0x20
36#define ICTLR_CPU_IER_SET 0x24
37#define ICTLR_CPU_IER_CLR 0x28
38#define ICTLR_CPU_IEP_CLASS 0x2C
39
40#define ICTLR_COP_IER 0x30
41#define ICTLR_COP_IER_SET 0x34
42#define ICTLR_COP_IER_CLR 0x38
43#define ICTLR_COP_IEP_CLASS 0x3c
44
Colin Crossd1d8c662011-05-01 15:26:51 -070045#define FIRST_LEGACY_IRQ 32
46
Joseph Lod4b92fb2013-01-15 22:10:26 +000047#define SGI_MASK 0xFFFF
48
Peter De Schrijvercaa48682012-01-05 03:31:45 +000049static int num_ictlrs;
50
Colin Crossd1d8c662011-05-01 15:26:51 -070051static void __iomem *ictlr_reg_base[] = {
52 IO_ADDRESS(TEGRA_PRIMARY_ICTLR_BASE),
53 IO_ADDRESS(TEGRA_SECONDARY_ICTLR_BASE),
54 IO_ADDRESS(TEGRA_TERTIARY_ICTLR_BASE),
55 IO_ADDRESS(TEGRA_QUATERNARY_ICTLR_BASE),
Peter De Schrijvercaa48682012-01-05 03:31:45 +000056 IO_ADDRESS(TEGRA_QUINARY_ICTLR_BASE),
Colin Crossd1d8c662011-05-01 15:26:51 -070057};
58
Joseph Lod4b92fb2013-01-15 22:10:26 +000059bool tegra_pending_sgi(void)
60{
61 u32 pending_set;
62 void __iomem *distbase = IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE);
63
64 pending_set = readl_relaxed(distbase + GIC_DIST_PENDING_SET);
65
66 if (pending_set & SGI_MASK)
67 return true;
68
69 return false;
70}
71
Colin Crossd1d8c662011-05-01 15:26:51 -070072static inline void tegra_irq_write_mask(unsigned int irq, unsigned long reg)
73{
74 void __iomem *base;
75 u32 mask;
76
77 BUG_ON(irq < FIRST_LEGACY_IRQ ||
Peter De Schrijvercaa48682012-01-05 03:31:45 +000078 irq >= FIRST_LEGACY_IRQ + num_ictlrs * 32);
Colin Crossd1d8c662011-05-01 15:26:51 -070079
80 base = ictlr_reg_base[(irq - FIRST_LEGACY_IRQ) / 32];
81 mask = BIT((irq - FIRST_LEGACY_IRQ) % 32);
82
83 __raw_writel(mask, base + reg);
84}
85
Lennert Buytenhek37337a82010-11-29 11:14:46 +010086static void tegra_mask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070087{
Colin Crossd1d8c662011-05-01 15:26:51 -070088 if (d->irq < FIRST_LEGACY_IRQ)
89 return;
90
91 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_CLR);
Gary King460907b2010-04-05 20:30:59 -070092}
93
Lennert Buytenhek37337a82010-11-29 11:14:46 +010094static void tegra_unmask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070095{
Colin Crossd1d8c662011-05-01 15:26:51 -070096 if (d->irq < FIRST_LEGACY_IRQ)
97 return;
98
99 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_SET);
Gary King460907b2010-04-05 20:30:59 -0700100}
101
Colin Cross26d902c2011-02-09 22:17:17 -0800102static void tegra_ack(struct irq_data *d)
103{
Colin Crossd1d8c662011-05-01 15:26:51 -0700104 if (d->irq < FIRST_LEGACY_IRQ)
105 return;
106
107 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
Colin Cross26d902c2011-02-09 22:17:17 -0800108}
109
Colin Cross4bd66cf2011-05-01 15:27:34 -0700110static void tegra_eoi(struct irq_data *d)
111{
112 if (d->irq < FIRST_LEGACY_IRQ)
113 return;
114
115 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
116}
117
Colin Cross26d902c2011-02-09 22:17:17 -0800118static int tegra_retrigger(struct irq_data *d)
119{
Colin Crossd1d8c662011-05-01 15:26:51 -0700120 if (d->irq < FIRST_LEGACY_IRQ)
Colin Cross938fa342011-05-01 14:10:10 -0700121 return 0;
122
Colin Crossd1d8c662011-05-01 15:26:51 -0700123 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_SET);
124
Colin Cross26d902c2011-02-09 22:17:17 -0800125 return 1;
126}
127
Erik Gilling5ad36c52010-03-15 23:04:46 -0700128void __init tegra_init_irq(void)
129{
Colin Crossd1d8c662011-05-01 15:26:51 -0700130 int i;
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000131 void __iomem *distbase;
Colin Crossd1d8c662011-05-01 15:26:51 -0700132
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000133 distbase = IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE);
134 num_ictlrs = readl_relaxed(distbase + GIC_DIST_CTR) & 0x1f;
135
136 if (num_ictlrs > ARRAY_SIZE(ictlr_reg_base)) {
137 WARN(1, "Too many (%d) interrupt controllers found. Maximum is %d.",
138 num_ictlrs, ARRAY_SIZE(ictlr_reg_base));
139 num_ictlrs = ARRAY_SIZE(ictlr_reg_base);
140 }
141
142 for (i = 0; i < num_ictlrs; i++) {
Colin Crossd1d8c662011-05-01 15:26:51 -0700143 void __iomem *ictlr = ictlr_reg_base[i];
144 writel(~0, ictlr + ICTLR_CPU_IER_CLR);
145 writel(0, ictlr + ICTLR_CPU_IEP_CLASS);
146 }
Gary King460907b2010-04-05 20:30:59 -0700147
Colin Cross938fa342011-05-01 14:10:10 -0700148 gic_arch_extn.irq_ack = tegra_ack;
Colin Cross4bd66cf2011-05-01 15:27:34 -0700149 gic_arch_extn.irq_eoi = tegra_eoi;
Colin Cross938fa342011-05-01 14:10:10 -0700150 gic_arch_extn.irq_mask = tegra_mask;
151 gic_arch_extn.irq_unmask = tegra_unmask;
152 gic_arch_extn.irq_retrigger = tegra_retrigger;
153
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700154 /*
155 * Check if there is a devicetree present, since the GIC will be
156 * initialized elsewhere under DT.
157 */
158 if (!of_have_populated_dt())
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000159 gic_init(0, 29, distbase,
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700160 IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100));
Erik Gilling5ad36c52010-03-15 23:04:46 -0700161}