blob: bac4876d090fa3b59f426670c5ba0f194f869931 [file] [log] [blame]
Linus Walleije3726fc2010-08-19 12:36:01 +01001/*
Martin Perssone0befb22010-12-08 15:13:28 +01002 * Copyright (C) STMicroelectronics 2009
3 * Copyright (C) ST-Ericsson SA 2010
Linus Walleije3726fc2010-08-19 12:36:01 +01004 *
5 * License Terms: GNU General Public License v2
Martin Perssone0befb22010-12-08 15:13:28 +01006 * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
7 * Author: Sundar Iyer <sundar.iyer@stericsson.com>
Linus Walleije3726fc2010-08-19 12:36:01 +01008 * Author: Mattias Nilsson <mattias.i.nilsson@stericsson.com>
9 *
Martin Perssone0befb22010-12-08 15:13:28 +010010 * U8500 PRCM Unit interface driver
11 *
Linus Walleije3726fc2010-08-19 12:36:01 +010012 */
Linus Walleije3726fc2010-08-19 12:36:01 +010013#include <linux/module.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020014#include <linux/kernel.h>
15#include <linux/delay.h>
Linus Walleije3726fc2010-08-19 12:36:01 +010016#include <linux/errno.h>
17#include <linux/err.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020018#include <linux/spinlock.h>
Linus Walleije3726fc2010-08-19 12:36:01 +010019#include <linux/io.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020020#include <linux/slab.h>
Linus Walleije3726fc2010-08-19 12:36:01 +010021#include <linux/mutex.h>
22#include <linux/completion.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020023#include <linux/irq.h>
Linus Walleije3726fc2010-08-19 12:36:01 +010024#include <linux/jiffies.h>
25#include <linux/bitops.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020026#include <linux/fs.h>
27#include <linux/platform_device.h>
28#include <linux/uaccess.h>
29#include <linux/mfd/core.h>
Mattias Nilsson73180f82011-08-12 10:28:10 +020030#include <linux/mfd/dbx500-prcmu.h>
Lee Jones3a8e39c2012-07-06 12:46:23 +020031#include <linux/mfd/abx500/ab8500.h>
Bengt Jonsson1032fbf2011-04-01 14:43:33 +020032#include <linux/regulator/db8500-prcmu.h>
33#include <linux/regulator/machine.h>
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +010034#include <asm/hardware/gic.h>
Linus Walleije3726fc2010-08-19 12:36:01 +010035#include <mach/hardware.h>
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020036#include <mach/irqs.h>
37#include <mach/db8500-regs.h>
38#include <mach/id.h>
Mattias Nilsson73180f82011-08-12 10:28:10 +020039#include "dbx500-prcmu-regs.h"
Linus Walleije3726fc2010-08-19 12:36:01 +010040
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020041/* Offset for the firmware version within the TCPM */
42#define PRCMU_FW_VERSION_OFFSET 0xA4
Linus Walleije3726fc2010-08-19 12:36:01 +010043
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020044/* Index of different voltages to be used when accessing AVSData */
45#define PRCM_AVS_BASE 0x2FC
46#define PRCM_AVS_VBB_RET (PRCM_AVS_BASE + 0x0)
47#define PRCM_AVS_VBB_MAX_OPP (PRCM_AVS_BASE + 0x1)
48#define PRCM_AVS_VBB_100_OPP (PRCM_AVS_BASE + 0x2)
49#define PRCM_AVS_VBB_50_OPP (PRCM_AVS_BASE + 0x3)
50#define PRCM_AVS_VARM_MAX_OPP (PRCM_AVS_BASE + 0x4)
51#define PRCM_AVS_VARM_100_OPP (PRCM_AVS_BASE + 0x5)
52#define PRCM_AVS_VARM_50_OPP (PRCM_AVS_BASE + 0x6)
53#define PRCM_AVS_VARM_RET (PRCM_AVS_BASE + 0x7)
54#define PRCM_AVS_VAPE_100_OPP (PRCM_AVS_BASE + 0x8)
55#define PRCM_AVS_VAPE_50_OPP (PRCM_AVS_BASE + 0x9)
56#define PRCM_AVS_VMOD_100_OPP (PRCM_AVS_BASE + 0xA)
57#define PRCM_AVS_VMOD_50_OPP (PRCM_AVS_BASE + 0xB)
58#define PRCM_AVS_VSAFE (PRCM_AVS_BASE + 0xC)
Martin Perssone0befb22010-12-08 15:13:28 +010059
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020060#define PRCM_AVS_VOLTAGE 0
61#define PRCM_AVS_VOLTAGE_MASK 0x3f
62#define PRCM_AVS_ISSLOWSTARTUP 6
63#define PRCM_AVS_ISSLOWSTARTUP_MASK (1 << PRCM_AVS_ISSLOWSTARTUP)
Martin Perssone0befb22010-12-08 15:13:28 +010064#define PRCM_AVS_ISMODEENABLE 7
65#define PRCM_AVS_ISMODEENABLE_MASK (1 << PRCM_AVS_ISMODEENABLE)
66
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020067#define PRCM_BOOT_STATUS 0xFFF
68#define PRCM_ROMCODE_A2P 0xFFE
69#define PRCM_ROMCODE_P2A 0xFFD
70#define PRCM_XP70_CUR_PWR_STATE 0xFFC /* 4 BYTES */
Linus Walleije3726fc2010-08-19 12:36:01 +010071
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020072#define PRCM_SW_RST_REASON 0xFF8 /* 2 bytes */
73
74#define _PRCM_MBOX_HEADER 0xFE8 /* 16 bytes */
75#define PRCM_MBOX_HEADER_REQ_MB0 (_PRCM_MBOX_HEADER + 0x0)
76#define PRCM_MBOX_HEADER_REQ_MB1 (_PRCM_MBOX_HEADER + 0x1)
77#define PRCM_MBOX_HEADER_REQ_MB2 (_PRCM_MBOX_HEADER + 0x2)
78#define PRCM_MBOX_HEADER_REQ_MB3 (_PRCM_MBOX_HEADER + 0x3)
79#define PRCM_MBOX_HEADER_REQ_MB4 (_PRCM_MBOX_HEADER + 0x4)
80#define PRCM_MBOX_HEADER_REQ_MB5 (_PRCM_MBOX_HEADER + 0x5)
81#define PRCM_MBOX_HEADER_ACK_MB0 (_PRCM_MBOX_HEADER + 0x8)
82
83/* Req Mailboxes */
84#define PRCM_REQ_MB0 0xFDC /* 12 bytes */
85#define PRCM_REQ_MB1 0xFD0 /* 12 bytes */
86#define PRCM_REQ_MB2 0xFC0 /* 16 bytes */
87#define PRCM_REQ_MB3 0xE4C /* 372 bytes */
88#define PRCM_REQ_MB4 0xE48 /* 4 bytes */
89#define PRCM_REQ_MB5 0xE44 /* 4 bytes */
90
91/* Ack Mailboxes */
92#define PRCM_ACK_MB0 0xE08 /* 52 bytes */
93#define PRCM_ACK_MB1 0xE04 /* 4 bytes */
94#define PRCM_ACK_MB2 0xE00 /* 4 bytes */
95#define PRCM_ACK_MB3 0xDFC /* 4 bytes */
96#define PRCM_ACK_MB4 0xDF8 /* 4 bytes */
97#define PRCM_ACK_MB5 0xDF4 /* 4 bytes */
98
99/* Mailbox 0 headers */
100#define MB0H_POWER_STATE_TRANS 0
101#define MB0H_CONFIG_WAKEUPS_EXE 1
102#define MB0H_READ_WAKEUP_ACK 3
103#define MB0H_CONFIG_WAKEUPS_SLEEP 4
104
105#define MB0H_WAKEUP_EXE 2
106#define MB0H_WAKEUP_SLEEP 5
107
108/* Mailbox 0 REQs */
109#define PRCM_REQ_MB0_AP_POWER_STATE (PRCM_REQ_MB0 + 0x0)
110#define PRCM_REQ_MB0_AP_PLL_STATE (PRCM_REQ_MB0 + 0x1)
111#define PRCM_REQ_MB0_ULP_CLOCK_STATE (PRCM_REQ_MB0 + 0x2)
112#define PRCM_REQ_MB0_DO_NOT_WFI (PRCM_REQ_MB0 + 0x3)
113#define PRCM_REQ_MB0_WAKEUP_8500 (PRCM_REQ_MB0 + 0x4)
114#define PRCM_REQ_MB0_WAKEUP_4500 (PRCM_REQ_MB0 + 0x8)
115
116/* Mailbox 0 ACKs */
117#define PRCM_ACK_MB0_AP_PWRSTTR_STATUS (PRCM_ACK_MB0 + 0x0)
118#define PRCM_ACK_MB0_READ_POINTER (PRCM_ACK_MB0 + 0x1)
119#define PRCM_ACK_MB0_WAKEUP_0_8500 (PRCM_ACK_MB0 + 0x4)
120#define PRCM_ACK_MB0_WAKEUP_0_4500 (PRCM_ACK_MB0 + 0x8)
121#define PRCM_ACK_MB0_WAKEUP_1_8500 (PRCM_ACK_MB0 + 0x1C)
122#define PRCM_ACK_MB0_WAKEUP_1_4500 (PRCM_ACK_MB0 + 0x20)
123#define PRCM_ACK_MB0_EVENT_4500_NUMBERS 20
124
125/* Mailbox 1 headers */
126#define MB1H_ARM_APE_OPP 0x0
127#define MB1H_RESET_MODEM 0x2
128#define MB1H_REQUEST_APE_OPP_100_VOLT 0x3
129#define MB1H_RELEASE_APE_OPP_100_VOLT 0x4
130#define MB1H_RELEASE_USB_WAKEUP 0x5
Mattias Nilssona592c2e2011-08-12 10:27:41 +0200131#define MB1H_PLL_ON_OFF 0x6
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200132
133/* Mailbox 1 Requests */
134#define PRCM_REQ_MB1_ARM_OPP (PRCM_REQ_MB1 + 0x0)
135#define PRCM_REQ_MB1_APE_OPP (PRCM_REQ_MB1 + 0x1)
Mattias Nilssona592c2e2011-08-12 10:27:41 +0200136#define PRCM_REQ_MB1_PLL_ON_OFF (PRCM_REQ_MB1 + 0x4)
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100137#define PLL_SOC0_OFF 0x1
138#define PLL_SOC0_ON 0x2
Mattias Nilssona592c2e2011-08-12 10:27:41 +0200139#define PLL_SOC1_OFF 0x4
140#define PLL_SOC1_ON 0x8
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200141
142/* Mailbox 1 ACKs */
143#define PRCM_ACK_MB1_CURRENT_ARM_OPP (PRCM_ACK_MB1 + 0x0)
144#define PRCM_ACK_MB1_CURRENT_APE_OPP (PRCM_ACK_MB1 + 0x1)
145#define PRCM_ACK_MB1_APE_VOLTAGE_STATUS (PRCM_ACK_MB1 + 0x2)
146#define PRCM_ACK_MB1_DVFS_STATUS (PRCM_ACK_MB1 + 0x3)
147
148/* Mailbox 2 headers */
149#define MB2H_DPS 0x0
150#define MB2H_AUTO_PWR 0x1
151
152/* Mailbox 2 REQs */
153#define PRCM_REQ_MB2_SVA_MMDSP (PRCM_REQ_MB2 + 0x0)
154#define PRCM_REQ_MB2_SVA_PIPE (PRCM_REQ_MB2 + 0x1)
155#define PRCM_REQ_MB2_SIA_MMDSP (PRCM_REQ_MB2 + 0x2)
156#define PRCM_REQ_MB2_SIA_PIPE (PRCM_REQ_MB2 + 0x3)
157#define PRCM_REQ_MB2_SGA (PRCM_REQ_MB2 + 0x4)
158#define PRCM_REQ_MB2_B2R2_MCDE (PRCM_REQ_MB2 + 0x5)
159#define PRCM_REQ_MB2_ESRAM12 (PRCM_REQ_MB2 + 0x6)
160#define PRCM_REQ_MB2_ESRAM34 (PRCM_REQ_MB2 + 0x7)
161#define PRCM_REQ_MB2_AUTO_PM_SLEEP (PRCM_REQ_MB2 + 0x8)
162#define PRCM_REQ_MB2_AUTO_PM_IDLE (PRCM_REQ_MB2 + 0xC)
163
164/* Mailbox 2 ACKs */
165#define PRCM_ACK_MB2_DPS_STATUS (PRCM_ACK_MB2 + 0x0)
166#define HWACC_PWR_ST_OK 0xFE
167
168/* Mailbox 3 headers */
169#define MB3H_ANC 0x0
170#define MB3H_SIDETONE 0x1
171#define MB3H_SYSCLK 0xE
172
173/* Mailbox 3 Requests */
174#define PRCM_REQ_MB3_ANC_FIR_COEFF (PRCM_REQ_MB3 + 0x0)
175#define PRCM_REQ_MB3_ANC_IIR_COEFF (PRCM_REQ_MB3 + 0x20)
176#define PRCM_REQ_MB3_ANC_SHIFTER (PRCM_REQ_MB3 + 0x60)
177#define PRCM_REQ_MB3_ANC_WARP (PRCM_REQ_MB3 + 0x64)
178#define PRCM_REQ_MB3_SIDETONE_FIR_GAIN (PRCM_REQ_MB3 + 0x68)
179#define PRCM_REQ_MB3_SIDETONE_FIR_COEFF (PRCM_REQ_MB3 + 0x6C)
180#define PRCM_REQ_MB3_SYSCLK_MGT (PRCM_REQ_MB3 + 0x16C)
181
182/* Mailbox 4 headers */
183#define MB4H_DDR_INIT 0x0
184#define MB4H_MEM_ST 0x1
185#define MB4H_HOTDOG 0x12
186#define MB4H_HOTMON 0x13
187#define MB4H_HOT_PERIOD 0x14
Mattias Nilssona592c2e2011-08-12 10:27:41 +0200188#define MB4H_A9WDOG_CONF 0x16
189#define MB4H_A9WDOG_EN 0x17
190#define MB4H_A9WDOG_DIS 0x18
191#define MB4H_A9WDOG_LOAD 0x19
192#define MB4H_A9WDOG_KICK 0x20
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200193
194/* Mailbox 4 Requests */
195#define PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE (PRCM_REQ_MB4 + 0x0)
196#define PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE (PRCM_REQ_MB4 + 0x1)
197#define PRCM_REQ_MB4_ESRAM0_ST (PRCM_REQ_MB4 + 0x3)
198#define PRCM_REQ_MB4_HOTDOG_THRESHOLD (PRCM_REQ_MB4 + 0x0)
199#define PRCM_REQ_MB4_HOTMON_LOW (PRCM_REQ_MB4 + 0x0)
200#define PRCM_REQ_MB4_HOTMON_HIGH (PRCM_REQ_MB4 + 0x1)
201#define PRCM_REQ_MB4_HOTMON_CONFIG (PRCM_REQ_MB4 + 0x2)
202#define PRCM_REQ_MB4_HOT_PERIOD (PRCM_REQ_MB4 + 0x0)
203#define HOTMON_CONFIG_LOW BIT(0)
204#define HOTMON_CONFIG_HIGH BIT(1)
Mattias Nilssona592c2e2011-08-12 10:27:41 +0200205#define PRCM_REQ_MB4_A9WDOG_0 (PRCM_REQ_MB4 + 0x0)
206#define PRCM_REQ_MB4_A9WDOG_1 (PRCM_REQ_MB4 + 0x1)
207#define PRCM_REQ_MB4_A9WDOG_2 (PRCM_REQ_MB4 + 0x2)
208#define PRCM_REQ_MB4_A9WDOG_3 (PRCM_REQ_MB4 + 0x3)
209#define A9WDOG_AUTO_OFF_EN BIT(7)
210#define A9WDOG_AUTO_OFF_DIS 0
211#define A9WDOG_ID_MASK 0xf
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200212
213/* Mailbox 5 Requests */
214#define PRCM_REQ_MB5_I2C_SLAVE_OP (PRCM_REQ_MB5 + 0x0)
215#define PRCM_REQ_MB5_I2C_HW_BITS (PRCM_REQ_MB5 + 0x1)
216#define PRCM_REQ_MB5_I2C_REG (PRCM_REQ_MB5 + 0x2)
217#define PRCM_REQ_MB5_I2C_VAL (PRCM_REQ_MB5 + 0x3)
218#define PRCMU_I2C_WRITE(slave) \
219 (((slave) << 1) | (cpu_is_u8500v2() ? BIT(6) : 0))
220#define PRCMU_I2C_READ(slave) \
221 (((slave) << 1) | BIT(0) | (cpu_is_u8500v2() ? BIT(6) : 0))
222#define PRCMU_I2C_STOP_EN BIT(3)
223
224/* Mailbox 5 ACKs */
225#define PRCM_ACK_MB5_I2C_STATUS (PRCM_ACK_MB5 + 0x1)
226#define PRCM_ACK_MB5_I2C_VAL (PRCM_ACK_MB5 + 0x3)
227#define I2C_WR_OK 0x1
228#define I2C_RD_OK 0x2
229
230#define NUM_MB 8
231#define MBOX_BIT BIT
232#define ALL_MBOX_BITS (MBOX_BIT(NUM_MB) - 1)
233
234/*
235 * Wakeups/IRQs
236 */
237
238#define WAKEUP_BIT_RTC BIT(0)
239#define WAKEUP_BIT_RTT0 BIT(1)
240#define WAKEUP_BIT_RTT1 BIT(2)
241#define WAKEUP_BIT_HSI0 BIT(3)
242#define WAKEUP_BIT_HSI1 BIT(4)
243#define WAKEUP_BIT_CA_WAKE BIT(5)
244#define WAKEUP_BIT_USB BIT(6)
245#define WAKEUP_BIT_ABB BIT(7)
246#define WAKEUP_BIT_ABB_FIFO BIT(8)
247#define WAKEUP_BIT_SYSCLK_OK BIT(9)
248#define WAKEUP_BIT_CA_SLEEP BIT(10)
249#define WAKEUP_BIT_AC_WAKE_ACK BIT(11)
250#define WAKEUP_BIT_SIDE_TONE_OK BIT(12)
251#define WAKEUP_BIT_ANC_OK BIT(13)
252#define WAKEUP_BIT_SW_ERROR BIT(14)
253#define WAKEUP_BIT_AC_SLEEP_ACK BIT(15)
254#define WAKEUP_BIT_ARM BIT(17)
255#define WAKEUP_BIT_HOTMON_LOW BIT(18)
256#define WAKEUP_BIT_HOTMON_HIGH BIT(19)
257#define WAKEUP_BIT_MODEM_SW_RESET_REQ BIT(20)
258#define WAKEUP_BIT_GPIO0 BIT(23)
259#define WAKEUP_BIT_GPIO1 BIT(24)
260#define WAKEUP_BIT_GPIO2 BIT(25)
261#define WAKEUP_BIT_GPIO3 BIT(26)
262#define WAKEUP_BIT_GPIO4 BIT(27)
263#define WAKEUP_BIT_GPIO5 BIT(28)
264#define WAKEUP_BIT_GPIO6 BIT(29)
265#define WAKEUP_BIT_GPIO7 BIT(30)
266#define WAKEUP_BIT_GPIO8 BIT(31)
267
Mattias Nilssonb58d12f2012-01-13 16:20:10 +0100268static struct {
269 bool valid;
270 struct prcmu_fw_version version;
271} fw_info;
272
Lee Jonesf3f1f0a2012-09-24 09:11:46 +0100273static struct irq_domain *db8500_irq_domain;
274
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200275/*
276 * This vector maps irq numbers to the bits in the bit field used in
277 * communication with the PRCMU firmware.
278 *
279 * The reason for having this is to keep the irq numbers contiguous even though
280 * the bits in the bit field are not. (The bits also have a tendency to move
281 * around, to further complicate matters.)
282 */
283#define IRQ_INDEX(_name) ((IRQ_PRCMU_##_name) - IRQ_PRCMU_BASE)
284#define IRQ_ENTRY(_name)[IRQ_INDEX(_name)] = (WAKEUP_BIT_##_name)
285static u32 prcmu_irq_bit[NUM_PRCMU_WAKEUPS] = {
286 IRQ_ENTRY(RTC),
287 IRQ_ENTRY(RTT0),
288 IRQ_ENTRY(RTT1),
289 IRQ_ENTRY(HSI0),
290 IRQ_ENTRY(HSI1),
291 IRQ_ENTRY(CA_WAKE),
292 IRQ_ENTRY(USB),
293 IRQ_ENTRY(ABB),
294 IRQ_ENTRY(ABB_FIFO),
295 IRQ_ENTRY(CA_SLEEP),
296 IRQ_ENTRY(ARM),
297 IRQ_ENTRY(HOTMON_LOW),
298 IRQ_ENTRY(HOTMON_HIGH),
299 IRQ_ENTRY(MODEM_SW_RESET_REQ),
300 IRQ_ENTRY(GPIO0),
301 IRQ_ENTRY(GPIO1),
302 IRQ_ENTRY(GPIO2),
303 IRQ_ENTRY(GPIO3),
304 IRQ_ENTRY(GPIO4),
305 IRQ_ENTRY(GPIO5),
306 IRQ_ENTRY(GPIO6),
307 IRQ_ENTRY(GPIO7),
308 IRQ_ENTRY(GPIO8)
Martin Perssone0befb22010-12-08 15:13:28 +0100309};
310
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200311#define VALID_WAKEUPS (BIT(NUM_PRCMU_WAKEUP_INDICES) - 1)
312#define WAKEUP_ENTRY(_name)[PRCMU_WAKEUP_INDEX_##_name] = (WAKEUP_BIT_##_name)
313static u32 prcmu_wakeup_bit[NUM_PRCMU_WAKEUP_INDICES] = {
314 WAKEUP_ENTRY(RTC),
315 WAKEUP_ENTRY(RTT0),
316 WAKEUP_ENTRY(RTT1),
317 WAKEUP_ENTRY(HSI0),
318 WAKEUP_ENTRY(HSI1),
319 WAKEUP_ENTRY(USB),
320 WAKEUP_ENTRY(ABB),
321 WAKEUP_ENTRY(ABB_FIFO),
322 WAKEUP_ENTRY(ARM)
323};
324
325/*
326 * mb0_transfer - state needed for mailbox 0 communication.
327 * @lock: The transaction lock.
328 * @dbb_events_lock: A lock used to handle concurrent access to (parts of)
329 * the request data.
330 * @mask_work: Work structure used for (un)masking wakeup interrupts.
331 * @req: Request data that need to persist between requests.
332 */
333static struct {
334 spinlock_t lock;
335 spinlock_t dbb_irqs_lock;
336 struct work_struct mask_work;
337 struct mutex ac_wake_lock;
338 struct completion ac_wake_work;
339 struct {
340 u32 dbb_irqs;
341 u32 dbb_wakeups;
342 u32 abb_events;
343 } req;
344} mb0_transfer;
345
346/*
347 * mb1_transfer - state needed for mailbox 1 communication.
348 * @lock: The transaction lock.
349 * @work: The transaction completion structure.
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100350 * @ape_opp: The current APE OPP.
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200351 * @ack: Reply ("acknowledge") data.
352 */
Martin Perssone0befb22010-12-08 15:13:28 +0100353static struct {
354 struct mutex lock;
355 struct completion work;
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100356 u8 ape_opp;
Martin Perssone0befb22010-12-08 15:13:28 +0100357 struct {
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200358 u8 header;
Martin Perssone0befb22010-12-08 15:13:28 +0100359 u8 arm_opp;
360 u8 ape_opp;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200361 u8 ape_voltage_status;
Martin Perssone0befb22010-12-08 15:13:28 +0100362 } ack;
363} mb1_transfer;
364
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200365/*
366 * mb2_transfer - state needed for mailbox 2 communication.
367 * @lock: The transaction lock.
368 * @work: The transaction completion structure.
369 * @auto_pm_lock: The autonomous power management configuration lock.
370 * @auto_pm_enabled: A flag indicating whether autonomous PM is enabled.
371 * @req: Request data that need to persist between requests.
372 * @ack: Reply ("acknowledge") data.
373 */
Linus Walleije3726fc2010-08-19 12:36:01 +0100374static struct {
375 struct mutex lock;
376 struct completion work;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200377 spinlock_t auto_pm_lock;
378 bool auto_pm_enabled;
379 struct {
380 u8 status;
381 } ack;
382} mb2_transfer;
383
384/*
385 * mb3_transfer - state needed for mailbox 3 communication.
386 * @lock: The request lock.
387 * @sysclk_lock: A lock used to handle concurrent sysclk requests.
388 * @sysclk_work: Work structure used for sysclk requests.
389 */
390static struct {
391 spinlock_t lock;
392 struct mutex sysclk_lock;
393 struct completion sysclk_work;
394} mb3_transfer;
395
396/*
397 * mb4_transfer - state needed for mailbox 4 communication.
398 * @lock: The transaction lock.
399 * @work: The transaction completion structure.
400 */
401static struct {
402 struct mutex lock;
403 struct completion work;
404} mb4_transfer;
405
406/*
407 * mb5_transfer - state needed for mailbox 5 communication.
408 * @lock: The transaction lock.
409 * @work: The transaction completion structure.
410 * @ack: Reply ("acknowledge") data.
411 */
412static struct {
413 struct mutex lock;
414 struct completion work;
Linus Walleije3726fc2010-08-19 12:36:01 +0100415 struct {
416 u8 status;
417 u8 value;
418 } ack;
419} mb5_transfer;
420
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200421static atomic_t ac_wake_req_state = ATOMIC_INIT(0);
422
Michel Jaouen804971e2012-08-31 14:21:30 +0200423/* Functions definition */
424static void compute_armss_rate(void);
425
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200426/* Spinlocks */
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100427static DEFINE_SPINLOCK(prcmu_lock);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200428static DEFINE_SPINLOCK(clkout_lock);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200429
430/* Global var to runtime determine TCDM base for v2 or v1 */
431static __iomem void *tcdm_base;
432
433struct clk_mgt {
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100434 void __iomem *reg;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200435 u32 pllsw;
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100436 int branch;
437 bool clk38div;
438};
439
440enum {
441 PLL_RAW,
442 PLL_FIX,
443 PLL_DIV
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200444};
445
446static DEFINE_SPINLOCK(clk_mgt_lock);
447
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100448#define CLK_MGT_ENTRY(_name, _branch, _clk38div)[PRCMU_##_name] = \
449 { (PRCM_##_name##_MGT), 0 , _branch, _clk38div}
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200450struct clk_mgt clk_mgt[PRCMU_NUM_REG_CLOCKS] = {
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100451 CLK_MGT_ENTRY(SGACLK, PLL_DIV, false),
452 CLK_MGT_ENTRY(UARTCLK, PLL_FIX, true),
453 CLK_MGT_ENTRY(MSP02CLK, PLL_FIX, true),
454 CLK_MGT_ENTRY(MSP1CLK, PLL_FIX, true),
455 CLK_MGT_ENTRY(I2CCLK, PLL_FIX, true),
456 CLK_MGT_ENTRY(SDMMCCLK, PLL_DIV, true),
457 CLK_MGT_ENTRY(SLIMCLK, PLL_FIX, true),
458 CLK_MGT_ENTRY(PER1CLK, PLL_DIV, true),
459 CLK_MGT_ENTRY(PER2CLK, PLL_DIV, true),
460 CLK_MGT_ENTRY(PER3CLK, PLL_DIV, true),
461 CLK_MGT_ENTRY(PER5CLK, PLL_DIV, true),
462 CLK_MGT_ENTRY(PER6CLK, PLL_DIV, true),
463 CLK_MGT_ENTRY(PER7CLK, PLL_DIV, true),
464 CLK_MGT_ENTRY(LCDCLK, PLL_FIX, true),
465 CLK_MGT_ENTRY(BMLCLK, PLL_DIV, true),
466 CLK_MGT_ENTRY(HSITXCLK, PLL_DIV, true),
467 CLK_MGT_ENTRY(HSIRXCLK, PLL_DIV, true),
468 CLK_MGT_ENTRY(HDMICLK, PLL_FIX, false),
469 CLK_MGT_ENTRY(APEATCLK, PLL_DIV, true),
470 CLK_MGT_ENTRY(APETRACECLK, PLL_DIV, true),
471 CLK_MGT_ENTRY(MCDECLK, PLL_DIV, true),
472 CLK_MGT_ENTRY(IPI2CCLK, PLL_FIX, true),
473 CLK_MGT_ENTRY(DSIALTCLK, PLL_FIX, false),
474 CLK_MGT_ENTRY(DMACLK, PLL_DIV, true),
475 CLK_MGT_ENTRY(B2R2CLK, PLL_DIV, true),
476 CLK_MGT_ENTRY(TVCLK, PLL_FIX, true),
477 CLK_MGT_ENTRY(SSPCLK, PLL_FIX, true),
478 CLK_MGT_ENTRY(RNGCLK, PLL_FIX, true),
479 CLK_MGT_ENTRY(UICCCLK, PLL_FIX, false),
480};
481
482struct dsiclk {
483 u32 divsel_mask;
484 u32 divsel_shift;
485 u32 divsel;
486};
487
488static struct dsiclk dsiclk[2] = {
489 {
490 .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK,
491 .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT,
492 .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
493 },
494 {
495 .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK,
496 .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT,
497 .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
498 }
499};
500
501struct dsiescclk {
502 u32 en;
503 u32 div_mask;
504 u32 div_shift;
505};
506
507static struct dsiescclk dsiescclk[3] = {
508 {
509 .en = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN,
510 .div_mask = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK,
511 .div_shift = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT,
512 },
513 {
514 .en = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN,
515 .div_mask = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK,
516 .div_shift = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT,
517 },
518 {
519 .en = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN,
520 .div_mask = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK,
521 .div_shift = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT,
522 }
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200523};
524
525/*
526* Used by MCDE to setup all necessary PRCMU registers
527*/
528#define PRCMU_RESET_DSIPLL 0x00004000
529#define PRCMU_UNCLAMP_DSIPLL 0x00400800
530
531#define PRCMU_CLK_PLL_DIV_SHIFT 0
532#define PRCMU_CLK_PLL_SW_SHIFT 5
533#define PRCMU_CLK_38 (1 << 9)
534#define PRCMU_CLK_38_SRC (1 << 10)
535#define PRCMU_CLK_38_DIV (1 << 11)
536
537/* PLLDIV=12, PLLSW=4 (PLLDDR) */
538#define PRCMU_DSI_CLOCK_SETTING 0x0000008C
539
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200540/* DPI 50000000 Hz */
541#define PRCMU_DPI_CLOCK_SETTING ((1 << PRCMU_CLK_PLL_SW_SHIFT) | \
542 (16 << PRCMU_CLK_PLL_DIV_SHIFT))
543#define PRCMU_DSI_LP_CLOCK_SETTING 0x00000E00
544
545/* D=101, N=1, R=4, SELDIV2=0 */
546#define PRCMU_PLLDSI_FREQ_SETTING 0x00040165
547
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200548#define PRCMU_ENABLE_PLLDSI 0x00000001
549#define PRCMU_DISABLE_PLLDSI 0x00000000
550#define PRCMU_RELEASE_RESET_DSS 0x0000400C
551#define PRCMU_DSI_PLLOUT_SEL_SETTING 0x00000202
552/* ESC clk, div0=1, div1=1, div2=3 */
553#define PRCMU_ENABLE_ESCAPE_CLOCK_DIV 0x07030101
554#define PRCMU_DISABLE_ESCAPE_CLOCK_DIV 0x00030101
555#define PRCMU_DSI_RESET_SW 0x00000007
556
557#define PRCMU_PLLDSI_LOCKP_LOCKED 0x3
558
Mattias Nilsson73180f82011-08-12 10:28:10 +0200559int db8500_prcmu_enable_dsipll(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200560{
561 int i;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200562
563 /* Clear DSIPLL_RESETN */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200564 writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200565 /* Unclamp DSIPLL in/out */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200566 writel(PRCMU_UNCLAMP_DSIPLL, PRCM_MMIP_LS_CLAMP_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200567
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200568 /* Set DSI PLL FREQ */
Daniel Willerudc72fe852012-01-13 16:20:03 +0100569 writel(PRCMU_PLLDSI_FREQ_SETTING, PRCM_PLLDSI_FREQ);
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200570 writel(PRCMU_DSI_PLLOUT_SEL_SETTING, PRCM_DSI_PLLOUT_SEL);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200571 /* Enable Escape clocks */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200572 writel(PRCMU_ENABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200573
574 /* Start DSI PLL */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200575 writel(PRCMU_ENABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200576 /* Reset DSI PLL */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200577 writel(PRCMU_DSI_RESET_SW, PRCM_DSI_SW_RESET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200578 for (i = 0; i < 10; i++) {
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200579 if ((readl(PRCM_PLLDSI_LOCKP) & PRCMU_PLLDSI_LOCKP_LOCKED)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200580 == PRCMU_PLLDSI_LOCKP_LOCKED)
581 break;
582 udelay(100);
583 }
584 /* Set DSIPLL_RESETN */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200585 writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200586 return 0;
587}
588
Mattias Nilsson73180f82011-08-12 10:28:10 +0200589int db8500_prcmu_disable_dsipll(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200590{
591 /* Disable dsi pll */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200592 writel(PRCMU_DISABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200593 /* Disable escapeclock */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200594 writel(PRCMU_DISABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200595 return 0;
596}
597
Mattias Nilsson73180f82011-08-12 10:28:10 +0200598int db8500_prcmu_set_display_clocks(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200599{
600 unsigned long flags;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200601
602 spin_lock_irqsave(&clk_mgt_lock, flags);
603
604 /* Grab the HW semaphore. */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200605 while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200606 cpu_relax();
607
Daniel Willerudc72fe852012-01-13 16:20:03 +0100608 writel(PRCMU_DSI_CLOCK_SETTING, PRCM_HDMICLK_MGT);
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200609 writel(PRCMU_DSI_LP_CLOCK_SETTING, PRCM_TVCLK_MGT);
610 writel(PRCMU_DPI_CLOCK_SETTING, PRCM_LCDCLK_MGT);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200611
612 /* Release the HW semaphore. */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200613 writel(0, PRCM_SEM);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200614
615 spin_unlock_irqrestore(&clk_mgt_lock, flags);
616
617 return 0;
618}
619
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100620u32 db8500_prcmu_read(unsigned int reg)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200621{
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100622 return readl(_PRCMU_BASE + reg);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200623}
624
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100625void db8500_prcmu_write(unsigned int reg, u32 value)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200626{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200627 unsigned long flags;
628
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100629 spin_lock_irqsave(&prcmu_lock, flags);
630 writel(value, (_PRCMU_BASE + reg));
631 spin_unlock_irqrestore(&prcmu_lock, flags);
632}
633
634void db8500_prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
635{
636 u32 val;
637 unsigned long flags;
638
639 spin_lock_irqsave(&prcmu_lock, flags);
640 val = readl(_PRCMU_BASE + reg);
641 val = ((val & ~mask) | (value & mask));
642 writel(val, (_PRCMU_BASE + reg));
643 spin_unlock_irqrestore(&prcmu_lock, flags);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200644}
645
Mattias Nilssonb58d12f2012-01-13 16:20:10 +0100646struct prcmu_fw_version *prcmu_get_fw_version(void)
647{
648 return fw_info.valid ? &fw_info.version : NULL;
649}
650
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200651bool prcmu_has_arm_maxopp(void)
652{
653 return (readb(tcdm_base + PRCM_AVS_VARM_MAX_OPP) &
654 PRCM_AVS_ISMODEENABLE_MASK) == PRCM_AVS_ISMODEENABLE_MASK;
655}
656
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200657/**
658 * prcmu_get_boot_status - PRCMU boot status checking
659 * Returns: the current PRCMU boot status
660 */
661int prcmu_get_boot_status(void)
662{
663 return readb(tcdm_base + PRCM_BOOT_STATUS);
664}
665
666/**
667 * prcmu_set_rc_a2p - This function is used to run few power state sequences
668 * @val: Value to be set, i.e. transition requested
669 * Returns: 0 on success, -EINVAL on invalid argument
670 *
671 * This function is used to run the following power state sequences -
672 * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
673 */
674int prcmu_set_rc_a2p(enum romcode_write val)
675{
676 if (val < RDY_2_DS || val > RDY_2_XP70_RST)
677 return -EINVAL;
678 writeb(val, (tcdm_base + PRCM_ROMCODE_A2P));
679 return 0;
680}
681
682/**
683 * prcmu_get_rc_p2a - This function is used to get power state sequences
684 * Returns: the power transition that has last happened
685 *
686 * This function can return the following transitions-
687 * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
688 */
689enum romcode_read prcmu_get_rc_p2a(void)
690{
691 return readb(tcdm_base + PRCM_ROMCODE_P2A);
692}
693
694/**
695 * prcmu_get_current_mode - Return the current XP70 power mode
696 * Returns: Returns the current AP(ARM) power mode: init,
697 * apBoot, apExecute, apDeepSleep, apSleep, apIdle, apReset
698 */
699enum ap_pwrst prcmu_get_xp70_current_state(void)
700{
701 return readb(tcdm_base + PRCM_XP70_CUR_PWR_STATE);
702}
703
704/**
705 * prcmu_config_clkout - Configure one of the programmable clock outputs.
706 * @clkout: The CLKOUT number (0 or 1).
707 * @source: The clock to be used (one of the PRCMU_CLKSRC_*).
708 * @div: The divider to be applied.
709 *
710 * Configures one of the programmable clock outputs (CLKOUTs).
711 * @div should be in the range [1,63] to request a configuration, or 0 to
712 * inform that the configuration is no longer requested.
713 */
714int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
715{
716 static int requests[2];
717 int r = 0;
718 unsigned long flags;
719 u32 val;
720 u32 bits;
721 u32 mask;
722 u32 div_mask;
723
724 BUG_ON(clkout > 1);
725 BUG_ON(div > 63);
726 BUG_ON((clkout == 0) && (source > PRCMU_CLKSRC_CLK009));
727
728 if (!div && !requests[clkout])
729 return -EINVAL;
730
731 switch (clkout) {
732 case 0:
733 div_mask = PRCM_CLKOCR_CLKODIV0_MASK;
734 mask = (PRCM_CLKOCR_CLKODIV0_MASK | PRCM_CLKOCR_CLKOSEL0_MASK);
735 bits = ((source << PRCM_CLKOCR_CLKOSEL0_SHIFT) |
736 (div << PRCM_CLKOCR_CLKODIV0_SHIFT));
737 break;
738 case 1:
739 div_mask = PRCM_CLKOCR_CLKODIV1_MASK;
740 mask = (PRCM_CLKOCR_CLKODIV1_MASK | PRCM_CLKOCR_CLKOSEL1_MASK |
741 PRCM_CLKOCR_CLK1TYPE);
742 bits = ((source << PRCM_CLKOCR_CLKOSEL1_SHIFT) |
743 (div << PRCM_CLKOCR_CLKODIV1_SHIFT));
744 break;
745 }
746 bits &= mask;
747
748 spin_lock_irqsave(&clkout_lock, flags);
749
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200750 val = readl(PRCM_CLKOCR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200751 if (val & div_mask) {
752 if (div) {
753 if ((val & mask) != bits) {
754 r = -EBUSY;
755 goto unlock_and_return;
756 }
757 } else {
758 if ((val & mask & ~div_mask) != bits) {
759 r = -EINVAL;
760 goto unlock_and_return;
761 }
762 }
763 }
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200764 writel((bits | (val & ~mask)), PRCM_CLKOCR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200765 requests[clkout] += (div ? 1 : -1);
766
767unlock_and_return:
768 spin_unlock_irqrestore(&clkout_lock, flags);
769
770 return r;
771}
772
Mattias Nilsson73180f82011-08-12 10:28:10 +0200773int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk, bool keep_ap_pll)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200774{
775 unsigned long flags;
776
777 BUG_ON((state < PRCMU_AP_SLEEP) || (PRCMU_AP_DEEP_IDLE < state));
778
779 spin_lock_irqsave(&mb0_transfer.lock, flags);
780
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200781 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200782 cpu_relax();
783
784 writeb(MB0H_POWER_STATE_TRANS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
785 writeb(state, (tcdm_base + PRCM_REQ_MB0_AP_POWER_STATE));
786 writeb((keep_ap_pll ? 1 : 0), (tcdm_base + PRCM_REQ_MB0_AP_PLL_STATE));
787 writeb((keep_ulp_clk ? 1 : 0),
788 (tcdm_base + PRCM_REQ_MB0_ULP_CLOCK_STATE));
789 writeb(0, (tcdm_base + PRCM_REQ_MB0_DO_NOT_WFI));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200790 writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200791
792 spin_unlock_irqrestore(&mb0_transfer.lock, flags);
793
794 return 0;
795}
796
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100797u8 db8500_prcmu_get_power_state_result(void)
798{
799 return readb(tcdm_base + PRCM_ACK_MB0_AP_PWRSTTR_STATUS);
800}
801
Daniel Lezcano485540d2012-02-20 12:30:26 +0100802/* This function decouple the gic from the prcmu */
803int db8500_prcmu_gic_decouple(void)
804{
Daniel Lezcano801448e2012-02-28 22:46:05 +0100805 u32 val = readl(PRCM_A9_MASK_REQ);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100806
807 /* Set bit 0 register value to 1 */
Daniel Lezcano801448e2012-02-28 22:46:05 +0100808 writel(val | PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ,
809 PRCM_A9_MASK_REQ);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100810
811 /* Make sure the register is updated */
Daniel Lezcano801448e2012-02-28 22:46:05 +0100812 readl(PRCM_A9_MASK_REQ);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100813
814 /* Wait a few cycles for the gic mask completion */
Daniel Lezcano801448e2012-02-28 22:46:05 +0100815 udelay(1);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100816
817 return 0;
818}
819
820/* This function recouple the gic with the prcmu */
821int db8500_prcmu_gic_recouple(void)
822{
Daniel Lezcano801448e2012-02-28 22:46:05 +0100823 u32 val = readl(PRCM_A9_MASK_REQ);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100824
825 /* Set bit 0 register value to 0 */
Daniel Lezcano801448e2012-02-28 22:46:05 +0100826 writel(val & ~PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, PRCM_A9_MASK_REQ);
Daniel Lezcano485540d2012-02-20 12:30:26 +0100827
828 return 0;
829}
830
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +0100831#define PRCMU_GIC_NUMBER_REGS 5
832
833/*
834 * This function checks if there are pending irq on the gic. It only
835 * makes sense if the gic has been decoupled before with the
836 * db8500_prcmu_gic_decouple function. Disabling an interrupt only
837 * disables the forwarding of the interrupt to any CPU interface. It
838 * does not prevent the interrupt from changing state, for example
839 * becoming pending, or active and pending if it is already
840 * active. Hence, we have to check the interrupt is pending *and* is
841 * active.
842 */
843bool db8500_prcmu_gic_pending_irq(void)
844{
845 u32 pr; /* Pending register */
846 u32 er; /* Enable register */
847 void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
848 int i;
849
850 /* 5 registers. STI & PPI not skipped */
851 for (i = 0; i < PRCMU_GIC_NUMBER_REGS; i++) {
852
853 pr = readl_relaxed(dist_base + GIC_DIST_PENDING_SET + i * 4);
854 er = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
855
856 if (pr & er)
857 return true; /* There is a pending interrupt */
858 }
859
860 return false;
861}
862
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100863/*
Daniel Lezcano9ab492e2012-02-28 22:46:08 +0100864 * This function checks if there are pending interrupt on the
865 * prcmu which has been delegated to monitor the irqs with the
866 * db8500_prcmu_copy_gic_settings function.
867 */
868bool db8500_prcmu_pending_irq(void)
869{
870 u32 it, im;
871 int i;
872
873 for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
874 it = readl(PRCM_ARMITVAL31TO0 + i * 4);
875 im = readl(PRCM_ARMITMSK31TO0 + i * 4);
876 if (it & im)
877 return true; /* There is a pending interrupt */
878 }
879
880 return false;
881}
882
883/*
Daniel Lezcano34fe6f12012-02-28 22:46:09 +0100884 * This function checks if the specified cpu is in in WFI. It's usage
885 * makes sense only if the gic is decoupled with the db8500_prcmu_gic_decouple
886 * function. Of course passing smp_processor_id() to this function will
887 * always return false...
888 */
889bool db8500_prcmu_is_cpu_in_wfi(int cpu)
890{
891 return readl(PRCM_ARM_WFI_STANDBY) & cpu ? PRCM_ARM_WFI_STANDBY_WFI1 :
892 PRCM_ARM_WFI_STANDBY_WFI0;
893}
894
895/*
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100896 * This function copies the gic SPI settings to the prcmu in order to
897 * monitor them and abort/finish the retention/off sequence or state.
898 */
899int db8500_prcmu_copy_gic_settings(void)
900{
901 u32 er; /* Enable register */
902 void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
903 int i;
904
905 /* We skip the STI and PPI */
906 for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
907 er = readl_relaxed(dist_base +
908 GIC_DIST_ENABLE_SET + (i + 1) * 4);
909 writel(er, PRCM_ARMITMSK31TO0 + i * 4);
910 }
911
912 return 0;
913}
914
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200915/* This function should only be called while mb0_transfer.lock is held. */
916static void config_wakeups(void)
917{
918 const u8 header[2] = {
919 MB0H_CONFIG_WAKEUPS_EXE,
920 MB0H_CONFIG_WAKEUPS_SLEEP
921 };
922 static u32 last_dbb_events;
923 static u32 last_abb_events;
924 u32 dbb_events;
925 u32 abb_events;
926 unsigned int i;
927
928 dbb_events = mb0_transfer.req.dbb_irqs | mb0_transfer.req.dbb_wakeups;
929 dbb_events |= (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK);
930
931 abb_events = mb0_transfer.req.abb_events;
932
933 if ((dbb_events == last_dbb_events) && (abb_events == last_abb_events))
934 return;
935
936 for (i = 0; i < 2; i++) {
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200937 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200938 cpu_relax();
939 writel(dbb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_8500));
940 writel(abb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_4500));
941 writeb(header[i], (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200942 writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200943 }
944 last_dbb_events = dbb_events;
945 last_abb_events = abb_events;
946}
947
Mattias Nilsson73180f82011-08-12 10:28:10 +0200948void db8500_prcmu_enable_wakeups(u32 wakeups)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200949{
950 unsigned long flags;
951 u32 bits;
952 int i;
953
954 BUG_ON(wakeups != (wakeups & VALID_WAKEUPS));
955
956 for (i = 0, bits = 0; i < NUM_PRCMU_WAKEUP_INDICES; i++) {
957 if (wakeups & BIT(i))
958 bits |= prcmu_wakeup_bit[i];
959 }
960
961 spin_lock_irqsave(&mb0_transfer.lock, flags);
962
963 mb0_transfer.req.dbb_wakeups = bits;
964 config_wakeups();
965
966 spin_unlock_irqrestore(&mb0_transfer.lock, flags);
967}
968
Mattias Nilsson73180f82011-08-12 10:28:10 +0200969void db8500_prcmu_config_abb_event_readout(u32 abb_events)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200970{
971 unsigned long flags;
972
973 spin_lock_irqsave(&mb0_transfer.lock, flags);
974
975 mb0_transfer.req.abb_events = abb_events;
976 config_wakeups();
977
978 spin_unlock_irqrestore(&mb0_transfer.lock, flags);
979}
980
Mattias Nilsson73180f82011-08-12 10:28:10 +0200981void db8500_prcmu_get_abb_event_buffer(void __iomem **buf)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200982{
983 if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
984 *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_1_4500);
985 else
986 *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_0_4500);
987}
988
989/**
Mattias Nilsson73180f82011-08-12 10:28:10 +0200990 * db8500_prcmu_set_arm_opp - set the appropriate ARM OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200991 * @opp: The new ARM operating point to which transition is to be made
992 * Returns: 0 on success, non-zero on failure
993 *
994 * This function sets the the operating point of the ARM.
995 */
Mattias Nilsson73180f82011-08-12 10:28:10 +0200996int db8500_prcmu_set_arm_opp(u8 opp)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200997{
998 int r;
999
1000 if (opp < ARM_NO_CHANGE || opp > ARM_EXTCLK)
1001 return -EINVAL;
1002
1003 r = 0;
1004
1005 mutex_lock(&mb1_transfer.lock);
1006
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001007 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001008 cpu_relax();
1009
1010 writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
1011 writeb(opp, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
1012 writeb(APE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_APE_OPP));
1013
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001014 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001015 wait_for_completion(&mb1_transfer.work);
1016
1017 if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
1018 (mb1_transfer.ack.arm_opp != opp))
1019 r = -EIO;
1020
Michel Jaouen804971e2012-08-31 14:21:30 +02001021 compute_armss_rate();
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001022 mutex_unlock(&mb1_transfer.lock);
1023
1024 return r;
1025}
1026
1027/**
Mattias Nilsson73180f82011-08-12 10:28:10 +02001028 * db8500_prcmu_get_arm_opp - get the current ARM OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001029 *
1030 * Returns: the current ARM OPP
1031 */
Mattias Nilsson73180f82011-08-12 10:28:10 +02001032int db8500_prcmu_get_arm_opp(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001033{
1034 return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_ARM_OPP);
1035}
1036
1037/**
Mattias Nilsson05089012012-01-13 16:20:20 +01001038 * db8500_prcmu_get_ddr_opp - get the current DDR OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001039 *
1040 * Returns: the current DDR OPP
1041 */
Mattias Nilsson05089012012-01-13 16:20:20 +01001042int db8500_prcmu_get_ddr_opp(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001043{
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001044 return readb(PRCM_DDR_SUBSYS_APE_MINBW);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001045}
1046
1047/**
Mattias Nilsson05089012012-01-13 16:20:20 +01001048 * db8500_set_ddr_opp - set the appropriate DDR OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001049 * @opp: The new DDR operating point to which transition is to be made
1050 * Returns: 0 on success, non-zero on failure
1051 *
1052 * This function sets the operating point of the DDR.
1053 */
Mattias Nilsson05089012012-01-13 16:20:20 +01001054int db8500_prcmu_set_ddr_opp(u8 opp)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001055{
1056 if (opp < DDR_100_OPP || opp > DDR_25_OPP)
1057 return -EINVAL;
1058 /* Changing the DDR OPP can hang the hardware pre-v21 */
1059 if (cpu_is_u8500v20_or_later() && !cpu_is_u8500v20())
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001060 writeb(opp, PRCM_DDR_SUBSYS_APE_MINBW);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001061
1062 return 0;
1063}
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001064
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01001065/* Divide the frequency of certain clocks by 2 for APE_50_PARTLY_25_OPP. */
1066static void request_even_slower_clocks(bool enable)
1067{
1068 void __iomem *clock_reg[] = {
1069 PRCM_ACLK_MGT,
1070 PRCM_DMACLK_MGT
1071 };
1072 unsigned long flags;
1073 unsigned int i;
1074
1075 spin_lock_irqsave(&clk_mgt_lock, flags);
1076
1077 /* Grab the HW semaphore. */
1078 while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
1079 cpu_relax();
1080
1081 for (i = 0; i < ARRAY_SIZE(clock_reg); i++) {
1082 u32 val;
1083 u32 div;
1084
1085 val = readl(clock_reg[i]);
1086 div = (val & PRCM_CLK_MGT_CLKPLLDIV_MASK);
1087 if (enable) {
1088 if ((div <= 1) || (div > 15)) {
1089 pr_err("prcmu: Bad clock divider %d in %s\n",
1090 div, __func__);
1091 goto unlock_and_return;
1092 }
1093 div <<= 1;
1094 } else {
1095 if (div <= 2)
1096 goto unlock_and_return;
1097 div >>= 1;
1098 }
1099 val = ((val & ~PRCM_CLK_MGT_CLKPLLDIV_MASK) |
1100 (div & PRCM_CLK_MGT_CLKPLLDIV_MASK));
1101 writel(val, clock_reg[i]);
1102 }
1103
1104unlock_and_return:
1105 /* Release the HW semaphore. */
1106 writel(0, PRCM_SEM);
1107
1108 spin_unlock_irqrestore(&clk_mgt_lock, flags);
1109}
1110
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001111/**
Mattias Nilsson05089012012-01-13 16:20:20 +01001112 * db8500_set_ape_opp - set the appropriate APE OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001113 * @opp: The new APE operating point to which transition is to be made
1114 * Returns: 0 on success, non-zero on failure
1115 *
1116 * This function sets the operating point of the APE.
1117 */
Mattias Nilsson05089012012-01-13 16:20:20 +01001118int db8500_prcmu_set_ape_opp(u8 opp)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001119{
1120 int r = 0;
1121
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01001122 if (opp == mb1_transfer.ape_opp)
1123 return 0;
1124
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001125 mutex_lock(&mb1_transfer.lock);
1126
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01001127 if (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)
1128 request_even_slower_clocks(false);
1129
1130 if ((opp != APE_100_OPP) && (mb1_transfer.ape_opp != APE_100_OPP))
1131 goto skip_message;
1132
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001133 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001134 cpu_relax();
1135
1136 writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
1137 writeb(ARM_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01001138 writeb(((opp == APE_50_PARTLY_25_OPP) ? APE_50_OPP : opp),
1139 (tcdm_base + PRCM_REQ_MB1_APE_OPP));
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001140
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001141 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001142 wait_for_completion(&mb1_transfer.work);
1143
1144 if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
1145 (mb1_transfer.ack.ape_opp != opp))
1146 r = -EIO;
1147
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01001148skip_message:
1149 if ((!r && (opp == APE_50_PARTLY_25_OPP)) ||
1150 (r && (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)))
1151 request_even_slower_clocks(true);
1152 if (!r)
1153 mb1_transfer.ape_opp = opp;
1154
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001155 mutex_unlock(&mb1_transfer.lock);
1156
1157 return r;
1158}
1159
1160/**
Mattias Nilsson05089012012-01-13 16:20:20 +01001161 * db8500_prcmu_get_ape_opp - get the current APE OPP
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001162 *
1163 * Returns: the current APE OPP
1164 */
Mattias Nilsson05089012012-01-13 16:20:20 +01001165int db8500_prcmu_get_ape_opp(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001166{
1167 return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_APE_OPP);
1168}
1169
1170/**
1171 * prcmu_request_ape_opp_100_voltage - Request APE OPP 100% voltage
1172 * @enable: true to request the higher voltage, false to drop a request.
1173 *
1174 * Calls to this function to enable and disable requests must be balanced.
1175 */
1176int prcmu_request_ape_opp_100_voltage(bool enable)
1177{
1178 int r = 0;
1179 u8 header;
1180 static unsigned int requests;
1181
1182 mutex_lock(&mb1_transfer.lock);
1183
1184 if (enable) {
1185 if (0 != requests++)
1186 goto unlock_and_return;
1187 header = MB1H_REQUEST_APE_OPP_100_VOLT;
1188 } else {
1189 if (requests == 0) {
1190 r = -EIO;
1191 goto unlock_and_return;
1192 } else if (1 != requests--) {
1193 goto unlock_and_return;
1194 }
1195 header = MB1H_RELEASE_APE_OPP_100_VOLT;
1196 }
1197
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001198 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001199 cpu_relax();
1200
1201 writeb(header, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
1202
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001203 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001204 wait_for_completion(&mb1_transfer.work);
1205
1206 if ((mb1_transfer.ack.header != header) ||
1207 ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
1208 r = -EIO;
1209
1210unlock_and_return:
1211 mutex_unlock(&mb1_transfer.lock);
1212
1213 return r;
1214}
1215
1216/**
1217 * prcmu_release_usb_wakeup_state - release the state required by a USB wakeup
1218 *
1219 * This function releases the power state requirements of a USB wakeup.
1220 */
1221int prcmu_release_usb_wakeup_state(void)
1222{
1223 int r = 0;
1224
1225 mutex_lock(&mb1_transfer.lock);
1226
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001227 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001228 cpu_relax();
1229
1230 writeb(MB1H_RELEASE_USB_WAKEUP,
1231 (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
1232
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001233 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001234 wait_for_completion(&mb1_transfer.work);
1235
1236 if ((mb1_transfer.ack.header != MB1H_RELEASE_USB_WAKEUP) ||
1237 ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
1238 r = -EIO;
1239
1240 mutex_unlock(&mb1_transfer.lock);
1241
1242 return r;
1243}
1244
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001245static int request_pll(u8 clock, bool enable)
1246{
1247 int r = 0;
1248
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001249 if (clock == PRCMU_PLLSOC0)
1250 clock = (enable ? PLL_SOC0_ON : PLL_SOC0_OFF);
1251 else if (clock == PRCMU_PLLSOC1)
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001252 clock = (enable ? PLL_SOC1_ON : PLL_SOC1_OFF);
1253 else
1254 return -EINVAL;
1255
1256 mutex_lock(&mb1_transfer.lock);
1257
1258 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
1259 cpu_relax();
1260
1261 writeb(MB1H_PLL_ON_OFF, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
1262 writeb(clock, (tcdm_base + PRCM_REQ_MB1_PLL_ON_OFF));
1263
1264 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
1265 wait_for_completion(&mb1_transfer.work);
1266
1267 if (mb1_transfer.ack.header != MB1H_PLL_ON_OFF)
1268 r = -EIO;
1269
1270 mutex_unlock(&mb1_transfer.lock);
1271
1272 return r;
1273}
1274
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001275/**
Mattias Nilsson73180f82011-08-12 10:28:10 +02001276 * db8500_prcmu_set_epod - set the state of a EPOD (power domain)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001277 * @epod_id: The EPOD to set
1278 * @epod_state: The new EPOD state
1279 *
1280 * This function sets the state of a EPOD (power domain). It may not be called
1281 * from interrupt context.
1282 */
Mattias Nilsson73180f82011-08-12 10:28:10 +02001283int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001284{
1285 int r = 0;
1286 bool ram_retention = false;
1287 int i;
1288
1289 /* check argument */
1290 BUG_ON(epod_id >= NUM_EPOD_ID);
1291
1292 /* set flag if retention is possible */
1293 switch (epod_id) {
1294 case EPOD_ID_SVAMMDSP:
1295 case EPOD_ID_SIAMMDSP:
1296 case EPOD_ID_ESRAM12:
1297 case EPOD_ID_ESRAM34:
1298 ram_retention = true;
1299 break;
1300 }
1301
1302 /* check argument */
1303 BUG_ON(epod_state > EPOD_STATE_ON);
1304 BUG_ON(epod_state == EPOD_STATE_RAMRET && !ram_retention);
1305
1306 /* get lock */
1307 mutex_lock(&mb2_transfer.lock);
1308
1309 /* wait for mailbox */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001310 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(2))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001311 cpu_relax();
1312
1313 /* fill in mailbox */
1314 for (i = 0; i < NUM_EPOD_ID; i++)
1315 writeb(EPOD_STATE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB2 + i));
1316 writeb(epod_state, (tcdm_base + PRCM_REQ_MB2 + epod_id));
1317
1318 writeb(MB2H_DPS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB2));
1319
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001320 writel(MBOX_BIT(2), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001321
1322 /*
1323 * The current firmware version does not handle errors correctly,
1324 * and we cannot recover if there is an error.
1325 * This is expected to change when the firmware is updated.
1326 */
1327 if (!wait_for_completion_timeout(&mb2_transfer.work,
1328 msecs_to_jiffies(20000))) {
1329 pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
1330 __func__);
1331 r = -EIO;
1332 goto unlock_and_return;
1333 }
1334
1335 if (mb2_transfer.ack.status != HWACC_PWR_ST_OK)
1336 r = -EIO;
1337
1338unlock_and_return:
1339 mutex_unlock(&mb2_transfer.lock);
1340 return r;
1341}
1342
1343/**
1344 * prcmu_configure_auto_pm - Configure autonomous power management.
1345 * @sleep: Configuration for ApSleep.
1346 * @idle: Configuration for ApIdle.
1347 */
1348void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep,
1349 struct prcmu_auto_pm_config *idle)
1350{
1351 u32 sleep_cfg;
1352 u32 idle_cfg;
1353 unsigned long flags;
1354
1355 BUG_ON((sleep == NULL) || (idle == NULL));
1356
1357 sleep_cfg = (sleep->sva_auto_pm_enable & 0xF);
1358 sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_auto_pm_enable & 0xF));
1359 sleep_cfg = ((sleep_cfg << 8) | (sleep->sva_power_on & 0xFF));
1360 sleep_cfg = ((sleep_cfg << 8) | (sleep->sia_power_on & 0xFF));
1361 sleep_cfg = ((sleep_cfg << 4) | (sleep->sva_policy & 0xF));
1362 sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_policy & 0xF));
1363
1364 idle_cfg = (idle->sva_auto_pm_enable & 0xF);
1365 idle_cfg = ((idle_cfg << 4) | (idle->sia_auto_pm_enable & 0xF));
1366 idle_cfg = ((idle_cfg << 8) | (idle->sva_power_on & 0xFF));
1367 idle_cfg = ((idle_cfg << 8) | (idle->sia_power_on & 0xFF));
1368 idle_cfg = ((idle_cfg << 4) | (idle->sva_policy & 0xF));
1369 idle_cfg = ((idle_cfg << 4) | (idle->sia_policy & 0xF));
1370
1371 spin_lock_irqsave(&mb2_transfer.auto_pm_lock, flags);
1372
1373 /*
1374 * The autonomous power management configuration is done through
1375 * fields in mailbox 2, but these fields are only used as shared
1376 * variables - i.e. there is no need to send a message.
1377 */
1378 writel(sleep_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_SLEEP));
1379 writel(idle_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_IDLE));
1380
1381 mb2_transfer.auto_pm_enabled =
1382 ((sleep->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
1383 (sleep->sia_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
1384 (idle->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
1385 (idle->sia_auto_pm_enable == PRCMU_AUTO_PM_ON));
1386
1387 spin_unlock_irqrestore(&mb2_transfer.auto_pm_lock, flags);
1388}
1389EXPORT_SYMBOL(prcmu_configure_auto_pm);
1390
1391bool prcmu_is_auto_pm_enabled(void)
1392{
1393 return mb2_transfer.auto_pm_enabled;
1394}
1395
1396static int request_sysclk(bool enable)
1397{
1398 int r;
1399 unsigned long flags;
1400
1401 r = 0;
1402
1403 mutex_lock(&mb3_transfer.sysclk_lock);
1404
1405 spin_lock_irqsave(&mb3_transfer.lock, flags);
1406
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001407 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(3))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001408 cpu_relax();
1409
1410 writeb((enable ? ON : OFF), (tcdm_base + PRCM_REQ_MB3_SYSCLK_MGT));
1411
1412 writeb(MB3H_SYSCLK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB3));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001413 writel(MBOX_BIT(3), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001414
1415 spin_unlock_irqrestore(&mb3_transfer.lock, flags);
1416
1417 /*
1418 * The firmware only sends an ACK if we want to enable the
1419 * SysClk, and it succeeds.
1420 */
1421 if (enable && !wait_for_completion_timeout(&mb3_transfer.sysclk_work,
1422 msecs_to_jiffies(20000))) {
1423 pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
1424 __func__);
1425 r = -EIO;
1426 }
1427
1428 mutex_unlock(&mb3_transfer.sysclk_lock);
1429
1430 return r;
1431}
1432
1433static int request_timclk(bool enable)
1434{
1435 u32 val = (PRCM_TCR_DOZE_MODE | PRCM_TCR_TENSEL_MASK);
1436
1437 if (!enable)
1438 val |= PRCM_TCR_STOP_TIMERS;
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001439 writel(val, PRCM_TCR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001440
1441 return 0;
1442}
1443
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001444static int request_clock(u8 clock, bool enable)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001445{
1446 u32 val;
1447 unsigned long flags;
1448
1449 spin_lock_irqsave(&clk_mgt_lock, flags);
1450
1451 /* Grab the HW semaphore. */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001452 while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001453 cpu_relax();
1454
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001455 val = readl(clk_mgt[clock].reg);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001456 if (enable) {
1457 val |= (PRCM_CLK_MGT_CLKEN | clk_mgt[clock].pllsw);
1458 } else {
1459 clk_mgt[clock].pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
1460 val &= ~(PRCM_CLK_MGT_CLKEN | PRCM_CLK_MGT_CLKPLLSW_MASK);
1461 }
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001462 writel(val, clk_mgt[clock].reg);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001463
1464 /* Release the HW semaphore. */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02001465 writel(0, PRCM_SEM);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001466
1467 spin_unlock_irqrestore(&clk_mgt_lock, flags);
1468
1469 return 0;
1470}
1471
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001472static int request_sga_clock(u8 clock, bool enable)
1473{
1474 u32 val;
1475 int ret;
1476
1477 if (enable) {
1478 val = readl(PRCM_CGATING_BYPASS);
1479 writel(val | PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
1480 }
1481
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001482 ret = request_clock(clock, enable);
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001483
1484 if (!ret && !enable) {
1485 val = readl(PRCM_CGATING_BYPASS);
1486 writel(val & ~PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
1487 }
1488
1489 return ret;
1490}
1491
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001492static inline bool plldsi_locked(void)
1493{
1494 return (readl(PRCM_PLLDSI_LOCKP) &
1495 (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
1496 PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3)) ==
1497 (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
1498 PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3);
1499}
1500
1501static int request_plldsi(bool enable)
1502{
1503 int r = 0;
1504 u32 val;
1505
1506 writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
1507 PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI), (enable ?
1508 PRCM_MMIP_LS_CLAMP_CLR : PRCM_MMIP_LS_CLAMP_SET));
1509
1510 val = readl(PRCM_PLLDSI_ENABLE);
1511 if (enable)
1512 val |= PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
1513 else
1514 val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
1515 writel(val, PRCM_PLLDSI_ENABLE);
1516
1517 if (enable) {
1518 unsigned int i;
1519 bool locked = plldsi_locked();
1520
1521 for (i = 10; !locked && (i > 0); --i) {
1522 udelay(100);
1523 locked = plldsi_locked();
1524 }
1525 if (locked) {
1526 writel(PRCM_APE_RESETN_DSIPLL_RESETN,
1527 PRCM_APE_RESETN_SET);
1528 } else {
1529 writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
1530 PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI),
1531 PRCM_MMIP_LS_CLAMP_SET);
1532 val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
1533 writel(val, PRCM_PLLDSI_ENABLE);
1534 r = -EAGAIN;
1535 }
1536 } else {
1537 writel(PRCM_APE_RESETN_DSIPLL_RESETN, PRCM_APE_RESETN_CLR);
1538 }
1539 return r;
1540}
1541
1542static int request_dsiclk(u8 n, bool enable)
1543{
1544 u32 val;
1545
1546 val = readl(PRCM_DSI_PLLOUT_SEL);
1547 val &= ~dsiclk[n].divsel_mask;
1548 val |= ((enable ? dsiclk[n].divsel : PRCM_DSI_PLLOUT_SEL_OFF) <<
1549 dsiclk[n].divsel_shift);
1550 writel(val, PRCM_DSI_PLLOUT_SEL);
1551 return 0;
1552}
1553
1554static int request_dsiescclk(u8 n, bool enable)
1555{
1556 u32 val;
1557
1558 val = readl(PRCM_DSITVCLK_DIV);
1559 enable ? (val |= dsiescclk[n].en) : (val &= ~dsiescclk[n].en);
1560 writel(val, PRCM_DSITVCLK_DIV);
1561 return 0;
1562}
1563
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001564/**
Mattias Nilsson73180f82011-08-12 10:28:10 +02001565 * db8500_prcmu_request_clock() - Request for a clock to be enabled or disabled.
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001566 * @clock: The clock for which the request is made.
1567 * @enable: Whether the clock should be enabled (true) or disabled (false).
1568 *
1569 * This function should only be used by the clock implementation.
1570 * Do not use it from any other place!
1571 */
Mattias Nilsson73180f82011-08-12 10:28:10 +02001572int db8500_prcmu_request_clock(u8 clock, bool enable)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001573{
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001574 if (clock == PRCMU_SGACLK)
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001575 return request_sga_clock(clock, enable);
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001576 else if (clock < PRCMU_NUM_REG_CLOCKS)
1577 return request_clock(clock, enable);
1578 else if (clock == PRCMU_TIMCLK)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001579 return request_timclk(enable);
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001580 else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
1581 return request_dsiclk((clock - PRCMU_DSI0CLK), enable);
1582 else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
1583 return request_dsiescclk((clock - PRCMU_DSI0ESCCLK), enable);
1584 else if (clock == PRCMU_PLLDSI)
1585 return request_plldsi(enable);
1586 else if (clock == PRCMU_SYSCLK)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02001587 return request_sysclk(enable);
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001588 else if ((clock == PRCMU_PLLSOC0) || (clock == PRCMU_PLLSOC1))
Mattias Nilsson0837bb72011-08-12 10:28:18 +02001589 return request_pll(clock, enable);
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001590 else
1591 return -EINVAL;
1592}
1593
1594static unsigned long pll_rate(void __iomem *reg, unsigned long src_rate,
1595 int branch)
1596{
1597 u64 rate;
1598 u32 val;
1599 u32 d;
1600 u32 div = 1;
1601
1602 val = readl(reg);
1603
1604 rate = src_rate;
1605 rate *= ((val & PRCM_PLL_FREQ_D_MASK) >> PRCM_PLL_FREQ_D_SHIFT);
1606
1607 d = ((val & PRCM_PLL_FREQ_N_MASK) >> PRCM_PLL_FREQ_N_SHIFT);
1608 if (d > 1)
1609 div *= d;
1610
1611 d = ((val & PRCM_PLL_FREQ_R_MASK) >> PRCM_PLL_FREQ_R_SHIFT);
1612 if (d > 1)
1613 div *= d;
1614
1615 if (val & PRCM_PLL_FREQ_SELDIV2)
1616 div *= 2;
1617
1618 if ((branch == PLL_FIX) || ((branch == PLL_DIV) &&
1619 (val & PRCM_PLL_FREQ_DIV2EN) &&
1620 ((reg == PRCM_PLLSOC0_FREQ) ||
Michel Jaouen804971e2012-08-31 14:21:30 +02001621 (reg == PRCM_PLLARM_FREQ) ||
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001622 (reg == PRCM_PLLDDR_FREQ))))
1623 div *= 2;
1624
1625 (void)do_div(rate, div);
1626
1627 return (unsigned long)rate;
1628}
1629
1630#define ROOT_CLOCK_RATE 38400000
1631
1632static unsigned long clock_rate(u8 clock)
1633{
1634 u32 val;
1635 u32 pllsw;
1636 unsigned long rate = ROOT_CLOCK_RATE;
1637
1638 val = readl(clk_mgt[clock].reg);
1639
1640 if (val & PRCM_CLK_MGT_CLK38) {
1641 if (clk_mgt[clock].clk38div && (val & PRCM_CLK_MGT_CLK38DIV))
1642 rate /= 2;
1643 return rate;
Linus Walleije62ccf32011-10-10 12:14:14 +02001644 }
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001645
1646 val |= clk_mgt[clock].pllsw;
1647 pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
1648
1649 if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC0)
1650 rate = pll_rate(PRCM_PLLSOC0_FREQ, rate, clk_mgt[clock].branch);
1651 else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC1)
1652 rate = pll_rate(PRCM_PLLSOC1_FREQ, rate, clk_mgt[clock].branch);
1653 else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_DDR)
1654 rate = pll_rate(PRCM_PLLDDR_FREQ, rate, clk_mgt[clock].branch);
1655 else
1656 return 0;
1657
1658 if ((clock == PRCMU_SGACLK) &&
1659 (val & PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN)) {
1660 u64 r = (rate * 10);
1661
1662 (void)do_div(r, 25);
1663 return (unsigned long)r;
1664 }
1665 val &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
1666 if (val)
1667 return rate / val;
1668 else
1669 return 0;
1670}
Michel Jaouen804971e2012-08-31 14:21:30 +02001671static unsigned long latest_armss_rate;
1672static unsigned long armss_rate(void)
1673{
1674 return latest_armss_rate;
1675}
1676
1677static void compute_armss_rate(void)
1678{
1679 u32 r;
1680 unsigned long rate;
1681
1682 r = readl(PRCM_ARM_CHGCLKREQ);
1683
1684 if (r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ) {
1685 /* External ARMCLKFIX clock */
1686
1687 rate = pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_FIX);
1688
1689 /* Check PRCM_ARM_CHGCLKREQ divider */
1690 if (!(r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL))
1691 rate /= 2;
1692
1693 /* Check PRCM_ARMCLKFIX_MGT divider */
1694 r = readl(PRCM_ARMCLKFIX_MGT);
1695 r &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
1696 rate /= r;
1697
1698 } else {/* ARM PLL */
1699 rate = pll_rate(PRCM_PLLARM_FREQ, ROOT_CLOCK_RATE, PLL_DIV);
1700 }
1701
1702 latest_armss_rate = rate;
1703}
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001704
1705static unsigned long dsiclk_rate(u8 n)
1706{
1707 u32 divsel;
1708 u32 div = 1;
1709
1710 divsel = readl(PRCM_DSI_PLLOUT_SEL);
1711 divsel = ((divsel & dsiclk[n].divsel_mask) >> dsiclk[n].divsel_shift);
1712
1713 if (divsel == PRCM_DSI_PLLOUT_SEL_OFF)
1714 divsel = dsiclk[n].divsel;
1715
1716 switch (divsel) {
1717 case PRCM_DSI_PLLOUT_SEL_PHI_4:
1718 div *= 2;
1719 case PRCM_DSI_PLLOUT_SEL_PHI_2:
1720 div *= 2;
1721 case PRCM_DSI_PLLOUT_SEL_PHI:
1722 return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
1723 PLL_RAW) / div;
1724 default:
1725 return 0;
1726 }
1727}
1728
1729static unsigned long dsiescclk_rate(u8 n)
1730{
1731 u32 div;
1732
1733 div = readl(PRCM_DSITVCLK_DIV);
1734 div = ((div & dsiescclk[n].div_mask) >> (dsiescclk[n].div_shift));
1735 return clock_rate(PRCMU_TVCLK) / max((u32)1, div);
1736}
1737
1738unsigned long prcmu_clock_rate(u8 clock)
1739{
Linus Walleije62ccf32011-10-10 12:14:14 +02001740 if (clock < PRCMU_NUM_REG_CLOCKS)
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001741 return clock_rate(clock);
1742 else if (clock == PRCMU_TIMCLK)
1743 return ROOT_CLOCK_RATE / 16;
1744 else if (clock == PRCMU_SYSCLK)
1745 return ROOT_CLOCK_RATE;
1746 else if (clock == PRCMU_PLLSOC0)
1747 return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
1748 else if (clock == PRCMU_PLLSOC1)
1749 return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
Michel Jaouen804971e2012-08-31 14:21:30 +02001750 else if (clock == PRCMU_ARMSS)
1751 return armss_rate();
Mattias Nilsson6b6fae22012-01-13 16:20:28 +01001752 else if (clock == PRCMU_PLLDDR)
1753 return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
1754 else if (clock == PRCMU_PLLDSI)
1755 return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
1756 PLL_RAW);
1757 else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
1758 return dsiclk_rate(clock - PRCMU_DSI0CLK);
1759 else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
1760 return dsiescclk_rate(clock - PRCMU_DSI0ESCCLK);
1761 else
1762 return 0;
1763}
1764
1765static unsigned long clock_source_rate(u32 clk_mgt_val, int branch)
1766{
1767 if (clk_mgt_val & PRCM_CLK_MGT_CLK38)
1768 return ROOT_CLOCK_RATE;
1769 clk_mgt_val &= PRCM_CLK_MGT_CLKPLLSW_MASK;
1770 if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC0)
1771 return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, branch);
1772 else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC1)
1773 return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, branch);
1774 else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_DDR)
1775 return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, branch);
1776 else
1777 return 0;
1778}
1779
1780static u32 clock_divider(unsigned long src_rate, unsigned long rate)
1781{
1782 u32 div;
1783
1784 div = (src_rate / rate);
1785 if (div == 0)
1786 return 1;
1787 if (rate < (src_rate / div))
1788 div++;
1789 return div;
1790}
1791
1792static long round_clock_rate(u8 clock, unsigned long rate)
1793{
1794 u32 val;
1795 u32 div;
1796 unsigned long src_rate;
1797 long rounded_rate;
1798
1799 val = readl(clk_mgt[clock].reg);
1800 src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
1801 clk_mgt[clock].branch);
1802 div = clock_divider(src_rate, rate);
1803 if (val & PRCM_CLK_MGT_CLK38) {
1804 if (clk_mgt[clock].clk38div) {
1805 if (div > 2)
1806 div = 2;
1807 } else {
1808 div = 1;
1809 }
1810 } else if ((clock == PRCMU_SGACLK) && (div == 3)) {
1811 u64 r = (src_rate * 10);
1812
1813 (void)do_div(r, 25);
1814 if (r <= rate)
1815 return (unsigned long)r;
1816 }
1817 rounded_rate = (src_rate / min(div, (u32)31));
1818
1819 return rounded_rate;
1820}
1821
1822#define MIN_PLL_VCO_RATE 600000000ULL
1823#define MAX_PLL_VCO_RATE 1680640000ULL
1824
1825static long round_plldsi_rate(unsigned long rate)
1826{
1827 long rounded_rate = 0;
1828 unsigned long src_rate;
1829 unsigned long rem;
1830 u32 r;
1831
1832 src_rate = clock_rate(PRCMU_HDMICLK);
1833 rem = rate;
1834
1835 for (r = 7; (rem > 0) && (r > 0); r--) {
1836 u64 d;
1837
1838 d = (r * rate);
1839 (void)do_div(d, src_rate);
1840 if (d < 6)
1841 d = 6;
1842 else if (d > 255)
1843 d = 255;
1844 d *= src_rate;
1845 if (((2 * d) < (r * MIN_PLL_VCO_RATE)) ||
1846 ((r * MAX_PLL_VCO_RATE) < (2 * d)))
1847 continue;
1848 (void)do_div(d, r);
1849 if (rate < d) {
1850 if (rounded_rate == 0)
1851 rounded_rate = (long)d;
1852 break;
1853 }
1854 if ((rate - d) < rem) {
1855 rem = (rate - d);
1856 rounded_rate = (long)d;
1857 }
1858 }
1859 return rounded_rate;
1860}
1861
1862static long round_dsiclk_rate(unsigned long rate)
1863{
1864 u32 div;
1865 unsigned long src_rate;
1866 long rounded_rate;
1867
1868 src_rate = pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
1869 PLL_RAW);
1870 div = clock_divider(src_rate, rate);
1871 rounded_rate = (src_rate / ((div > 2) ? 4 : div));
1872
1873 return rounded_rate;
1874}
1875
1876static long round_dsiescclk_rate(unsigned long rate)
1877{
1878 u32 div;
1879 unsigned long src_rate;
1880 long rounded_rate;
1881
1882 src_rate = clock_rate(PRCMU_TVCLK);
1883 div = clock_divider(src_rate, rate);
1884 rounded_rate = (src_rate / min(div, (u32)255));
1885
1886 return rounded_rate;
1887}
1888
1889long prcmu_round_clock_rate(u8 clock, unsigned long rate)
1890{
1891 if (clock < PRCMU_NUM_REG_CLOCKS)
1892 return round_clock_rate(clock, rate);
1893 else if (clock == PRCMU_PLLDSI)
1894 return round_plldsi_rate(rate);
1895 else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
1896 return round_dsiclk_rate(rate);
1897 else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
1898 return round_dsiescclk_rate(rate);
1899 else
1900 return (long)prcmu_clock_rate(clock);
1901}
1902
1903static void set_clock_rate(u8 clock, unsigned long rate)
1904{
1905 u32 val;
1906 u32 div;
1907 unsigned long src_rate;
1908 unsigned long flags;
1909
1910 spin_lock_irqsave(&clk_mgt_lock, flags);
1911
1912 /* Grab the HW semaphore. */
1913 while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
1914 cpu_relax();
1915
1916 val = readl(clk_mgt[clock].reg);
1917 src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
1918 clk_mgt[clock].branch);
1919 div = clock_divider(src_rate, rate);
1920 if (val & PRCM_CLK_MGT_CLK38) {
1921 if (clk_mgt[clock].clk38div) {
1922 if (div > 1)
1923 val |= PRCM_CLK_MGT_CLK38DIV;
1924 else
1925 val &= ~PRCM_CLK_MGT_CLK38DIV;
1926 }
1927 } else if (clock == PRCMU_SGACLK) {
1928 val &= ~(PRCM_CLK_MGT_CLKPLLDIV_MASK |
1929 PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN);
1930 if (div == 3) {
1931 u64 r = (src_rate * 10);
1932
1933 (void)do_div(r, 25);
1934 if (r <= rate) {
1935 val |= PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN;
1936 div = 0;
1937 }
1938 }
1939 val |= min(div, (u32)31);
1940 } else {
1941 val &= ~PRCM_CLK_MGT_CLKPLLDIV_MASK;
1942 val |= min(div, (u32)31);
1943 }
1944 writel(val, clk_mgt[clock].reg);
1945
1946 /* Release the HW semaphore. */
1947 writel(0, PRCM_SEM);
1948
1949 spin_unlock_irqrestore(&clk_mgt_lock, flags);
1950}
1951
1952static int set_plldsi_rate(unsigned long rate)
1953{
1954 unsigned long src_rate;
1955 unsigned long rem;
1956 u32 pll_freq = 0;
1957 u32 r;
1958
1959 src_rate = clock_rate(PRCMU_HDMICLK);
1960 rem = rate;
1961
1962 for (r = 7; (rem > 0) && (r > 0); r--) {
1963 u64 d;
1964 u64 hwrate;
1965
1966 d = (r * rate);
1967 (void)do_div(d, src_rate);
1968 if (d < 6)
1969 d = 6;
1970 else if (d > 255)
1971 d = 255;
1972 hwrate = (d * src_rate);
1973 if (((2 * hwrate) < (r * MIN_PLL_VCO_RATE)) ||
1974 ((r * MAX_PLL_VCO_RATE) < (2 * hwrate)))
1975 continue;
1976 (void)do_div(hwrate, r);
1977 if (rate < hwrate) {
1978 if (pll_freq == 0)
1979 pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
1980 (r << PRCM_PLL_FREQ_R_SHIFT));
1981 break;
1982 }
1983 if ((rate - hwrate) < rem) {
1984 rem = (rate - hwrate);
1985 pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
1986 (r << PRCM_PLL_FREQ_R_SHIFT));
1987 }
1988 }
1989 if (pll_freq == 0)
1990 return -EINVAL;
1991
1992 pll_freq |= (1 << PRCM_PLL_FREQ_N_SHIFT);
1993 writel(pll_freq, PRCM_PLLDSI_FREQ);
1994
1995 return 0;
1996}
1997
1998static void set_dsiclk_rate(u8 n, unsigned long rate)
1999{
2000 u32 val;
2001 u32 div;
2002
2003 div = clock_divider(pll_rate(PRCM_PLLDSI_FREQ,
2004 clock_rate(PRCMU_HDMICLK), PLL_RAW), rate);
2005
2006 dsiclk[n].divsel = (div == 1) ? PRCM_DSI_PLLOUT_SEL_PHI :
2007 (div == 2) ? PRCM_DSI_PLLOUT_SEL_PHI_2 :
2008 /* else */ PRCM_DSI_PLLOUT_SEL_PHI_4;
2009
2010 val = readl(PRCM_DSI_PLLOUT_SEL);
2011 val &= ~dsiclk[n].divsel_mask;
2012 val |= (dsiclk[n].divsel << dsiclk[n].divsel_shift);
2013 writel(val, PRCM_DSI_PLLOUT_SEL);
2014}
2015
2016static void set_dsiescclk_rate(u8 n, unsigned long rate)
2017{
2018 u32 val;
2019 u32 div;
2020
2021 div = clock_divider(clock_rate(PRCMU_TVCLK), rate);
2022 val = readl(PRCM_DSITVCLK_DIV);
2023 val &= ~dsiescclk[n].div_mask;
2024 val |= (min(div, (u32)255) << dsiescclk[n].div_shift);
2025 writel(val, PRCM_DSITVCLK_DIV);
2026}
2027
2028int prcmu_set_clock_rate(u8 clock, unsigned long rate)
2029{
2030 if (clock < PRCMU_NUM_REG_CLOCKS)
2031 set_clock_rate(clock, rate);
2032 else if (clock == PRCMU_PLLDSI)
2033 return set_plldsi_rate(rate);
2034 else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
2035 set_dsiclk_rate((clock - PRCMU_DSI0CLK), rate);
2036 else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
2037 set_dsiescclk_rate((clock - PRCMU_DSI0ESCCLK), rate);
2038 return 0;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002039}
2040
Mattias Nilsson73180f82011-08-12 10:28:10 +02002041int db8500_prcmu_config_esram0_deep_sleep(u8 state)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002042{
2043 if ((state > ESRAM0_DEEP_SLEEP_STATE_RET) ||
2044 (state < ESRAM0_DEEP_SLEEP_STATE_OFF))
2045 return -EINVAL;
2046
2047 mutex_lock(&mb4_transfer.lock);
2048
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002049 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002050 cpu_relax();
2051
2052 writeb(MB4H_MEM_ST, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
2053 writeb(((DDR_PWR_STATE_OFFHIGHLAT << 4) | DDR_PWR_STATE_ON),
2054 (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE));
2055 writeb(DDR_PWR_STATE_ON,
2056 (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE));
2057 writeb(state, (tcdm_base + PRCM_REQ_MB4_ESRAM0_ST));
2058
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002059 writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002060 wait_for_completion(&mb4_transfer.work);
2061
2062 mutex_unlock(&mb4_transfer.lock);
2063
2064 return 0;
2065}
2066
Mattias Nilsson05089012012-01-13 16:20:20 +01002067int db8500_prcmu_config_hotdog(u8 threshold)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002068{
2069 mutex_lock(&mb4_transfer.lock);
2070
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002071 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002072 cpu_relax();
2073
2074 writeb(threshold, (tcdm_base + PRCM_REQ_MB4_HOTDOG_THRESHOLD));
2075 writeb(MB4H_HOTDOG, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
2076
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002077 writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002078 wait_for_completion(&mb4_transfer.work);
2079
2080 mutex_unlock(&mb4_transfer.lock);
2081
2082 return 0;
2083}
2084
Mattias Nilsson05089012012-01-13 16:20:20 +01002085int db8500_prcmu_config_hotmon(u8 low, u8 high)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002086{
2087 mutex_lock(&mb4_transfer.lock);
2088
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002089 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002090 cpu_relax();
2091
2092 writeb(low, (tcdm_base + PRCM_REQ_MB4_HOTMON_LOW));
2093 writeb(high, (tcdm_base + PRCM_REQ_MB4_HOTMON_HIGH));
2094 writeb((HOTMON_CONFIG_LOW | HOTMON_CONFIG_HIGH),
2095 (tcdm_base + PRCM_REQ_MB4_HOTMON_CONFIG));
2096 writeb(MB4H_HOTMON, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
2097
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002098 writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002099 wait_for_completion(&mb4_transfer.work);
2100
2101 mutex_unlock(&mb4_transfer.lock);
2102
2103 return 0;
2104}
2105
2106static int config_hot_period(u16 val)
2107{
2108 mutex_lock(&mb4_transfer.lock);
2109
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002110 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002111 cpu_relax();
2112
2113 writew(val, (tcdm_base + PRCM_REQ_MB4_HOT_PERIOD));
2114 writeb(MB4H_HOT_PERIOD, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
2115
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002116 writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002117 wait_for_completion(&mb4_transfer.work);
2118
2119 mutex_unlock(&mb4_transfer.lock);
2120
2121 return 0;
2122}
2123
Mattias Nilsson05089012012-01-13 16:20:20 +01002124int db8500_prcmu_start_temp_sense(u16 cycles32k)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002125{
2126 if (cycles32k == 0xFFFF)
2127 return -EINVAL;
2128
2129 return config_hot_period(cycles32k);
2130}
2131
Mattias Nilsson05089012012-01-13 16:20:20 +01002132int db8500_prcmu_stop_temp_sense(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002133{
2134 return config_hot_period(0xFFFF);
2135}
2136
Jonas Aberg84165b82011-08-12 10:28:33 +02002137static int prcmu_a9wdog(u8 cmd, u8 d0, u8 d1, u8 d2, u8 d3)
2138{
2139
2140 mutex_lock(&mb4_transfer.lock);
2141
2142 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
2143 cpu_relax();
2144
2145 writeb(d0, (tcdm_base + PRCM_REQ_MB4_A9WDOG_0));
2146 writeb(d1, (tcdm_base + PRCM_REQ_MB4_A9WDOG_1));
2147 writeb(d2, (tcdm_base + PRCM_REQ_MB4_A9WDOG_2));
2148 writeb(d3, (tcdm_base + PRCM_REQ_MB4_A9WDOG_3));
2149
2150 writeb(cmd, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
2151
2152 writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
2153 wait_for_completion(&mb4_transfer.work);
2154
2155 mutex_unlock(&mb4_transfer.lock);
2156
2157 return 0;
2158
2159}
2160
Mattias Nilsson05089012012-01-13 16:20:20 +01002161int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
Jonas Aberg84165b82011-08-12 10:28:33 +02002162{
2163 BUG_ON(num == 0 || num > 0xf);
2164 return prcmu_a9wdog(MB4H_A9WDOG_CONF, num, 0, 0,
2165 sleep_auto_off ? A9WDOG_AUTO_OFF_EN :
2166 A9WDOG_AUTO_OFF_DIS);
2167}
2168
Mattias Nilsson05089012012-01-13 16:20:20 +01002169int db8500_prcmu_enable_a9wdog(u8 id)
Jonas Aberg84165b82011-08-12 10:28:33 +02002170{
2171 return prcmu_a9wdog(MB4H_A9WDOG_EN, id, 0, 0, 0);
2172}
2173
Mattias Nilsson05089012012-01-13 16:20:20 +01002174int db8500_prcmu_disable_a9wdog(u8 id)
Jonas Aberg84165b82011-08-12 10:28:33 +02002175{
2176 return prcmu_a9wdog(MB4H_A9WDOG_DIS, id, 0, 0, 0);
2177}
2178
Mattias Nilsson05089012012-01-13 16:20:20 +01002179int db8500_prcmu_kick_a9wdog(u8 id)
Jonas Aberg84165b82011-08-12 10:28:33 +02002180{
2181 return prcmu_a9wdog(MB4H_A9WDOG_KICK, id, 0, 0, 0);
2182}
2183
2184/*
2185 * timeout is 28 bit, in ms.
2186 */
Mattias Nilsson05089012012-01-13 16:20:20 +01002187int db8500_prcmu_load_a9wdog(u8 id, u32 timeout)
Jonas Aberg84165b82011-08-12 10:28:33 +02002188{
Jonas Aberg84165b82011-08-12 10:28:33 +02002189 return prcmu_a9wdog(MB4H_A9WDOG_LOAD,
2190 (id & A9WDOG_ID_MASK) |
2191 /*
2192 * Put the lowest 28 bits of timeout at
2193 * offset 4. Four first bits are used for id.
2194 */
2195 (u8)((timeout << 4) & 0xf0),
2196 (u8)((timeout >> 4) & 0xff),
2197 (u8)((timeout >> 12) & 0xff),
2198 (u8)((timeout >> 20) & 0xff));
2199}
2200
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002201/**
Linus Walleije3726fc2010-08-19 12:36:01 +01002202 * prcmu_abb_read() - Read register value(s) from the ABB.
2203 * @slave: The I2C slave address.
2204 * @reg: The (start) register address.
2205 * @value: The read out value(s).
2206 * @size: The number of registers to read.
2207 *
2208 * Reads register value(s) from the ABB.
2209 * @size has to be 1 for the current firmware version.
2210 */
2211int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
2212{
2213 int r;
2214
2215 if (size != 1)
2216 return -EINVAL;
2217
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002218 mutex_lock(&mb5_transfer.lock);
Linus Walleije3726fc2010-08-19 12:36:01 +01002219
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002220 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
Linus Walleije3726fc2010-08-19 12:36:01 +01002221 cpu_relax();
2222
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002223 writeb(0, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002224 writeb(PRCMU_I2C_READ(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
2225 writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
2226 writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
2227 writeb(0, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
Linus Walleije3726fc2010-08-19 12:36:01 +01002228
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002229 writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002230
Linus Walleije3726fc2010-08-19 12:36:01 +01002231 if (!wait_for_completion_timeout(&mb5_transfer.work,
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002232 msecs_to_jiffies(20000))) {
2233 pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
2234 __func__);
Linus Walleije3726fc2010-08-19 12:36:01 +01002235 r = -EIO;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002236 } else {
2237 r = ((mb5_transfer.ack.status == I2C_RD_OK) ? 0 : -EIO);
Linus Walleije3726fc2010-08-19 12:36:01 +01002238 }
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002239
Linus Walleije3726fc2010-08-19 12:36:01 +01002240 if (!r)
2241 *value = mb5_transfer.ack.value;
2242
Linus Walleije3726fc2010-08-19 12:36:01 +01002243 mutex_unlock(&mb5_transfer.lock);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002244
Linus Walleije3726fc2010-08-19 12:36:01 +01002245 return r;
2246}
Linus Walleije3726fc2010-08-19 12:36:01 +01002247
2248/**
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002249 * prcmu_abb_write_masked() - Write masked register value(s) to the ABB.
Linus Walleije3726fc2010-08-19 12:36:01 +01002250 * @slave: The I2C slave address.
2251 * @reg: The (start) register address.
2252 * @value: The value(s) to write.
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002253 * @mask: The mask(s) to use.
Linus Walleije3726fc2010-08-19 12:36:01 +01002254 * @size: The number of registers to write.
2255 *
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002256 * Writes masked register value(s) to the ABB.
2257 * For each @value, only the bits set to 1 in the corresponding @mask
2258 * will be written. The other bits are not changed.
Linus Walleije3726fc2010-08-19 12:36:01 +01002259 * @size has to be 1 for the current firmware version.
2260 */
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002261int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size)
Linus Walleije3726fc2010-08-19 12:36:01 +01002262{
2263 int r;
2264
2265 if (size != 1)
2266 return -EINVAL;
2267
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002268 mutex_lock(&mb5_transfer.lock);
Linus Walleije3726fc2010-08-19 12:36:01 +01002269
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002270 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
Linus Walleije3726fc2010-08-19 12:36:01 +01002271 cpu_relax();
2272
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002273 writeb(~*mask, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002274 writeb(PRCMU_I2C_WRITE(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
2275 writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
2276 writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
2277 writeb(*value, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
Linus Walleije3726fc2010-08-19 12:36:01 +01002278
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002279 writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002280
Linus Walleije3726fc2010-08-19 12:36:01 +01002281 if (!wait_for_completion_timeout(&mb5_transfer.work,
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002282 msecs_to_jiffies(20000))) {
2283 pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
2284 __func__);
Linus Walleije3726fc2010-08-19 12:36:01 +01002285 r = -EIO;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002286 } else {
2287 r = ((mb5_transfer.ack.status == I2C_WR_OK) ? 0 : -EIO);
Linus Walleije3726fc2010-08-19 12:36:01 +01002288 }
Linus Walleije3726fc2010-08-19 12:36:01 +01002289
Linus Walleije3726fc2010-08-19 12:36:01 +01002290 mutex_unlock(&mb5_transfer.lock);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002291
Linus Walleije3726fc2010-08-19 12:36:01 +01002292 return r;
2293}
Linus Walleije3726fc2010-08-19 12:36:01 +01002294
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002295/**
Mattias Nilsson3c3e4892012-03-08 14:02:05 +01002296 * prcmu_abb_write() - Write register value(s) to the ABB.
2297 * @slave: The I2C slave address.
2298 * @reg: The (start) register address.
2299 * @value: The value(s) to write.
2300 * @size: The number of registers to write.
2301 *
2302 * Writes register value(s) to the ABB.
2303 * @size has to be 1 for the current firmware version.
2304 */
2305int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
2306{
2307 u8 mask = ~0;
2308
2309 return prcmu_abb_write_masked(slave, reg, value, &mask, size);
2310}
2311
2312/**
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002313 * prcmu_ac_wake_req - should be called whenever ARM wants to wakeup Modem
2314 */
Arun Murthy5261e102012-05-21 14:28:21 +05302315int prcmu_ac_wake_req(void)
Martin Perssone0befb22010-12-08 15:13:28 +01002316{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002317 u32 val;
Arun Murthy5261e102012-05-21 14:28:21 +05302318 int ret = 0;
Martin Perssone0befb22010-12-08 15:13:28 +01002319
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002320 mutex_lock(&mb0_transfer.ac_wake_lock);
Martin Perssone0befb22010-12-08 15:13:28 +01002321
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002322 val = readl(PRCM_HOSTACCESS_REQ);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002323 if (val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ)
2324 goto unlock_and_return;
2325
2326 atomic_set(&ac_wake_req_state, 1);
2327
Arun Murthy5261e102012-05-21 14:28:21 +05302328 /*
2329 * Force Modem Wake-up before hostaccess_req ping-pong.
2330 * It prevents Modem to enter in Sleep while acking the hostaccess
2331 * request. The 31us delay has been calculated by HWI.
2332 */
2333 val |= PRCM_HOSTACCESS_REQ_WAKE_REQ;
2334 writel(val, PRCM_HOSTACCESS_REQ);
2335
2336 udelay(31);
2337
2338 val |= PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ;
2339 writel(val, PRCM_HOSTACCESS_REQ);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002340
2341 if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
Mattias Nilssond6e30022011-08-12 10:28:43 +02002342 msecs_to_jiffies(5000))) {
Arun Murthy5261e102012-05-21 14:28:21 +05302343#if defined(CONFIG_DBX500_PRCMU_DEBUG)
2344 db8500_prcmu_debug_dump(__func__, true, true);
2345#endif
Linus Walleij57265bc2011-10-10 13:04:44 +02002346 pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
Mattias Nilssond6e30022011-08-12 10:28:43 +02002347 __func__);
Arun Murthy5261e102012-05-21 14:28:21 +05302348 ret = -EFAULT;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002349 }
2350
2351unlock_and_return:
2352 mutex_unlock(&mb0_transfer.ac_wake_lock);
Arun Murthy5261e102012-05-21 14:28:21 +05302353 return ret;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002354}
2355
2356/**
2357 * prcmu_ac_sleep_req - called when ARM no longer needs to talk to modem
2358 */
2359void prcmu_ac_sleep_req()
2360{
2361 u32 val;
2362
2363 mutex_lock(&mb0_transfer.ac_wake_lock);
2364
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002365 val = readl(PRCM_HOSTACCESS_REQ);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002366 if (!(val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ))
2367 goto unlock_and_return;
2368
2369 writel((val & ~PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ),
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002370 PRCM_HOSTACCESS_REQ);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002371
2372 if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
Mattias Nilssond6e30022011-08-12 10:28:43 +02002373 msecs_to_jiffies(5000))) {
Linus Walleij57265bc2011-10-10 13:04:44 +02002374 pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002375 __func__);
2376 }
2377
2378 atomic_set(&ac_wake_req_state, 0);
2379
2380unlock_and_return:
2381 mutex_unlock(&mb0_transfer.ac_wake_lock);
2382}
2383
Mattias Nilsson73180f82011-08-12 10:28:10 +02002384bool db8500_prcmu_is_ac_wake_requested(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002385{
2386 return (atomic_read(&ac_wake_req_state) != 0);
2387}
2388
2389/**
Mattias Nilsson73180f82011-08-12 10:28:10 +02002390 * db8500_prcmu_system_reset - System reset
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002391 *
Mattias Nilsson73180f82011-08-12 10:28:10 +02002392 * Saves the reset reason code and then sets the APE_SOFTRST register which
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002393 * fires interrupt to fw
2394 */
Mattias Nilsson73180f82011-08-12 10:28:10 +02002395void db8500_prcmu_system_reset(u16 reset_code)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002396{
2397 writew(reset_code, (tcdm_base + PRCM_SW_RST_REASON));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002398 writel(1, PRCM_APE_SOFTRST);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002399}
2400
2401/**
Sebastian Rasmussen597045d2011-08-12 10:28:53 +02002402 * db8500_prcmu_get_reset_code - Retrieve SW reset reason code
2403 *
2404 * Retrieves the reset reason code stored by prcmu_system_reset() before
2405 * last restart.
2406 */
2407u16 db8500_prcmu_get_reset_code(void)
2408{
2409 return readw(tcdm_base + PRCM_SW_RST_REASON);
2410}
2411
2412/**
Mattias Nilsson05089012012-01-13 16:20:20 +01002413 * db8500_prcmu_reset_modem - ask the PRCMU to reset modem
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002414 */
Mattias Nilsson05089012012-01-13 16:20:20 +01002415void db8500_prcmu_modem_reset(void)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002416{
Martin Perssone0befb22010-12-08 15:13:28 +01002417 mutex_lock(&mb1_transfer.lock);
2418
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002419 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
Martin Perssone0befb22010-12-08 15:13:28 +01002420 cpu_relax();
2421
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002422 writeb(MB1H_RESET_MODEM, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002423 writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
Martin Perssone0befb22010-12-08 15:13:28 +01002424 wait_for_completion(&mb1_transfer.work);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002425
2426 /*
2427 * No need to check return from PRCMU as modem should go in reset state
2428 * This state is already managed by upper layer
2429 */
Martin Perssone0befb22010-12-08 15:13:28 +01002430
2431 mutex_unlock(&mb1_transfer.lock);
Martin Perssone0befb22010-12-08 15:13:28 +01002432}
2433
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002434static void ack_dbb_wakeup(void)
Martin Perssone0befb22010-12-08 15:13:28 +01002435{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002436 unsigned long flags;
Martin Perssone0befb22010-12-08 15:13:28 +01002437
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002438 spin_lock_irqsave(&mb0_transfer.lock, flags);
Martin Perssone0befb22010-12-08 15:13:28 +01002439
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002440 while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002441 cpu_relax();
Martin Perssone0befb22010-12-08 15:13:28 +01002442
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002443 writeb(MB0H_READ_WAKEUP_ACK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002444 writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
Martin Perssone0befb22010-12-08 15:13:28 +01002445
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002446 spin_unlock_irqrestore(&mb0_transfer.lock, flags);
Martin Perssone0befb22010-12-08 15:13:28 +01002447}
2448
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002449static inline void print_unknown_header_warning(u8 n, u8 header)
Linus Walleije3726fc2010-08-19 12:36:01 +01002450{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002451 pr_warning("prcmu: Unknown message header (%d) in mailbox %d.\n",
2452 header, n);
Linus Walleije3726fc2010-08-19 12:36:01 +01002453}
2454
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002455static bool read_mailbox_0(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002456{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002457 bool r;
2458 u32 ev;
2459 unsigned int n;
2460 u8 header;
2461
2462 header = readb(tcdm_base + PRCM_MBOX_HEADER_ACK_MB0);
2463 switch (header) {
2464 case MB0H_WAKEUP_EXE:
2465 case MB0H_WAKEUP_SLEEP:
2466 if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
2467 ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_1_8500);
2468 else
2469 ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_0_8500);
2470
2471 if (ev & (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK))
2472 complete(&mb0_transfer.ac_wake_work);
2473 if (ev & WAKEUP_BIT_SYSCLK_OK)
2474 complete(&mb3_transfer.sysclk_work);
2475
2476 ev &= mb0_transfer.req.dbb_irqs;
2477
2478 for (n = 0; n < NUM_PRCMU_WAKEUPS; n++) {
2479 if (ev & prcmu_irq_bit[n])
2480 generic_handle_irq(IRQ_PRCMU_BASE + n);
2481 }
2482 r = true;
2483 break;
2484 default:
2485 print_unknown_header_warning(0, header);
2486 r = false;
2487 break;
2488 }
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002489 writel(MBOX_BIT(0), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002490 return r;
2491}
2492
2493static bool read_mailbox_1(void)
2494{
2495 mb1_transfer.ack.header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB1);
2496 mb1_transfer.ack.arm_opp = readb(tcdm_base +
2497 PRCM_ACK_MB1_CURRENT_ARM_OPP);
2498 mb1_transfer.ack.ape_opp = readb(tcdm_base +
2499 PRCM_ACK_MB1_CURRENT_APE_OPP);
2500 mb1_transfer.ack.ape_voltage_status = readb(tcdm_base +
2501 PRCM_ACK_MB1_APE_VOLTAGE_STATUS);
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002502 writel(MBOX_BIT(1), PRCM_ARM_IT1_CLR);
Martin Perssone0befb22010-12-08 15:13:28 +01002503 complete(&mb1_transfer.work);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002504 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002505}
2506
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002507static bool read_mailbox_2(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002508{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002509 mb2_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB2_DPS_STATUS);
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002510 writel(MBOX_BIT(2), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002511 complete(&mb2_transfer.work);
2512 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002513}
2514
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002515static bool read_mailbox_3(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002516{
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002517 writel(MBOX_BIT(3), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002518 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002519}
2520
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002521static bool read_mailbox_4(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002522{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002523 u8 header;
2524 bool do_complete = true;
2525
2526 header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB4);
2527 switch (header) {
2528 case MB4H_MEM_ST:
2529 case MB4H_HOTDOG:
2530 case MB4H_HOTMON:
2531 case MB4H_HOT_PERIOD:
Mattias Nilssona592c2e2011-08-12 10:27:41 +02002532 case MB4H_A9WDOG_CONF:
2533 case MB4H_A9WDOG_EN:
2534 case MB4H_A9WDOG_DIS:
2535 case MB4H_A9WDOG_LOAD:
2536 case MB4H_A9WDOG_KICK:
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002537 break;
2538 default:
2539 print_unknown_header_warning(4, header);
2540 do_complete = false;
2541 break;
2542 }
2543
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002544 writel(MBOX_BIT(4), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002545
2546 if (do_complete)
2547 complete(&mb4_transfer.work);
2548
2549 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002550}
2551
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002552static bool read_mailbox_5(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002553{
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002554 mb5_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB5_I2C_STATUS);
2555 mb5_transfer.ack.value = readb(tcdm_base + PRCM_ACK_MB5_I2C_VAL);
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002556 writel(MBOX_BIT(5), PRCM_ARM_IT1_CLR);
Linus Walleije3726fc2010-08-19 12:36:01 +01002557 complete(&mb5_transfer.work);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002558 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002559}
2560
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002561static bool read_mailbox_6(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002562{
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002563 writel(MBOX_BIT(6), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002564 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002565}
2566
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002567static bool read_mailbox_7(void)
Linus Walleije3726fc2010-08-19 12:36:01 +01002568{
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002569 writel(MBOX_BIT(7), PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002570 return false;
Linus Walleije3726fc2010-08-19 12:36:01 +01002571}
2572
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002573static bool (* const read_mailbox[NUM_MB])(void) = {
Linus Walleije3726fc2010-08-19 12:36:01 +01002574 read_mailbox_0,
2575 read_mailbox_1,
2576 read_mailbox_2,
2577 read_mailbox_3,
2578 read_mailbox_4,
2579 read_mailbox_5,
2580 read_mailbox_6,
2581 read_mailbox_7
2582};
2583
2584static irqreturn_t prcmu_irq_handler(int irq, void *data)
2585{
2586 u32 bits;
2587 u8 n;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002588 irqreturn_t r;
Linus Walleije3726fc2010-08-19 12:36:01 +01002589
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02002590 bits = (readl(PRCM_ARM_IT1_VAL) & ALL_MBOX_BITS);
Linus Walleije3726fc2010-08-19 12:36:01 +01002591 if (unlikely(!bits))
2592 return IRQ_NONE;
2593
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002594 r = IRQ_HANDLED;
Linus Walleije3726fc2010-08-19 12:36:01 +01002595 for (n = 0; bits; n++) {
2596 if (bits & MBOX_BIT(n)) {
2597 bits -= MBOX_BIT(n);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002598 if (read_mailbox[n]())
2599 r = IRQ_WAKE_THREAD;
Linus Walleije3726fc2010-08-19 12:36:01 +01002600 }
2601 }
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002602 return r;
2603}
2604
2605static irqreturn_t prcmu_irq_thread_fn(int irq, void *data)
2606{
2607 ack_dbb_wakeup();
Linus Walleije3726fc2010-08-19 12:36:01 +01002608 return IRQ_HANDLED;
2609}
2610
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002611static void prcmu_mask_work(struct work_struct *work)
2612{
2613 unsigned long flags;
2614
2615 spin_lock_irqsave(&mb0_transfer.lock, flags);
2616
2617 config_wakeups();
2618
2619 spin_unlock_irqrestore(&mb0_transfer.lock, flags);
2620}
2621
2622static void prcmu_irq_mask(struct irq_data *d)
2623{
2624 unsigned long flags;
2625
2626 spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
2627
Lee Jonesf3f1f0a2012-09-24 09:11:46 +01002628 mb0_transfer.req.dbb_irqs &= ~prcmu_irq_bit[d->hwirq];
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002629
2630 spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
2631
2632 if (d->irq != IRQ_PRCMU_CA_SLEEP)
2633 schedule_work(&mb0_transfer.mask_work);
2634}
2635
2636static void prcmu_irq_unmask(struct irq_data *d)
2637{
2638 unsigned long flags;
2639
2640 spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
2641
Lee Jonesf3f1f0a2012-09-24 09:11:46 +01002642 mb0_transfer.req.dbb_irqs |= prcmu_irq_bit[d->hwirq];
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002643
2644 spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
2645
2646 if (d->irq != IRQ_PRCMU_CA_SLEEP)
2647 schedule_work(&mb0_transfer.mask_work);
2648}
2649
2650static void noop(struct irq_data *d)
2651{
2652}
2653
2654static struct irq_chip prcmu_irq_chip = {
2655 .name = "prcmu",
2656 .irq_disable = prcmu_irq_mask,
2657 .irq_ack = noop,
2658 .irq_mask = prcmu_irq_mask,
2659 .irq_unmask = prcmu_irq_unmask,
2660};
2661
Mattias Nilssonb58d12f2012-01-13 16:20:10 +01002662static char *fw_project_name(u8 project)
2663{
2664 switch (project) {
2665 case PRCMU_FW_PROJECT_U8500:
2666 return "U8500";
2667 case PRCMU_FW_PROJECT_U8500_C2:
2668 return "U8500 C2";
2669 case PRCMU_FW_PROJECT_U9500:
2670 return "U9500";
2671 case PRCMU_FW_PROJECT_U9500_C2:
2672 return "U9500 C2";
Bengt Jonsson5f96a1a2012-03-15 19:50:40 +01002673 case PRCMU_FW_PROJECT_U8520:
2674 return "U8520";
Bengt Jonsson1927ddf2012-03-15 19:50:51 +01002675 case PRCMU_FW_PROJECT_U8420:
2676 return "U8420";
Mattias Nilssonb58d12f2012-01-13 16:20:10 +01002677 default:
2678 return "Unknown";
2679 }
2680}
2681
Lee Jonesf3f1f0a2012-09-24 09:11:46 +01002682static int db8500_irq_map(struct irq_domain *d, unsigned int virq,
2683 irq_hw_number_t hwirq)
2684{
2685 irq_set_chip_and_handler(virq, &prcmu_irq_chip,
2686 handle_simple_irq);
2687 set_irq_flags(virq, IRQF_VALID);
2688
2689 return 0;
2690}
2691
2692static struct irq_domain_ops db8500_irq_ops = {
2693 .map = db8500_irq_map,
2694 .xlate = irq_domain_xlate_twocell,
2695};
2696
2697static int db8500_irq_init(struct device_node *np)
2698{
2699 db8500_irq_domain = irq_domain_add_legacy(
2700 np, NUM_PRCMU_WAKEUPS, IRQ_PRCMU_BASE,
2701 0, &db8500_irq_ops, NULL);
2702
2703 if (!db8500_irq_domain) {
2704 pr_err("Failed to create irqdomain\n");
2705 return -ENOSYS;
2706 }
2707
2708 return 0;
2709}
2710
Mattias Nilsson73180f82011-08-12 10:28:10 +02002711void __init db8500_prcmu_early_init(void)
Mattias Wallinfcbd4582010-12-02 16:20:42 +01002712{
Linus Walleij3e2762c2012-01-02 14:17:40 +01002713 if (cpu_is_u8500v2()) {
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002714 void *tcpm_base = ioremap_nocache(U8500_PRCMU_TCPM_BASE, SZ_4K);
2715
2716 if (tcpm_base != NULL) {
Linus Walleij3e2762c2012-01-02 14:17:40 +01002717 u32 version;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002718 version = readl(tcpm_base + PRCMU_FW_VERSION_OFFSET);
Mattias Nilssonb58d12f2012-01-13 16:20:10 +01002719 fw_info.version.project = version & 0xFF;
2720 fw_info.version.api_version = (version >> 8) & 0xFF;
2721 fw_info.version.func_version = (version >> 16) & 0xFF;
2722 fw_info.version.errata = (version >> 24) & 0xFF;
2723 fw_info.valid = true;
2724 pr_info("PRCMU firmware: %s, version %d.%d.%d\n",
2725 fw_project_name(fw_info.version.project),
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002726 (version >> 8) & 0xFF, (version >> 16) & 0xFF,
2727 (version >> 24) & 0xFF);
2728 iounmap(tcpm_base);
2729 }
2730
Mattias Wallinfcbd4582010-12-02 16:20:42 +01002731 tcdm_base = __io_address(U8500_PRCMU_TCDM_BASE);
2732 } else {
2733 pr_err("prcmu: Unsupported chip version\n");
2734 BUG();
2735 }
Mattias Wallinfcbd4582010-12-02 16:20:42 +01002736
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002737 spin_lock_init(&mb0_transfer.lock);
2738 spin_lock_init(&mb0_transfer.dbb_irqs_lock);
2739 mutex_init(&mb0_transfer.ac_wake_lock);
2740 init_completion(&mb0_transfer.ac_wake_work);
Martin Perssone0befb22010-12-08 15:13:28 +01002741 mutex_init(&mb1_transfer.lock);
2742 init_completion(&mb1_transfer.work);
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +01002743 mb1_transfer.ape_opp = APE_NO_CHANGE;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002744 mutex_init(&mb2_transfer.lock);
2745 init_completion(&mb2_transfer.work);
2746 spin_lock_init(&mb2_transfer.auto_pm_lock);
2747 spin_lock_init(&mb3_transfer.lock);
2748 mutex_init(&mb3_transfer.sysclk_lock);
2749 init_completion(&mb3_transfer.sysclk_work);
2750 mutex_init(&mb4_transfer.lock);
2751 init_completion(&mb4_transfer.work);
Linus Walleije3726fc2010-08-19 12:36:01 +01002752 mutex_init(&mb5_transfer.lock);
2753 init_completion(&mb5_transfer.work);
2754
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02002755 INIT_WORK(&mb0_transfer.mask_work, prcmu_mask_work);
Linus Walleije3726fc2010-08-19 12:36:01 +01002756
Michel Jaouen804971e2012-08-31 14:21:30 +02002757 compute_armss_rate();
Linus Walleije3726fc2010-08-19 12:36:01 +01002758}
2759
Mattias Nilsson05089012012-01-13 16:20:20 +01002760static void __init init_prcm_registers(void)
Mattias Nilssond65e12d2011-08-12 10:27:50 +02002761{
2762 u32 val;
2763
2764 val = readl(PRCM_A9PL_FORCE_CLKEN);
2765 val &= ~(PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN |
2766 PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN);
2767 writel(val, (PRCM_A9PL_FORCE_CLKEN));
2768}
2769
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002770/*
2771 * Power domain switches (ePODs) modeled as regulators for the DB8500 SoC
2772 */
2773static struct regulator_consumer_supply db8500_vape_consumers[] = {
2774 REGULATOR_SUPPLY("v-ape", NULL),
2775 REGULATOR_SUPPLY("v-i2c", "nmk-i2c.0"),
2776 REGULATOR_SUPPLY("v-i2c", "nmk-i2c.1"),
2777 REGULATOR_SUPPLY("v-i2c", "nmk-i2c.2"),
2778 REGULATOR_SUPPLY("v-i2c", "nmk-i2c.3"),
Lee Jonesae840632012-05-04 19:23:20 +01002779 REGULATOR_SUPPLY("v-i2c", "nmk-i2c.4"),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002780 /* "v-mmc" changed to "vcore" in the mainline kernel */
2781 REGULATOR_SUPPLY("vcore", "sdi0"),
2782 REGULATOR_SUPPLY("vcore", "sdi1"),
2783 REGULATOR_SUPPLY("vcore", "sdi2"),
2784 REGULATOR_SUPPLY("vcore", "sdi3"),
2785 REGULATOR_SUPPLY("vcore", "sdi4"),
2786 REGULATOR_SUPPLY("v-dma", "dma40.0"),
2787 REGULATOR_SUPPLY("v-ape", "ab8500-usb.0"),
2788 /* "v-uart" changed to "vcore" in the mainline kernel */
2789 REGULATOR_SUPPLY("vcore", "uart0"),
2790 REGULATOR_SUPPLY("vcore", "uart1"),
2791 REGULATOR_SUPPLY("vcore", "uart2"),
2792 REGULATOR_SUPPLY("v-ape", "nmk-ske-keypad.0"),
Bengt Jonsson992b1332012-01-13 16:20:36 +01002793 REGULATOR_SUPPLY("v-hsi", "ste_hsi.0"),
Lee Jonesbc367482012-05-03 11:23:47 +01002794 REGULATOR_SUPPLY("vddvario", "smsc911x.0"),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002795};
2796
2797static struct regulator_consumer_supply db8500_vsmps2_consumers[] = {
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002798 REGULATOR_SUPPLY("musb_1v8", "ab8500-usb.0"),
2799 /* AV8100 regulator */
2800 REGULATOR_SUPPLY("hdmi_1v8", "0-0070"),
2801};
2802
2803static struct regulator_consumer_supply db8500_b2r2_mcde_consumers[] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002804 REGULATOR_SUPPLY("vsupply", "b2r2_bus"),
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002805 REGULATOR_SUPPLY("vsupply", "mcde"),
2806};
2807
2808/* SVA MMDSP regulator switch */
2809static struct regulator_consumer_supply db8500_svammdsp_consumers[] = {
2810 REGULATOR_SUPPLY("sva-mmdsp", "cm_control"),
2811};
2812
2813/* SVA pipe regulator switch */
2814static struct regulator_consumer_supply db8500_svapipe_consumers[] = {
2815 REGULATOR_SUPPLY("sva-pipe", "cm_control"),
2816};
2817
2818/* SIA MMDSP regulator switch */
2819static struct regulator_consumer_supply db8500_siammdsp_consumers[] = {
2820 REGULATOR_SUPPLY("sia-mmdsp", "cm_control"),
2821};
2822
2823/* SIA pipe regulator switch */
2824static struct regulator_consumer_supply db8500_siapipe_consumers[] = {
2825 REGULATOR_SUPPLY("sia-pipe", "cm_control"),
2826};
2827
2828static struct regulator_consumer_supply db8500_sga_consumers[] = {
2829 REGULATOR_SUPPLY("v-mali", NULL),
2830};
2831
2832/* ESRAM1 and 2 regulator switch */
2833static struct regulator_consumer_supply db8500_esram12_consumers[] = {
2834 REGULATOR_SUPPLY("esram12", "cm_control"),
2835};
2836
2837/* ESRAM3 and 4 regulator switch */
2838static struct regulator_consumer_supply db8500_esram34_consumers[] = {
2839 REGULATOR_SUPPLY("v-esram34", "mcde"),
2840 REGULATOR_SUPPLY("esram34", "cm_control"),
Bengt Jonsson992b1332012-01-13 16:20:36 +01002841 REGULATOR_SUPPLY("lcla_esram", "dma40.0"),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002842};
2843
2844static struct regulator_init_data db8500_regulators[DB8500_NUM_REGULATORS] = {
2845 [DB8500_REGULATOR_VAPE] = {
2846 .constraints = {
2847 .name = "db8500-vape",
2848 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
Mark Brown1e458602012-04-13 13:11:50 +01002849 .always_on = true,
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002850 },
2851 .consumer_supplies = db8500_vape_consumers,
2852 .num_consumer_supplies = ARRAY_SIZE(db8500_vape_consumers),
2853 },
2854 [DB8500_REGULATOR_VARM] = {
2855 .constraints = {
2856 .name = "db8500-varm",
2857 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2858 },
2859 },
2860 [DB8500_REGULATOR_VMODEM] = {
2861 .constraints = {
2862 .name = "db8500-vmodem",
2863 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2864 },
2865 },
2866 [DB8500_REGULATOR_VPLL] = {
2867 .constraints = {
2868 .name = "db8500-vpll",
2869 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2870 },
2871 },
2872 [DB8500_REGULATOR_VSMPS1] = {
2873 .constraints = {
2874 .name = "db8500-vsmps1",
2875 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2876 },
2877 },
2878 [DB8500_REGULATOR_VSMPS2] = {
2879 .constraints = {
2880 .name = "db8500-vsmps2",
2881 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2882 },
2883 .consumer_supplies = db8500_vsmps2_consumers,
2884 .num_consumer_supplies = ARRAY_SIZE(db8500_vsmps2_consumers),
2885 },
2886 [DB8500_REGULATOR_VSMPS3] = {
2887 .constraints = {
2888 .name = "db8500-vsmps3",
2889 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2890 },
2891 },
2892 [DB8500_REGULATOR_VRF1] = {
2893 .constraints = {
2894 .name = "db8500-vrf1",
2895 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2896 },
2897 },
2898 [DB8500_REGULATOR_SWITCH_SVAMMDSP] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002899 /* dependency to u8500-vape is handled outside regulator framework */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002900 .constraints = {
2901 .name = "db8500-sva-mmdsp",
2902 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2903 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002904 .consumer_supplies = db8500_svammdsp_consumers,
2905 .num_consumer_supplies = ARRAY_SIZE(db8500_svammdsp_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002906 },
2907 [DB8500_REGULATOR_SWITCH_SVAMMDSPRET] = {
2908 .constraints = {
2909 /* "ret" means "retention" */
2910 .name = "db8500-sva-mmdsp-ret",
2911 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2912 },
2913 },
2914 [DB8500_REGULATOR_SWITCH_SVAPIPE] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002915 /* dependency to u8500-vape is handled outside regulator framework */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002916 .constraints = {
2917 .name = "db8500-sva-pipe",
2918 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2919 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002920 .consumer_supplies = db8500_svapipe_consumers,
2921 .num_consumer_supplies = ARRAY_SIZE(db8500_svapipe_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002922 },
2923 [DB8500_REGULATOR_SWITCH_SIAMMDSP] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002924 /* dependency to u8500-vape is handled outside regulator framework */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002925 .constraints = {
2926 .name = "db8500-sia-mmdsp",
2927 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2928 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002929 .consumer_supplies = db8500_siammdsp_consumers,
2930 .num_consumer_supplies = ARRAY_SIZE(db8500_siammdsp_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002931 },
2932 [DB8500_REGULATOR_SWITCH_SIAMMDSPRET] = {
2933 .constraints = {
2934 .name = "db8500-sia-mmdsp-ret",
2935 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2936 },
2937 },
2938 [DB8500_REGULATOR_SWITCH_SIAPIPE] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002939 /* dependency to u8500-vape is handled outside regulator framework */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002940 .constraints = {
2941 .name = "db8500-sia-pipe",
2942 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2943 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002944 .consumer_supplies = db8500_siapipe_consumers,
2945 .num_consumer_supplies = ARRAY_SIZE(db8500_siapipe_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002946 },
2947 [DB8500_REGULATOR_SWITCH_SGA] = {
2948 .supply_regulator = "db8500-vape",
2949 .constraints = {
2950 .name = "db8500-sga",
2951 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2952 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002953 .consumer_supplies = db8500_sga_consumers,
2954 .num_consumer_supplies = ARRAY_SIZE(db8500_sga_consumers),
2955
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002956 },
2957 [DB8500_REGULATOR_SWITCH_B2R2_MCDE] = {
2958 .supply_regulator = "db8500-vape",
2959 .constraints = {
2960 .name = "db8500-b2r2-mcde",
2961 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2962 },
2963 .consumer_supplies = db8500_b2r2_mcde_consumers,
2964 .num_consumer_supplies = ARRAY_SIZE(db8500_b2r2_mcde_consumers),
2965 },
2966 [DB8500_REGULATOR_SWITCH_ESRAM12] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002967 /*
2968 * esram12 is set in retention and supplied by Vsafe when Vape is off,
2969 * no need to hold Vape
2970 */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002971 .constraints = {
2972 .name = "db8500-esram12",
2973 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2974 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002975 .consumer_supplies = db8500_esram12_consumers,
2976 .num_consumer_supplies = ARRAY_SIZE(db8500_esram12_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002977 },
2978 [DB8500_REGULATOR_SWITCH_ESRAM12RET] = {
2979 .constraints = {
2980 .name = "db8500-esram12-ret",
2981 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2982 },
2983 },
2984 [DB8500_REGULATOR_SWITCH_ESRAM34] = {
Bengt Jonsson992b1332012-01-13 16:20:36 +01002985 /*
2986 * esram34 is set in retention and supplied by Vsafe when Vape is off,
2987 * no need to hold Vape
2988 */
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002989 .constraints = {
2990 .name = "db8500-esram34",
2991 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
2992 },
Bengt Jonsson624e87c2011-08-12 10:29:02 +02002993 .consumer_supplies = db8500_esram34_consumers,
2994 .num_consumer_supplies = ARRAY_SIZE(db8500_esram34_consumers),
Bengt Jonsson1032fbf2011-04-01 14:43:33 +02002995 },
2996 [DB8500_REGULATOR_SWITCH_ESRAM34RET] = {
2997 .constraints = {
2998 .name = "db8500-esram34-ret",
2999 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
3000 },
3001 },
3002};
3003
Lee Jones6d11d132012-06-29 17:13:35 +02003004static struct resource ab8500_resources[] = {
3005 [0] = {
3006 .start = IRQ_DB8500_AB8500,
3007 .end = IRQ_DB8500_AB8500,
3008 .flags = IORESOURCE_IRQ
3009 }
3010};
3011
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003012static struct mfd_cell db8500_prcmu_devs[] = {
3013 {
3014 .name = "db8500-prcmu-regulators",
Lee Jones5d90322b2012-06-20 13:56:41 +01003015 .of_compatible = "stericsson,db8500-prcmu-regulator",
Mattias Wallin1ed78912011-05-27 11:49:43 +02003016 .platform_data = &db8500_regulators,
3017 .pdata_size = sizeof(db8500_regulators),
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003018 },
3019 {
3020 .name = "cpufreq-u8500",
Lee Jones5d90322b2012-06-20 13:56:41 +01003021 .of_compatible = "stericsson,cpufreq-u8500",
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003022 },
Lee Jones6d11d132012-06-29 17:13:35 +02003023 {
3024 .name = "ab8500-core",
3025 .of_compatible = "stericsson,ab8500",
3026 .num_resources = ARRAY_SIZE(ab8500_resources),
3027 .resources = ab8500_resources,
3028 .id = AB8500_VERSION_AB8500,
3029 },
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003030};
3031
3032/**
3033 * prcmu_fw_init - arch init call for the Linux PRCMU fw init logic
3034 *
3035 */
Lee Jones9fc63f62012-04-19 21:36:41 +01003036static int __devinit db8500_prcmu_probe(struct platform_device *pdev)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003037{
Lee Jones3a8e39c2012-07-06 12:46:23 +02003038 struct ab8500_platform_data *ab8500_platdata = pdev->dev.platform_data;
Lee Jonesca7edd12012-05-09 17:19:25 +02003039 struct device_node *np = pdev->dev.of_node;
Lee Jones3a8e39c2012-07-06 12:46:23 +02003040 int irq = 0, err = 0, i;
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003041
3042 if (ux500_is_svp())
3043 return -ENODEV;
3044
Mattias Nilsson05089012012-01-13 16:20:20 +01003045 init_prcm_registers();
Mattias Nilssond65e12d2011-08-12 10:27:50 +02003046
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003047 /* Clean up the mailbox interrupts after pre-kernel code. */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +02003048 writel(ALL_MBOX_BITS, PRCM_ARM_IT1_CLR);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003049
Lee Jonesca7edd12012-05-09 17:19:25 +02003050 if (np)
3051 irq = platform_get_irq(pdev, 0);
3052
3053 if (!np || irq <= 0)
3054 irq = IRQ_DB8500_PRCMU1;
3055
3056 err = request_threaded_irq(irq, prcmu_irq_handler,
3057 prcmu_irq_thread_fn, IRQF_NO_SUSPEND, "prcmu", NULL);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003058 if (err < 0) {
3059 pr_err("prcmu: Failed to allocate IRQ_DB8500_PRCMU1.\n");
3060 err = -EBUSY;
3061 goto no_irq_return;
3062 }
3063
Lee Jonesf3f1f0a2012-09-24 09:11:46 +01003064 db8500_irq_init(np);
3065
Lee Jones3a8e39c2012-07-06 12:46:23 +02003066 for (i = 0; i < ARRAY_SIZE(db8500_prcmu_devs); i++) {
3067 if (!strcmp(db8500_prcmu_devs[i].name, "ab8500-core")) {
3068 db8500_prcmu_devs[i].platform_data = ab8500_platdata;
Lee Jones3c1534c2012-07-27 13:38:50 +01003069 db8500_prcmu_devs[i].pdata_size = sizeof(struct ab8500_platform_data);
Lee Jones3a8e39c2012-07-06 12:46:23 +02003070 }
3071 }
3072
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003073 if (cpu_is_u8500v20_or_later())
3074 prcmu_config_esram0_deep_sleep(ESRAM0_DEEP_SLEEP_STATE_RET);
3075
Lee Jones5d90322b2012-06-20 13:56:41 +01003076 err = mfd_add_devices(&pdev->dev, 0, db8500_prcmu_devs,
Mark Brown55692af2012-09-11 15:16:36 +08003077 ARRAY_SIZE(db8500_prcmu_devs), NULL, 0, NULL);
Lee Jones5d90322b2012-06-20 13:56:41 +01003078 if (err) {
3079 pr_err("prcmu: Failed to add subdevices\n");
3080 return err;
Lee Jonesca7edd12012-05-09 17:19:25 +02003081 }
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003082
Lee Jonesca7edd12012-05-09 17:19:25 +02003083 pr_info("DB8500 PRCMU initialized\n");
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003084
3085no_irq_return:
3086 return err;
3087}
Lee Jones3c144762012-06-29 15:41:38 +02003088static const struct of_device_id db8500_prcmu_match[] = {
3089 { .compatible = "stericsson,db8500-prcmu"},
3090 { },
3091};
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003092
3093static struct platform_driver db8500_prcmu_driver = {
3094 .driver = {
3095 .name = "db8500-prcmu",
3096 .owner = THIS_MODULE,
Lee Jones3c144762012-06-29 15:41:38 +02003097 .of_match_table = db8500_prcmu_match,
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003098 },
Lee Jones9fc63f62012-04-19 21:36:41 +01003099 .probe = db8500_prcmu_probe,
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003100};
3101
3102static int __init db8500_prcmu_init(void)
3103{
Lee Jones9fc63f62012-04-19 21:36:41 +01003104 return platform_driver_register(&db8500_prcmu_driver);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003105}
3106
Lee Jonesa661aca2012-06-11 16:24:59 +01003107core_initcall(db8500_prcmu_init);
Mattias Nilsson3df57bc2011-05-16 00:15:05 +02003108
3109MODULE_AUTHOR("Mattias Nilsson <mattias.i.nilsson@stericsson.com>");
3110MODULE_DESCRIPTION("DB8500 PRCM Unit driver");
3111MODULE_LICENSE("GPL v2");