blob: 03d9bc6e69dfafddda8dc2f39b10953ad00fc6af [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
32 *
Daniel Drake541134c2005-07-03 13:44:39 +010033 * 0.08
34 * - Added support for MCP51 and MCP55.
35 *
36 * 0.07
37 * - Added support for RAID class code.
38 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * 0.06
40 * - Added generic SATA support by using a pci_device_id that filters on
41 * the IDE storage class code.
42 *
43 * 0.03
44 * - Fixed a bug where the hotplug handlers for non-CK804/MCP04 were using
45 * mmio_base, which is only set for the CK804/MCP04 case.
46 *
47 * 0.02
48 * - Added support for CK804 SATA controller.
49 *
50 * 0.01
51 * - Initial revision.
52 */
53
54#include <linux/config.h>
55#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
62#include "scsi.h"
63#include <scsi/scsi_host.h>
64#include <linux/libata.h>
65
66#define DRV_NAME "sata_nv"
Daniel Drake541134c2005-07-03 13:44:39 +010067#define DRV_VERSION "0.8"
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#define NV_PORTS 2
70#define NV_PIO_MASK 0x1f
71#define NV_MWDMA_MASK 0x07
72#define NV_UDMA_MASK 0x7f
73#define NV_PORT0_SCR_REG_OFFSET 0x00
74#define NV_PORT1_SCR_REG_OFFSET 0x40
75
76#define NV_INT_STATUS 0x10
77#define NV_INT_STATUS_CK804 0x440
78#define NV_INT_STATUS_PDEV_INT 0x01
79#define NV_INT_STATUS_PDEV_PM 0x02
80#define NV_INT_STATUS_PDEV_ADDED 0x04
81#define NV_INT_STATUS_PDEV_REMOVED 0x08
82#define NV_INT_STATUS_SDEV_INT 0x10
83#define NV_INT_STATUS_SDEV_PM 0x20
84#define NV_INT_STATUS_SDEV_ADDED 0x40
85#define NV_INT_STATUS_SDEV_REMOVED 0x80
86#define NV_INT_STATUS_PDEV_HOTPLUG (NV_INT_STATUS_PDEV_ADDED | \
87 NV_INT_STATUS_PDEV_REMOVED)
88#define NV_INT_STATUS_SDEV_HOTPLUG (NV_INT_STATUS_SDEV_ADDED | \
89 NV_INT_STATUS_SDEV_REMOVED)
90#define NV_INT_STATUS_HOTPLUG (NV_INT_STATUS_PDEV_HOTPLUG | \
91 NV_INT_STATUS_SDEV_HOTPLUG)
92
93#define NV_INT_ENABLE 0x11
94#define NV_INT_ENABLE_CK804 0x441
95#define NV_INT_ENABLE_PDEV_MASK 0x01
96#define NV_INT_ENABLE_PDEV_PM 0x02
97#define NV_INT_ENABLE_PDEV_ADDED 0x04
98#define NV_INT_ENABLE_PDEV_REMOVED 0x08
99#define NV_INT_ENABLE_SDEV_MASK 0x10
100#define NV_INT_ENABLE_SDEV_PM 0x20
101#define NV_INT_ENABLE_SDEV_ADDED 0x40
102#define NV_INT_ENABLE_SDEV_REMOVED 0x80
103#define NV_INT_ENABLE_PDEV_HOTPLUG (NV_INT_ENABLE_PDEV_ADDED | \
104 NV_INT_ENABLE_PDEV_REMOVED)
105#define NV_INT_ENABLE_SDEV_HOTPLUG (NV_INT_ENABLE_SDEV_ADDED | \
106 NV_INT_ENABLE_SDEV_REMOVED)
107#define NV_INT_ENABLE_HOTPLUG (NV_INT_ENABLE_PDEV_HOTPLUG | \
108 NV_INT_ENABLE_SDEV_HOTPLUG)
109
110#define NV_INT_CONFIG 0x12
111#define NV_INT_CONFIG_METHD 0x01 // 0 = INT, 1 = SMI
112
113// For PCI config register 20
114#define NV_MCP_SATA_CFG_20 0x50
115#define NV_MCP_SATA_CFG_20_SATA_SPACE_EN 0x04
116
117static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
118static irqreturn_t nv_interrupt (int irq, void *dev_instance,
119 struct pt_regs *regs);
120static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
121static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
122static void nv_host_stop (struct ata_host_set *host_set);
123static void nv_enable_hotplug(struct ata_probe_ent *probe_ent);
124static void nv_disable_hotplug(struct ata_host_set *host_set);
125static void nv_check_hotplug(struct ata_host_set *host_set);
126static void nv_enable_hotplug_ck804(struct ata_probe_ent *probe_ent);
127static void nv_disable_hotplug_ck804(struct ata_host_set *host_set);
128static void nv_check_hotplug_ck804(struct ata_host_set *host_set);
129
130enum nv_host_type
131{
132 GENERIC,
133 NFORCE2,
134 NFORCE3,
Daniel Drake541134c2005-07-03 13:44:39 +0100135 CK804,
136 MCP51,
137 MCP55
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138};
139
140static struct pci_device_id nv_pci_tbl[] = {
141 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE2 },
143 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA,
144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
145 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2,
146 PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
147 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA,
148 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
149 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2,
150 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
151 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA,
152 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
153 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2,
154 PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
Daniel Drake541134c2005-07-03 13:44:39 +0100155 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA,
156 PCI_ANY_ID, PCI_ANY_ID, 0, 0, MCP51 },
157 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2,
158 PCI_ANY_ID, PCI_ANY_ID, 0, 0, MCP51 },
159 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA,
160 PCI_ANY_ID, PCI_ANY_ID, 0, 0, MCP55 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
162 PCI_ANY_ID, PCI_ANY_ID,
163 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100164 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
165 PCI_ANY_ID, PCI_ANY_ID,
166 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 { 0, } /* terminate list */
168};
169
170#define NV_HOST_FLAGS_SCR_MMIO 0x00000001
171
172struct nv_host_desc
173{
174 enum nv_host_type host_type;
175 void (*enable_hotplug)(struct ata_probe_ent *probe_ent);
176 void (*disable_hotplug)(struct ata_host_set *host_set);
177 void (*check_hotplug)(struct ata_host_set *host_set);
178
179};
180static struct nv_host_desc nv_device_tbl[] = {
181 {
182 .host_type = GENERIC,
183 .enable_hotplug = NULL,
184 .disable_hotplug= NULL,
185 .check_hotplug = NULL,
186 },
187 {
188 .host_type = NFORCE2,
189 .enable_hotplug = nv_enable_hotplug,
190 .disable_hotplug= nv_disable_hotplug,
191 .check_hotplug = nv_check_hotplug,
192 },
193 {
194 .host_type = NFORCE3,
195 .enable_hotplug = nv_enable_hotplug,
196 .disable_hotplug= nv_disable_hotplug,
197 .check_hotplug = nv_check_hotplug,
198 },
199 { .host_type = CK804,
200 .enable_hotplug = nv_enable_hotplug_ck804,
201 .disable_hotplug= nv_disable_hotplug_ck804,
202 .check_hotplug = nv_check_hotplug_ck804,
203 },
204};
205
206struct nv_host
207{
208 struct nv_host_desc *host_desc;
209 unsigned long host_flags;
210};
211
212static struct pci_driver nv_pci_driver = {
213 .name = DRV_NAME,
214 .id_table = nv_pci_tbl,
215 .probe = nv_init_one,
216 .remove = ata_pci_remove_one,
217};
218
219static Scsi_Host_Template nv_sht = {
220 .module = THIS_MODULE,
221 .name = DRV_NAME,
222 .ioctl = ata_scsi_ioctl,
223 .queuecommand = ata_scsi_queuecmd,
224 .eh_strategy_handler = ata_scsi_error,
225 .can_queue = ATA_DEF_QUEUE,
226 .this_id = ATA_SHT_THIS_ID,
227 .sg_tablesize = LIBATA_MAX_PRD,
228 .max_sectors = ATA_MAX_SECTORS,
229 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
230 .emulated = ATA_SHT_EMULATED,
231 .use_clustering = ATA_SHT_USE_CLUSTERING,
232 .proc_name = DRV_NAME,
233 .dma_boundary = ATA_DMA_BOUNDARY,
234 .slave_configure = ata_scsi_slave_config,
235 .bios_param = ata_std_bios_param,
236 .ordered_flush = 1,
237};
238
239static struct ata_port_operations nv_ops = {
240 .port_disable = ata_port_disable,
241 .tf_load = ata_tf_load,
242 .tf_read = ata_tf_read,
243 .exec_command = ata_exec_command,
244 .check_status = ata_check_status,
245 .dev_select = ata_std_dev_select,
246 .phy_reset = sata_phy_reset,
247 .bmdma_setup = ata_bmdma_setup,
248 .bmdma_start = ata_bmdma_start,
249 .bmdma_stop = ata_bmdma_stop,
250 .bmdma_status = ata_bmdma_status,
251 .qc_prep = ata_qc_prep,
252 .qc_issue = ata_qc_issue_prot,
253 .eng_timeout = ata_eng_timeout,
254 .irq_handler = nv_interrupt,
255 .irq_clear = ata_bmdma_irq_clear,
256 .scr_read = nv_scr_read,
257 .scr_write = nv_scr_write,
258 .port_start = ata_port_start,
259 .port_stop = ata_port_stop,
260 .host_stop = nv_host_stop,
261};
262
263/* FIXME: The hardware provides the necessary SATA PHY controls
264 * to support ATA_FLAG_SATA_RESET. However, it is currently
265 * necessary to disable that flag, to solve misdetection problems.
266 * See http://bugme.osdl.org/show_bug.cgi?id=3352 for more info.
267 *
268 * This problem really needs to be investigated further. But in the
269 * meantime, we avoid ATA_FLAG_SATA_RESET to get people working.
270 */
271static struct ata_port_info nv_port_info = {
272 .sht = &nv_sht,
273 .host_flags = ATA_FLAG_SATA |
274 /* ATA_FLAG_SATA_RESET | */
275 ATA_FLAG_SRST |
276 ATA_FLAG_NO_LEGACY,
277 .pio_mask = NV_PIO_MASK,
278 .mwdma_mask = NV_MWDMA_MASK,
279 .udma_mask = NV_UDMA_MASK,
280 .port_ops = &nv_ops,
281};
282
283MODULE_AUTHOR("NVIDIA");
284MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
285MODULE_LICENSE("GPL");
286MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
287MODULE_VERSION(DRV_VERSION);
288
289static irqreturn_t nv_interrupt (int irq, void *dev_instance,
290 struct pt_regs *regs)
291{
292 struct ata_host_set *host_set = dev_instance;
293 struct nv_host *host = host_set->private_data;
294 unsigned int i;
295 unsigned int handled = 0;
296 unsigned long flags;
297
298 spin_lock_irqsave(&host_set->lock, flags);
299
300 for (i = 0; i < host_set->n_ports; i++) {
301 struct ata_port *ap;
302
303 ap = host_set->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +0900304 if (ap &&
305 !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 struct ata_queued_cmd *qc;
307
308 qc = ata_qc_from_tag(ap, ap->active_tag);
309 if (qc && (!(qc->tf.ctl & ATA_NIEN)))
310 handled += ata_host_intr(ap, qc);
311 }
312
313 }
314
315 if (host->host_desc->check_hotplug)
316 host->host_desc->check_hotplug(host_set);
317
318 spin_unlock_irqrestore(&host_set->lock, flags);
319
320 return IRQ_RETVAL(handled);
321}
322
323static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
324{
325 struct ata_host_set *host_set = ap->host_set;
326 struct nv_host *host = host_set->private_data;
327
328 if (sc_reg > SCR_CONTROL)
329 return 0xffffffffU;
330
331 if (host->host_flags & NV_HOST_FLAGS_SCR_MMIO)
332 return readl((void*)ap->ioaddr.scr_addr + (sc_reg * 4));
333 else
334 return inl(ap->ioaddr.scr_addr + (sc_reg * 4));
335}
336
337static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
338{
339 struct ata_host_set *host_set = ap->host_set;
340 struct nv_host *host = host_set->private_data;
341
342 if (sc_reg > SCR_CONTROL)
343 return;
344
345 if (host->host_flags & NV_HOST_FLAGS_SCR_MMIO)
346 writel(val, (void*)ap->ioaddr.scr_addr + (sc_reg * 4));
347 else
348 outl(val, ap->ioaddr.scr_addr + (sc_reg * 4));
349}
350
351static void nv_host_stop (struct ata_host_set *host_set)
352{
353 struct nv_host *host = host_set->private_data;
354
355 // Disable hotplug event interrupts.
356 if (host->host_desc->disable_hotplug)
357 host->host_desc->disable_hotplug(host_set);
358
359 kfree(host);
Jeff Garzikaa8f0dc2005-05-26 21:54:27 -0400360
361 ata_host_stop(host_set);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362}
363
364static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
365{
366 static int printed_version = 0;
367 struct nv_host *host;
368 struct ata_port_info *ppi;
369 struct ata_probe_ent *probe_ent;
370 int pci_dev_busy = 0;
371 int rc;
372 u32 bar;
373
374 // Make sure this is a SATA controller by counting the number of bars
375 // (NVIDIA SATA controllers will always have six bars). Otherwise,
376 // it's an IDE controller and we ignore it.
377 for (bar=0; bar<6; bar++)
378 if (pci_resource_start(pdev, bar) == 0)
379 return -ENODEV;
380
381 if (!printed_version++)
382 printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
383
384 rc = pci_enable_device(pdev);
385 if (rc)
386 goto err_out;
387
388 rc = pci_request_regions(pdev, DRV_NAME);
389 if (rc) {
390 pci_dev_busy = 1;
391 goto err_out_disable;
392 }
393
394 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
395 if (rc)
396 goto err_out_regions;
397 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
398 if (rc)
399 goto err_out_regions;
400
401 rc = -ENOMEM;
402
403 ppi = &nv_port_info;
404 probe_ent = ata_pci_init_native_mode(pdev, &ppi);
405 if (!probe_ent)
406 goto err_out_regions;
407
408 host = kmalloc(sizeof(struct nv_host), GFP_KERNEL);
409 if (!host)
410 goto err_out_free_ent;
411
412 memset(host, 0, sizeof(struct nv_host));
413 host->host_desc = &nv_device_tbl[ent->driver_data];
414
415 probe_ent->private_data = host;
416
417 if (pci_resource_flags(pdev, 5) & IORESOURCE_MEM)
418 host->host_flags |= NV_HOST_FLAGS_SCR_MMIO;
419
420 if (host->host_flags & NV_HOST_FLAGS_SCR_MMIO) {
421 unsigned long base;
422
423 probe_ent->mmio_base = ioremap(pci_resource_start(pdev, 5),
424 pci_resource_len(pdev, 5));
425 if (probe_ent->mmio_base == NULL) {
426 rc = -EIO;
427 goto err_out_free_host;
428 }
429
430 base = (unsigned long)probe_ent->mmio_base;
431
432 probe_ent->port[0].scr_addr =
433 base + NV_PORT0_SCR_REG_OFFSET;
434 probe_ent->port[1].scr_addr =
435 base + NV_PORT1_SCR_REG_OFFSET;
436 } else {
437
438 probe_ent->port[0].scr_addr =
439 pci_resource_start(pdev, 5) | NV_PORT0_SCR_REG_OFFSET;
440 probe_ent->port[1].scr_addr =
441 pci_resource_start(pdev, 5) | NV_PORT1_SCR_REG_OFFSET;
442 }
443
444 pci_set_master(pdev);
445
446 rc = ata_device_add(probe_ent);
447 if (rc != NV_PORTS)
448 goto err_out_iounmap;
449
450 // Enable hotplug event interrupts.
451 if (host->host_desc->enable_hotplug)
452 host->host_desc->enable_hotplug(probe_ent);
453
454 kfree(probe_ent);
455
456 return 0;
457
458err_out_iounmap:
459 if (host->host_flags & NV_HOST_FLAGS_SCR_MMIO)
460 iounmap(probe_ent->mmio_base);
461err_out_free_host:
462 kfree(host);
463err_out_free_ent:
464 kfree(probe_ent);
465err_out_regions:
466 pci_release_regions(pdev);
467err_out_disable:
468 if (!pci_dev_busy)
469 pci_disable_device(pdev);
470err_out:
471 return rc;
472}
473
474static void nv_enable_hotplug(struct ata_probe_ent *probe_ent)
475{
476 u8 intr_mask;
477
478 outb(NV_INT_STATUS_HOTPLUG,
479 probe_ent->port[0].scr_addr + NV_INT_STATUS);
480
481 intr_mask = inb(probe_ent->port[0].scr_addr + NV_INT_ENABLE);
482 intr_mask |= NV_INT_ENABLE_HOTPLUG;
483
484 outb(intr_mask, probe_ent->port[0].scr_addr + NV_INT_ENABLE);
485}
486
487static void nv_disable_hotplug(struct ata_host_set *host_set)
488{
489 u8 intr_mask;
490
491 intr_mask = inb(host_set->ports[0]->ioaddr.scr_addr + NV_INT_ENABLE);
492
493 intr_mask &= ~(NV_INT_ENABLE_HOTPLUG);
494
495 outb(intr_mask, host_set->ports[0]->ioaddr.scr_addr + NV_INT_ENABLE);
496}
497
498static void nv_check_hotplug(struct ata_host_set *host_set)
499{
500 u8 intr_status;
501
502 intr_status = inb(host_set->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
503
504 // Clear interrupt status.
505 outb(0xff, host_set->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
506
507 if (intr_status & NV_INT_STATUS_HOTPLUG) {
508 if (intr_status & NV_INT_STATUS_PDEV_ADDED)
509 printk(KERN_WARNING "nv_sata: "
510 "Primary device added\n");
511
512 if (intr_status & NV_INT_STATUS_PDEV_REMOVED)
513 printk(KERN_WARNING "nv_sata: "
514 "Primary device removed\n");
515
516 if (intr_status & NV_INT_STATUS_SDEV_ADDED)
517 printk(KERN_WARNING "nv_sata: "
518 "Secondary device added\n");
519
520 if (intr_status & NV_INT_STATUS_SDEV_REMOVED)
521 printk(KERN_WARNING "nv_sata: "
522 "Secondary device removed\n");
523 }
524}
525
526static void nv_enable_hotplug_ck804(struct ata_probe_ent *probe_ent)
527{
528 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
529 u8 intr_mask;
530 u8 regval;
531
532 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
533 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
534 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
535
536 writeb(NV_INT_STATUS_HOTPLUG, probe_ent->mmio_base + NV_INT_STATUS_CK804);
537
538 intr_mask = readb(probe_ent->mmio_base + NV_INT_ENABLE_CK804);
539 intr_mask |= NV_INT_ENABLE_HOTPLUG;
540
541 writeb(intr_mask, probe_ent->mmio_base + NV_INT_ENABLE_CK804);
542}
543
544static void nv_disable_hotplug_ck804(struct ata_host_set *host_set)
545{
546 struct pci_dev *pdev = to_pci_dev(host_set->dev);
547 u8 intr_mask;
548 u8 regval;
549
550 intr_mask = readb(host_set->mmio_base + NV_INT_ENABLE_CK804);
551
552 intr_mask &= ~(NV_INT_ENABLE_HOTPLUG);
553
554 writeb(intr_mask, host_set->mmio_base + NV_INT_ENABLE_CK804);
555
556 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
557 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
558 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
559}
560
561static void nv_check_hotplug_ck804(struct ata_host_set *host_set)
562{
563 u8 intr_status;
564
565 intr_status = readb(host_set->mmio_base + NV_INT_STATUS_CK804);
566
567 // Clear interrupt status.
568 writeb(0xff, host_set->mmio_base + NV_INT_STATUS_CK804);
569
570 if (intr_status & NV_INT_STATUS_HOTPLUG) {
571 if (intr_status & NV_INT_STATUS_PDEV_ADDED)
572 printk(KERN_WARNING "nv_sata: "
573 "Primary device added\n");
574
575 if (intr_status & NV_INT_STATUS_PDEV_REMOVED)
576 printk(KERN_WARNING "nv_sata: "
577 "Primary device removed\n");
578
579 if (intr_status & NV_INT_STATUS_SDEV_ADDED)
580 printk(KERN_WARNING "nv_sata: "
581 "Secondary device added\n");
582
583 if (intr_status & NV_INT_STATUS_SDEV_REMOVED)
584 printk(KERN_WARNING "nv_sata: "
585 "Secondary device removed\n");
586 }
587}
588
589static int __init nv_init(void)
590{
591 return pci_module_init(&nv_pci_driver);
592}
593
594static void __exit nv_exit(void)
595{
596 pci_unregister_driver(&nv_pci_driver);
597}
598
599module_init(nv_init);
600module_exit(nv_exit);