blob: 8a9cb9f3ed02a28008dc33c0037a0d8311ef6c0f [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
Rob Herringf4ffd5e2011-06-29 11:46:54 -050013#include <asm-generic/pci-bridge.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050014
Stephen Rothwell44ef3392007-12-10 14:33:21 +110015struct device_node;
16
Kumar Gala5531e412007-06-27 00:16:25 -050017/*
18 * Structure of a PCI controller (host bridge)
19 */
20struct pci_controller {
21 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050022 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110023#ifdef CONFIG_PPC64
24 int node;
25#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110026 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050027 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050028 struct device *parent;
29
30 int first_busno;
31 int last_busno;
32 int self_busno;
33
34 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110035#ifdef CONFIG_PPC64
36 void *io_base_alloc;
37#endif
Kumar Gala5531e412007-06-27 00:16:25 -050038 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110039 resource_size_t pci_io_size;
Kumar Gala5531e412007-06-27 00:16:25 -050040
41 /* Some machines (PReP) have a non 1:1 mapping of
42 * the PCI memory space in the CPU bus space
43 */
44 resource_size_t pci_mem_offset;
45
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +110046 /* Some machines have a special region to forward the ISA
47 * "memory" cycles such as VGA memory regions. Left to 0
48 * if unsupported
49 */
50 resource_size_t isa_mem_phys;
51 resource_size_t isa_mem_size;
52
Kumar Gala5531e412007-06-27 00:16:25 -050053 struct pci_ops *ops;
Stephen Rothwell70fbb932007-12-21 15:23:48 +110054 unsigned int __iomem *cfg_addr;
55 void __iomem *cfg_data;
Kumar Gala5531e412007-06-27 00:16:25 -050056
57 /*
58 * Used for variants of PCI indirect handling and possible quirks:
59 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
60 * EXT_REG - provides access to PCI-e extended registers
Lucas De Marchi25985ed2011-03-30 22:57:33 -030061 * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
Kumar Gala5531e412007-06-27 00:16:25 -050062 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
63 * to determine which bus number to match on when generating type0
64 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050065 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
66 * hanging if we don't have link and try to do config cycles to
67 * anything but the PHB. Only allow talking to the PHB if this is
68 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -050069 * BIG_ENDIAN - cfg_addr is a big endian register
Josh Boyer5ce4b592008-06-17 19:01:38 -040070 * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
71 * the PLB4. Effectively disable MRM commands by setting this.
Kumar Gala5531e412007-06-27 00:16:25 -050072 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +110073#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
74#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
75#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
76#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
77#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Josh Boyer5ce4b592008-06-17 19:01:38 -040078#define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
Kumar Gala5531e412007-06-27 00:16:25 -050079 u32 indirect_type;
Kumar Gala5531e412007-06-27 00:16:25 -050080 /* Currently, we limit ourselves to 1 IO range and 3 mem
81 * ranges since the common pci_bus structure can't handle more
82 */
83 struct resource io_resource;
84 struct resource mem_resources[3];
Kumar Gala5516b542007-06-27 01:17:57 -050085 int global_number; /* PCI domain number */
Becky Bruce89d93342009-04-20 11:26:48 -050086
87 resource_size_t dma_window_base_cur;
88 resource_size_t dma_window_size;
89
Stephen Rothwell72119912007-12-11 11:00:13 +110090#ifdef CONFIG_PPC64
91 unsigned long buid;
Stephen Rothwell72119912007-12-11 11:00:13 +110092
93 void *private_data;
94#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -050095};
96
Kumar Gala5531e412007-06-27 00:16:25 -050097/* These are used for config access before all the PCI probing
98 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +110099extern int early_read_config_byte(struct pci_controller *hose, int bus,
100 int dev_fn, int where, u8 *val);
101extern int early_read_config_word(struct pci_controller *hose, int bus,
102 int dev_fn, int where, u16 *val);
103extern int early_read_config_dword(struct pci_controller *hose, int bus,
104 int dev_fn, int where, u32 *val);
105extern int early_write_config_byte(struct pci_controller *hose, int bus,
106 int dev_fn, int where, u8 val);
107extern int early_write_config_word(struct pci_controller *hose, int bus,
108 int dev_fn, int where, u16 val);
109extern int early_write_config_dword(struct pci_controller *hose, int bus,
110 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500111
Kumar Gala38805e52007-07-10 23:37:45 -0500112extern int early_find_capability(struct pci_controller *hose, int bus,
113 int dev_fn, int cap);
114
Kumar Gala5531e412007-06-27 00:16:25 -0500115extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000116 resource_size_t cfg_addr,
117 resource_size_t cfg_data, u32 flags);
Kumar Gala89c2dd62009-08-25 16:20:45 +0000118
Kumar Gala89c2dd62009-08-25 16:20:45 +0000119static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
120{
121 return bus->sysdata;
122}
123
Grant Likelyb5d937d2011-02-04 11:24:11 -0700124#ifndef CONFIG_PPC64
125
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +0530126static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
127{
128 struct pci_controller *host;
129
130 if (bus->self)
131 return pci_device_to_OF_node(bus->self);
132 host = pci_bus_to_host(bus);
133 return host ? host->dn : NULL;
134}
135
Kumar Gala89c2dd62009-08-25 16:20:45 +0000136static inline int isa_vaddr_is_ioport(void __iomem *address)
137{
138 /* No specific ISA handling on ppc32 at this stage, it
139 * all goes through PCI
140 */
141 return 0;
142}
143
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100144#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146/*
Paul Mackerras16353172005-09-06 13:17:54 +1000147 * PCI stuff, for nodes representing PCI devices, pointed to
148 * by device_node->data.
149 */
Paul Mackerras16353172005-09-06 13:17:54 +1000150struct iommu_table;
151
152struct pci_dn {
Linas Vepstas7684b402005-11-03 18:55:19 -0600153 int busno; /* pci bus number */
Linas Vepstas7684b402005-11-03 18:55:19 -0600154 int devfn; /* pci device and function number */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100155
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000156 struct pci_controller *phb; /* for pci devices */
157 struct iommu_table *iommu_table; /* for phb's or bridges */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000158 struct device_node *node; /* back-pointer to the device_node */
159
160 int pci_ext_config_space; /* for pci devices */
161
162#ifdef CONFIG_EEH
Stephen Rothwellb6ed42a2007-12-21 15:49:11 +1100163 struct pci_dev *pcidev; /* back-pointer to the pci device */
Stephen Rothwell86bcab42007-12-21 15:48:18 +1100164 int class_code; /* pci device class */
Paul Mackerras16353172005-09-06 13:17:54 +1000165 int eeh_mode; /* See eeh.h for possible EEH_MODEs */
166 int eeh_config_addr;
Linas Vepstas25e591f2005-11-03 18:53:20 -0600167 int eeh_pe_config_addr; /* new-style partition endpoint address */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100168 int eeh_check_count; /* # times driver ignored error */
169 int eeh_freeze_count; /* # times this device froze up. */
170 int eeh_false_positives; /* # times this device reported #ff's */
Paul Mackerras16353172005-09-06 13:17:54 +1000171 u32 config_space[16]; /* saved PCI config space */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000172#endif
Paul Mackerras16353172005-09-06 13:17:54 +1000173};
174
175/* Get the pointer to a device_node's pci_dn */
176#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
177
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100178extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
Kumar Gala2eb4afb2009-04-30 09:26:21 +0000179extern void * update_dn_pci_info(struct device_node *dn, void *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Paul Mackerras16353172005-09-06 13:17:54 +1000181/* Get a device_node from a pci_dev. This code must be fast except
182 * in the case where the sysdata is incorrect and needs to be fixed
Grant Likelyb5d937d2011-02-04 11:24:11 -0700183 * up (this will only happen once). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
185{
Grant Likelyb5d937d2011-02-04 11:24:11 -0700186 return dev->dev.of_node ? dev->dev.of_node : fetch_dev_dn(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187}
188
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000189static inline int pci_device_from_OF_node(struct device_node *np,
190 u8 *bus, u8 *devfn)
191{
192 if (!PCI_DN(np))
193 return -ENODEV;
194 *bus = PCI_DN(np)->busno;
195 *devfn = PCI_DN(np)->devfn;
196 return 0;
197}
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
200{
201 if (bus->self)
202 return pci_device_to_OF_node(bus->self);
203 else
Grant Likelyb5d937d2011-02-04 11:24:11 -0700204 return bus->dev.of_node; /* Must be root bus (PHB) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600207/** Find the bus corresponding to the indicated device node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100208extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600209
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600210/** Remove all of the PCI devices under this bus */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100211extern void pcibios_remove_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600212
213/** Discover new pci devices under this bus, and add them */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100214extern void pcibios_add_pci_devices(struct pci_bus *bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100216
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000217extern void isa_bridge_find_early(struct pci_controller *hose);
218
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000219static inline int isa_vaddr_is_ioport(void __iomem *address)
220{
221 /* Check if address hits the reserved legacy IO range */
222 unsigned long ea = (unsigned long)address;
223 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
224}
225
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000226extern int pcibios_unmap_io_space(struct pci_bus *bus);
227extern int pcibios_map_io_space(struct pci_bus *bus);
228
Anton Blanchard357518f2006-06-10 20:53:06 +1000229#ifdef CONFIG_NUMA
230#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
231#else
232#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
233#endif
234
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100235#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500236
237/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100238extern struct pci_controller *pci_find_hose_for_OF_device(
239 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500240
241/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100242extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
243 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500244
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100245/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100246extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100247extern void pcibios_free_controller(struct pci_controller *phb);
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +0000248extern void pcibios_setup_phb_resources(struct pci_controller *hose);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100249
Kumar Gala5531e412007-06-27 00:16:25 -0500250#ifdef CONFIG_PCI
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000251extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500252#else
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000253static inline int pcibios_vaddr_is_ioport(void __iomem *address)
254{
255 return 0;
256}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100257#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500258
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100259#endif /* __KERNEL__ */
260#endif /* _ASM_POWERPC_PCI_BRIDGE_H */