blob: c294fbb523fce2dac76a70d9e5537a47fee40042 [file] [log] [blame]
Dong Aisheng2a24f2c2011-07-21 12:36:56 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/module.h>
20#include <linux/init.h>
Shawn Guo08641c72012-05-11 22:24:17 +080021#include <linux/of.h>
22#include <linux/of_device.h>
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080023#include <linux/platform_device.h>
24#include <linux/slab.h>
25#include <linux/dma-mapping.h>
26#include <linux/clk.h>
27#include <linux/delay.h>
Dong Aisheng76067542011-09-07 20:51:50 +080028#include <linux/time.h>
Huang Shijie39468602012-02-16 14:17:32 +080029#include <linux/fsl/mxs-dma.h>
Shawn Guof7558652012-05-06 23:00:50 +080030#include <linux/pinctrl/consumer.h>
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/soc.h>
Dong Aisheng76067542011-09-07 20:51:50 +080035#include <sound/saif.h>
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080036#include <asm/mach-types.h>
37#include <mach/hardware.h>
38#include <mach/mxs.h>
39
40#include "mxs-saif.h"
41
42static struct mxs_saif *mxs_saif[2];
43
Dong Aisheng76067542011-09-07 20:51:50 +080044/*
45 * SAIF is a little different with other normal SOC DAIs on clock using.
46 *
47 * For MXS, two SAIF modules are instantiated on-chip.
48 * Each SAIF has a set of clock pins and can be operating in master
49 * mode simultaneously if they are connected to different off-chip codecs.
50 * Also, one of the two SAIFs can master or drive the clock pins while the
51 * other SAIF, in slave mode, receives clocking from the master SAIF.
52 * This also means that both SAIFs must operate at the same sample rate.
53 *
54 * We abstract this as each saif has a master, the master could be
55 * himself or other saifs. In the generic saif driver, saif does not need
56 * to know the different clkmux. Saif only needs to know who is his master
57 * and operating his master to generate the proper clock rate for him.
58 * The master id is provided in mach-specific layer according to different
59 * clkmux setting.
60 */
61
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080062static int mxs_saif_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
63 int clk_id, unsigned int freq, int dir)
64{
65 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
66
67 switch (clk_id) {
68 case MXS_SAIF_MCLK:
69 saif->mclk = freq;
70 break;
71 default:
72 return -EINVAL;
73 }
74 return 0;
75}
76
77/*
Dong Aisheng76067542011-09-07 20:51:50 +080078 * Since SAIF may work on EXTMASTER mode, IOW, it's working BITCLK&LRCLK
79 * is provided by other SAIF, we provide a interface here to get its master
80 * from its master_id.
81 * Note that the master could be himself.
82 */
83static inline struct mxs_saif *mxs_saif_get_master(struct mxs_saif * saif)
84{
85 return mxs_saif[saif->master_id];
86}
87
88/*
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080089 * Set SAIF clock and MCLK
90 */
91static int mxs_saif_set_clk(struct mxs_saif *saif,
92 unsigned int mclk,
93 unsigned int rate)
94{
95 u32 scr;
96 int ret;
Dong Aisheng76067542011-09-07 20:51:50 +080097 struct mxs_saif *master_saif;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +080098
Dong Aisheng76067542011-09-07 20:51:50 +080099 dev_dbg(saif->dev, "mclk %d rate %d\n", mclk, rate);
100
101 /* Set master saif to generate proper clock */
102 master_saif = mxs_saif_get_master(saif);
103 if (!master_saif)
104 return -EINVAL;
105
106 dev_dbg(saif->dev, "master saif%d\n", master_saif->id);
107
108 /* Checking if can playback and capture simutaneously */
109 if (master_saif->ongoing && rate != master_saif->cur_rate) {
110 dev_err(saif->dev,
111 "can not change clock, master saif%d(rate %d) is ongoing\n",
112 master_saif->id, master_saif->cur_rate);
113 return -EINVAL;
114 }
115
116 scr = __raw_readl(master_saif->base + SAIF_CTRL);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800117 scr &= ~BM_SAIF_CTRL_BITCLK_MULT_RATE;
118 scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
119
120 /*
121 * Set SAIF clock
122 *
123 * The SAIF clock should be either 384*fs or 512*fs.
124 * If MCLK is used, the SAIF clk ratio need to match mclk ratio.
125 * For 32x mclk, set saif clk as 512*fs.
126 * For 48x mclk, set saif clk as 384*fs.
127 *
128 * If MCLK is not used, we just set saif clk to 512*fs.
129 */
Fabio Estevam6b35f922012-01-19 10:23:22 -0200130 clk_prepare_enable(master_saif->clk);
131
Dong Aisheng76067542011-09-07 20:51:50 +0800132 if (master_saif->mclk_in_use) {
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800133 if (mclk % 32 == 0) {
134 scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
Dong Aisheng76067542011-09-07 20:51:50 +0800135 ret = clk_set_rate(master_saif->clk, 512 * rate);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800136 } else if (mclk % 48 == 0) {
137 scr |= BM_SAIF_CTRL_BITCLK_BASE_RATE;
Dong Aisheng76067542011-09-07 20:51:50 +0800138 ret = clk_set_rate(master_saif->clk, 384 * rate);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800139 } else {
140 /* SAIF MCLK should be either 32x or 48x */
Fabio Estevam6b35f922012-01-19 10:23:22 -0200141 clk_disable_unprepare(master_saif->clk);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800142 return -EINVAL;
143 }
144 } else {
Dong Aisheng76067542011-09-07 20:51:50 +0800145 ret = clk_set_rate(master_saif->clk, 512 * rate);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800146 scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
147 }
148
Fabio Estevam6b35f922012-01-19 10:23:22 -0200149 clk_disable_unprepare(master_saif->clk);
150
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800151 if (ret)
152 return ret;
153
Dong Aisheng76067542011-09-07 20:51:50 +0800154 master_saif->cur_rate = rate;
155
156 if (!master_saif->mclk_in_use) {
157 __raw_writel(scr, master_saif->base + SAIF_CTRL);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800158 return 0;
159 }
160
161 /*
162 * Program the over-sample rate for MCLK output
163 *
164 * The available MCLK range is 32x, 48x... 512x. The rate
165 * could be from 8kHz to 192kH.
166 */
167 switch (mclk / rate) {
168 case 32:
169 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(4);
170 break;
171 case 64:
172 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
173 break;
174 case 128:
175 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
176 break;
177 case 256:
178 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
179 break;
180 case 512:
181 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
182 break;
183 case 48:
184 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
185 break;
186 case 96:
187 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
188 break;
189 case 192:
190 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
191 break;
192 case 384:
193 scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
194 break;
195 default:
196 return -EINVAL;
197 }
198
Dong Aisheng76067542011-09-07 20:51:50 +0800199 __raw_writel(scr, master_saif->base + SAIF_CTRL);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800200
201 return 0;
202}
203
204/*
205 * Put and disable MCLK.
206 */
207int mxs_saif_put_mclk(unsigned int saif_id)
208{
209 struct mxs_saif *saif = mxs_saif[saif_id];
210 u32 stat;
211
212 if (!saif)
213 return -EINVAL;
214
215 stat = __raw_readl(saif->base + SAIF_STAT);
216 if (stat & BM_SAIF_STAT_BUSY) {
217 dev_err(saif->dev, "error: busy\n");
218 return -EBUSY;
219 }
220
Shawn Guo67939b22011-12-20 14:15:44 +0800221 clk_disable_unprepare(saif->clk);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800222
223 /* disable MCLK output */
224 __raw_writel(BM_SAIF_CTRL_CLKGATE,
225 saif->base + SAIF_CTRL + MXS_SET_ADDR);
226 __raw_writel(BM_SAIF_CTRL_RUN,
227 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
228
229 saif->mclk_in_use = 0;
230 return 0;
231}
232
233/*
234 * Get MCLK and set clock rate, then enable it
235 *
236 * This interface is used for codecs who are using MCLK provided
237 * by saif.
238 */
239int mxs_saif_get_mclk(unsigned int saif_id, unsigned int mclk,
240 unsigned int rate)
241{
242 struct mxs_saif *saif = mxs_saif[saif_id];
243 u32 stat;
244 int ret;
Dong Aisheng76067542011-09-07 20:51:50 +0800245 struct mxs_saif *master_saif;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800246
247 if (!saif)
248 return -EINVAL;
249
Dong Aishengbbe8ff52011-08-21 23:45:40 +0800250 /* Clear Reset */
251 __raw_writel(BM_SAIF_CTRL_SFTRST,
252 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
253
254 /* FIXME: need clear clk gate for register r/w */
255 __raw_writel(BM_SAIF_CTRL_CLKGATE,
256 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
257
Dong Aisheng76067542011-09-07 20:51:50 +0800258 master_saif = mxs_saif_get_master(saif);
259 if (saif != master_saif) {
260 dev_err(saif->dev, "can not get mclk from a non-master saif\n");
261 return -EINVAL;
262 }
263
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800264 stat = __raw_readl(saif->base + SAIF_STAT);
265 if (stat & BM_SAIF_STAT_BUSY) {
266 dev_err(saif->dev, "error: busy\n");
267 return -EBUSY;
268 }
269
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800270 saif->mclk_in_use = 1;
271 ret = mxs_saif_set_clk(saif, mclk, rate);
272 if (ret)
273 return ret;
274
Shawn Guo67939b22011-12-20 14:15:44 +0800275 ret = clk_prepare_enable(saif->clk);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800276 if (ret)
277 return ret;
278
279 /* enable MCLK output */
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800280 __raw_writel(BM_SAIF_CTRL_RUN,
281 saif->base + SAIF_CTRL + MXS_SET_ADDR);
282
283 return 0;
284}
285
286/*
287 * SAIF DAI format configuration.
288 * Should only be called when port is inactive.
289 */
290static int mxs_saif_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
291{
292 u32 scr, stat;
293 u32 scr0;
294 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
295
296 stat = __raw_readl(saif->base + SAIF_STAT);
297 if (stat & BM_SAIF_STAT_BUSY) {
298 dev_err(cpu_dai->dev, "error: busy\n");
299 return -EBUSY;
300 }
301
302 scr0 = __raw_readl(saif->base + SAIF_CTRL);
303 scr0 = scr0 & ~BM_SAIF_CTRL_BITCLK_EDGE & ~BM_SAIF_CTRL_LRCLK_POLARITY \
304 & ~BM_SAIF_CTRL_JUSTIFY & ~BM_SAIF_CTRL_DELAY;
305 scr = 0;
306
307 /* DAI mode */
308 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
309 case SND_SOC_DAIFMT_I2S:
310 /* data frame low 1clk before data */
311 scr |= BM_SAIF_CTRL_DELAY;
312 scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
313 break;
314 case SND_SOC_DAIFMT_LEFT_J:
315 /* data frame high with data */
316 scr &= ~BM_SAIF_CTRL_DELAY;
317 scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
318 scr &= ~BM_SAIF_CTRL_JUSTIFY;
319 break;
320 default:
321 return -EINVAL;
322 }
323
324 /* DAI clock inversion */
325 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
326 case SND_SOC_DAIFMT_IB_IF:
327 scr |= BM_SAIF_CTRL_BITCLK_EDGE;
328 scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
329 break;
330 case SND_SOC_DAIFMT_IB_NF:
331 scr |= BM_SAIF_CTRL_BITCLK_EDGE;
332 scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
333 break;
334 case SND_SOC_DAIFMT_NB_IF:
335 scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
336 scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
337 break;
338 case SND_SOC_DAIFMT_NB_NF:
339 scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
340 scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
341 break;
342 }
343
344 /*
345 * Note: We simply just support master mode since SAIF TX can only
346 * work as master.
Dong Aisheng76067542011-09-07 20:51:50 +0800347 * Here the master is relative to codec side.
348 * Saif internally could be slave when working on EXTMASTER mode.
349 * We just hide this to machine driver.
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800350 */
351 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
352 case SND_SOC_DAIFMT_CBS_CFS:
Dong Aisheng76067542011-09-07 20:51:50 +0800353 if (saif->id == saif->master_id)
354 scr &= ~BM_SAIF_CTRL_SLAVE_MODE;
355 else
356 scr |= BM_SAIF_CTRL_SLAVE_MODE;
357
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800358 __raw_writel(scr | scr0, saif->base + SAIF_CTRL);
359 break;
360 default:
361 return -EINVAL;
362 }
363
364 return 0;
365}
366
367static int mxs_saif_startup(struct snd_pcm_substream *substream,
368 struct snd_soc_dai *cpu_dai)
369{
370 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
371 snd_soc_dai_set_dma_data(cpu_dai, substream, &saif->dma_param);
372
373 /* clear error status to 0 for each re-open */
374 saif->fifo_underrun = 0;
375 saif->fifo_overrun = 0;
376
377 /* Clear Reset for normal operations */
378 __raw_writel(BM_SAIF_CTRL_SFTRST,
379 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
380
Dong Aishengbbe8ff52011-08-21 23:45:40 +0800381 /* clear clock gate */
382 __raw_writel(BM_SAIF_CTRL_CLKGATE,
383 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
384
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800385 return 0;
386}
387
388/*
389 * Should only be called when port is inactive.
390 * although can be called multiple times by upper layers.
391 */
392static int mxs_saif_hw_params(struct snd_pcm_substream *substream,
393 struct snd_pcm_hw_params *params,
394 struct snd_soc_dai *cpu_dai)
395{
396 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
Dong Aishengc2e1d902012-07-20 17:20:24 +0800397 struct mxs_saif *master_saif;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800398 u32 scr, stat;
399 int ret;
400
Dong Aishengc2e1d902012-07-20 17:20:24 +0800401 master_saif = mxs_saif_get_master(saif);
402 if (!master_saif)
403 return -EINVAL;
404
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800405 /* mclk should already be set */
406 if (!saif->mclk && saif->mclk_in_use) {
407 dev_err(cpu_dai->dev, "set mclk first\n");
408 return -EINVAL;
409 }
410
411 stat = __raw_readl(saif->base + SAIF_STAT);
412 if (stat & BM_SAIF_STAT_BUSY) {
413 dev_err(cpu_dai->dev, "error: busy\n");
414 return -EBUSY;
415 }
416
417 /*
418 * Set saif clk based on sample rate.
419 * If mclk is used, we also set mclk, if not, saif->mclk is
420 * default 0, means not used.
421 */
422 ret = mxs_saif_set_clk(saif, saif->mclk, params_rate(params));
423 if (ret) {
424 dev_err(cpu_dai->dev, "unable to get proper clk\n");
425 return ret;
426 }
427
Dong Aishengc2e1d902012-07-20 17:20:24 +0800428 /* prepare clk in hw_param, enable in trigger */
429 clk_prepare(saif->clk);
Dong Aishengd0ba4c02012-07-20 17:20:25 +0800430 if (saif != master_saif) {
431 /*
432 * Set an initial clock rate for the saif internal logic to work
433 * properly. This is important when working in EXTMASTER mode
434 * that uses the other saif's BITCLK&LRCLK but it still needs a
435 * basic clock which should be fast enough for the internal
436 * logic.
437 */
438 clk_enable(saif->clk);
439 ret = clk_set_rate(saif->clk, 24000000);
440 clk_disable(saif->clk);
441 if (ret)
442 return ret;
443
Dong Aishengc2e1d902012-07-20 17:20:24 +0800444 clk_prepare(master_saif->clk);
Dong Aishengd0ba4c02012-07-20 17:20:25 +0800445 }
Dong Aishengc2e1d902012-07-20 17:20:24 +0800446
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800447 scr = __raw_readl(saif->base + SAIF_CTRL);
448
449 scr &= ~BM_SAIF_CTRL_WORD_LENGTH;
450 scr &= ~BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
451 switch (params_format(params)) {
452 case SNDRV_PCM_FORMAT_S16_LE:
453 scr |= BF_SAIF_CTRL_WORD_LENGTH(0);
454 break;
455 case SNDRV_PCM_FORMAT_S20_3LE:
456 scr |= BF_SAIF_CTRL_WORD_LENGTH(4);
457 scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
458 break;
459 case SNDRV_PCM_FORMAT_S24_LE:
460 scr |= BF_SAIF_CTRL_WORD_LENGTH(8);
461 scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
462 break;
463 default:
464 return -EINVAL;
465 }
466
467 /* Tx/Rx config */
468 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
469 /* enable TX mode */
470 scr &= ~BM_SAIF_CTRL_READ_MODE;
471 } else {
472 /* enable RX mode */
473 scr |= BM_SAIF_CTRL_READ_MODE;
474 }
475
476 __raw_writel(scr, saif->base + SAIF_CTRL);
477 return 0;
478}
479
480static int mxs_saif_prepare(struct snd_pcm_substream *substream,
481 struct snd_soc_dai *cpu_dai)
482{
483 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
484
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800485 /* enable FIFO error irqs */
486 __raw_writel(BM_SAIF_CTRL_FIFO_ERROR_IRQ_EN,
487 saif->base + SAIF_CTRL + MXS_SET_ADDR);
488
489 return 0;
490}
491
492static int mxs_saif_trigger(struct snd_pcm_substream *substream, int cmd,
493 struct snd_soc_dai *cpu_dai)
494{
495 struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
Dong Aisheng76067542011-09-07 20:51:50 +0800496 struct mxs_saif *master_saif;
497 u32 delay;
498
499 master_saif = mxs_saif_get_master(saif);
500 if (!master_saif)
501 return -EINVAL;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800502
503 switch (cmd) {
504 case SNDRV_PCM_TRIGGER_START:
505 case SNDRV_PCM_TRIGGER_RESUME:
506 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
507 dev_dbg(cpu_dai->dev, "start\n");
508
Dong Aisheng76067542011-09-07 20:51:50 +0800509 clk_enable(master_saif->clk);
510 if (!master_saif->mclk_in_use)
511 __raw_writel(BM_SAIF_CTRL_RUN,
512 master_saif->base + SAIF_CTRL + MXS_SET_ADDR);
513
514 /*
515 * If the saif's master is not himself, we also need to enable
516 * itself clk for its internal basic logic to work.
517 */
518 if (saif != master_saif) {
519 clk_enable(saif->clk);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800520 __raw_writel(BM_SAIF_CTRL_RUN,
521 saif->base + SAIF_CTRL + MXS_SET_ADDR);
Dong Aisheng76067542011-09-07 20:51:50 +0800522 }
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800523
524 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
525 /*
Fabio Estevamf55f1472012-11-01 15:57:11 -0200526 * write data to saif data register to trigger
527 * the transfer.
528 * For 24-bit format the 32-bit FIFO register stores
529 * only one channel, so we need to write twice.
530 * This is also safe for the other non 24-bit formats.
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800531 */
532 __raw_writel(0, saif->base + SAIF_DATA);
Fabio Estevamf55f1472012-11-01 15:57:11 -0200533 __raw_writel(0, saif->base + SAIF_DATA);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800534 } else {
535 /*
Fabio Estevamf55f1472012-11-01 15:57:11 -0200536 * read data from saif data register to trigger
537 * the receive.
538 * For 24-bit format the 32-bit FIFO register stores
539 * only one channel, so we need to read twice.
540 * This is also safe for the other non 24-bit formats.
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800541 */
542 __raw_readl(saif->base + SAIF_DATA);
Fabio Estevamf55f1472012-11-01 15:57:11 -0200543 __raw_readl(saif->base + SAIF_DATA);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800544 }
545
Dong Aisheng76067542011-09-07 20:51:50 +0800546 master_saif->ongoing = 1;
547
548 dev_dbg(saif->dev, "CTRL 0x%x STAT 0x%x\n",
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800549 __raw_readl(saif->base + SAIF_CTRL),
550 __raw_readl(saif->base + SAIF_STAT));
551
Dong Aisheng76067542011-09-07 20:51:50 +0800552 dev_dbg(master_saif->dev, "CTRL 0x%x STAT 0x%x\n",
553 __raw_readl(master_saif->base + SAIF_CTRL),
554 __raw_readl(master_saif->base + SAIF_STAT));
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800555 break;
556 case SNDRV_PCM_TRIGGER_SUSPEND:
557 case SNDRV_PCM_TRIGGER_STOP:
558 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
559 dev_dbg(cpu_dai->dev, "stop\n");
560
Dong Aisheng76067542011-09-07 20:51:50 +0800561 /* wait a while for the current sample to complete */
562 delay = USEC_PER_SEC / master_saif->cur_rate;
563
564 if (!master_saif->mclk_in_use) {
565 __raw_writel(BM_SAIF_CTRL_RUN,
566 master_saif->base + SAIF_CTRL + MXS_CLR_ADDR);
567 udelay(delay);
568 }
569 clk_disable(master_saif->clk);
570
571 if (saif != master_saif) {
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800572 __raw_writel(BM_SAIF_CTRL_RUN,
573 saif->base + SAIF_CTRL + MXS_CLR_ADDR);
Dong Aisheng76067542011-09-07 20:51:50 +0800574 udelay(delay);
575 clk_disable(saif->clk);
576 }
577
578 master_saif->ongoing = 0;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800579
580 break;
581 default:
582 return -EINVAL;
583 }
584
585 return 0;
586}
587
588#define MXS_SAIF_RATES SNDRV_PCM_RATE_8000_192000
589#define MXS_SAIF_FORMATS \
590 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
591 SNDRV_PCM_FMTBIT_S24_LE)
592
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100593static const struct snd_soc_dai_ops mxs_saif_dai_ops = {
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800594 .startup = mxs_saif_startup,
595 .trigger = mxs_saif_trigger,
596 .prepare = mxs_saif_prepare,
597 .hw_params = mxs_saif_hw_params,
598 .set_sysclk = mxs_saif_set_dai_sysclk,
599 .set_fmt = mxs_saif_set_dai_fmt,
600};
601
602static int mxs_saif_dai_probe(struct snd_soc_dai *dai)
603{
604 struct mxs_saif *saif = dev_get_drvdata(dai->dev);
605
606 snd_soc_dai_set_drvdata(dai, saif);
607
608 return 0;
609}
610
611static struct snd_soc_dai_driver mxs_saif_dai = {
612 .name = "mxs-saif",
613 .probe = mxs_saif_dai_probe,
614 .playback = {
615 .channels_min = 2,
616 .channels_max = 2,
617 .rates = MXS_SAIF_RATES,
618 .formats = MXS_SAIF_FORMATS,
619 },
620 .capture = {
621 .channels_min = 2,
622 .channels_max = 2,
623 .rates = MXS_SAIF_RATES,
624 .formats = MXS_SAIF_FORMATS,
625 },
626 .ops = &mxs_saif_dai_ops,
627};
628
629static irqreturn_t mxs_saif_irq(int irq, void *dev_id)
630{
631 struct mxs_saif *saif = dev_id;
632 unsigned int stat;
633
634 stat = __raw_readl(saif->base + SAIF_STAT);
635 if (!(stat & (BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ |
636 BM_SAIF_STAT_FIFO_OVERFLOW_IRQ)))
637 return IRQ_NONE;
638
639 if (stat & BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ) {
640 dev_dbg(saif->dev, "underrun!!! %d\n", ++saif->fifo_underrun);
641 __raw_writel(BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ,
642 saif->base + SAIF_STAT + MXS_CLR_ADDR);
643 }
644
645 if (stat & BM_SAIF_STAT_FIFO_OVERFLOW_IRQ) {
646 dev_dbg(saif->dev, "overrun!!! %d\n", ++saif->fifo_overrun);
647 __raw_writel(BM_SAIF_STAT_FIFO_OVERFLOW_IRQ,
648 saif->base + SAIF_STAT + MXS_CLR_ADDR);
649 }
650
651 dev_dbg(saif->dev, "SAIF_CTRL %x SAIF_STAT %x\n",
652 __raw_readl(saif->base + SAIF_CTRL),
653 __raw_readl(saif->base + SAIF_STAT));
654
655 return IRQ_HANDLED;
656}
657
Shawn Guo9d0403e2012-05-10 16:42:08 +0800658static int __devinit mxs_saif_probe(struct platform_device *pdev)
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800659{
Shawn Guo08641c72012-05-11 22:24:17 +0800660 struct device_node *np = pdev->dev.of_node;
Julia Lawall226d0f22011-10-18 17:06:39 +0200661 struct resource *iores, *dmares;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800662 struct mxs_saif *saif;
Dong Aisheng76067542011-09-07 20:51:50 +0800663 struct mxs_saif_platform_data *pdata;
Shawn Guof7558652012-05-06 23:00:50 +0800664 struct pinctrl *pinctrl;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800665 int ret = 0;
666
Shawn Guo08641c72012-05-11 22:24:17 +0800667
668 if (!np && pdev->id >= ARRAY_SIZE(mxs_saif))
Julia Lawall0bb98ba2011-08-21 13:18:45 +0200669 return -EINVAL;
670
Julia Lawall830eb872012-02-10 09:17:01 +0100671 saif = devm_kzalloc(&pdev->dev, sizeof(*saif), GFP_KERNEL);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800672 if (!saif)
673 return -ENOMEM;
674
Shawn Guo08641c72012-05-11 22:24:17 +0800675 if (np) {
676 struct device_node *master;
677 saif->id = of_alias_get_id(np, "saif");
678 if (saif->id < 0)
679 return saif->id;
680 /*
681 * If there is no "fsl,saif-master" phandle, it's a saif
682 * master. Otherwise, it's a slave and its phandle points
683 * to the master.
684 */
685 master = of_parse_phandle(np, "fsl,saif-master", 0);
686 if (!master) {
687 saif->master_id = saif->id;
688 } else {
689 saif->master_id = of_alias_get_id(master, "saif");
690 if (saif->master_id < 0)
691 return saif->master_id;
Dong Aisheng77882582011-11-22 23:52:21 +0800692 }
693 } else {
Shawn Guo08641c72012-05-11 22:24:17 +0800694 saif->id = pdev->id;
695 pdata = pdev->dev.platform_data;
696 if (pdata && !pdata->master_mode)
697 saif->master_id = pdata->master_id;
698 else
699 saif->master_id = saif->id;
Dong Aisheng76067542011-09-07 20:51:50 +0800700 }
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800701
Shawn Guo08641c72012-05-11 22:24:17 +0800702 if (saif->master_id < 0 || saif->master_id >= ARRAY_SIZE(mxs_saif)) {
703 dev_err(&pdev->dev, "get wrong master id\n");
704 return -EINVAL;
705 }
706
707 mxs_saif[saif->id] = saif;
708
Shawn Guof7558652012-05-06 23:00:50 +0800709 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
710 if (IS_ERR(pinctrl)) {
711 ret = PTR_ERR(pinctrl);
712 return ret;
713 }
714
Fabio Estevam730963f2012-08-07 01:29:43 -0300715 saif->clk = devm_clk_get(&pdev->dev, NULL);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800716 if (IS_ERR(saif->clk)) {
717 ret = PTR_ERR(saif->clk);
718 dev_err(&pdev->dev, "Cannot get the clock: %d\n",
719 ret);
Julia Lawall830eb872012-02-10 09:17:01 +0100720 return ret;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800721 }
722
Julia Lawall226d0f22011-10-18 17:06:39 +0200723 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800724
Julia Lawall830eb872012-02-10 09:17:01 +0100725 saif->base = devm_request_and_ioremap(&pdev->dev, iores);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800726 if (!saif->base) {
727 dev_err(&pdev->dev, "ioremap failed\n");
Fabio Estevam730963f2012-08-07 01:29:43 -0300728 return -ENODEV;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800729 }
730
Julia Lawall226d0f22011-10-18 17:06:39 +0200731 dmares = platform_get_resource(pdev, IORESOURCE_DMA, 0);
732 if (!dmares) {
Shawn Guo08641c72012-05-11 22:24:17 +0800733 /*
734 * TODO: This is a temporary solution and should be changed
735 * to use generic DMA binding later when the helplers get in.
736 */
737 ret = of_property_read_u32(np, "fsl,saif-dma-channel",
738 &saif->dma_param.chan_num);
739 if (ret) {
740 dev_err(&pdev->dev, "failed to get dma channel\n");
Fabio Estevam730963f2012-08-07 01:29:43 -0300741 return ret;
Shawn Guo08641c72012-05-11 22:24:17 +0800742 }
743 } else {
744 saif->dma_param.chan_num = dmares->start;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800745 }
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800746
747 saif->irq = platform_get_irq(pdev, 0);
748 if (saif->irq < 0) {
749 ret = saif->irq;
750 dev_err(&pdev->dev, "failed to get irq resource: %d\n",
751 ret);
Fabio Estevam730963f2012-08-07 01:29:43 -0300752 return ret;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800753 }
754
755 saif->dev = &pdev->dev;
Julia Lawall830eb872012-02-10 09:17:01 +0100756 ret = devm_request_irq(&pdev->dev, saif->irq, mxs_saif_irq, 0,
757 "mxs-saif", saif);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800758 if (ret) {
759 dev_err(&pdev->dev, "failed to request irq\n");
Fabio Estevam730963f2012-08-07 01:29:43 -0300760 return ret;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800761 }
762
763 saif->dma_param.chan_irq = platform_get_irq(pdev, 1);
764 if (saif->dma_param.chan_irq < 0) {
765 ret = saif->dma_param.chan_irq;
766 dev_err(&pdev->dev, "failed to get dma irq resource: %d\n",
767 ret);
Fabio Estevam730963f2012-08-07 01:29:43 -0300768 return ret;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800769 }
770
771 platform_set_drvdata(pdev, saif);
772
773 ret = snd_soc_register_dai(&pdev->dev, &mxs_saif_dai);
774 if (ret) {
775 dev_err(&pdev->dev, "register DAI failed\n");
Fabio Estevam730963f2012-08-07 01:29:43 -0300776 return ret;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800777 }
778
Shawn Guo4da3fe72012-05-11 22:24:16 +0800779 ret = mxs_pcm_platform_register(&pdev->dev);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800780 if (ret) {
Shawn Guo4da3fe72012-05-11 22:24:16 +0800781 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
782 goto failed_pdev_alloc;
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800783 }
784
785 return 0;
786
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800787failed_pdev_alloc:
788 snd_soc_unregister_dai(&pdev->dev);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800789
790 return ret;
791}
792
793static int __devexit mxs_saif_remove(struct platform_device *pdev)
794{
Shawn Guo4da3fe72012-05-11 22:24:16 +0800795 mxs_pcm_platform_unregister(&pdev->dev);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800796 snd_soc_unregister_dai(&pdev->dev);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800797
798 return 0;
799}
800
Shawn Guo08641c72012-05-11 22:24:17 +0800801static const struct of_device_id mxs_saif_dt_ids[] = {
802 { .compatible = "fsl,imx28-saif", },
803 { /* sentinel */ }
804};
805MODULE_DEVICE_TABLE(of, mxs_saif_dt_ids);
806
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800807static struct platform_driver mxs_saif_driver = {
808 .probe = mxs_saif_probe,
809 .remove = __devexit_p(mxs_saif_remove),
810
811 .driver = {
812 .name = "mxs-saif",
813 .owner = THIS_MODULE,
Shawn Guo08641c72012-05-11 22:24:17 +0800814 .of_match_table = mxs_saif_dt_ids,
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800815 },
816};
817
Axel Lin85aa0962011-11-24 14:21:29 +0800818module_platform_driver(mxs_saif_driver);
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800819
Dong Aisheng2a24f2c2011-07-21 12:36:56 +0800820MODULE_AUTHOR("Freescale Semiconductor, Inc.");
821MODULE_DESCRIPTION("MXS ASoC SAIF driver");
822MODULE_LICENSE("GPL");
Fabio Estevam9f4c3f12012-10-31 01:20:05 -0200823MODULE_ALIAS("platform:mxs-saif");