blob: 9dca23e4d6b0596fa6c1476a894b4a373e891abc [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050043#include <linux/of.h>
44#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053045
Tony Lindgrence491cf2009-10-20 09:40:47 -070046#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047
Jon Hunterb7b4ff72012-06-05 12:34:51 -050048static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053049static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010051
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053052/**
53 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
54 * @timer: timer pointer over which read operation to perform
55 * @reg: lowest byte holds the register offset
56 *
57 * The posted mode bit is encoded in reg. Note that in posted mode write
58 * pending bit must be checked. Otherwise a read of a non completed write
59 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030060 */
61static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010062{
Tony Lindgrenee17f112011-09-16 15:44:20 -070063 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
64 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070065}
66
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053067/**
68 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
69 * @timer: timer pointer over which write operation is to perform
70 * @reg: lowest byte holds the register offset
71 * @value: data to write into the register
72 *
73 * The posted mode bit is encoded in reg. Note that in posted mode the write
74 * pending bit must be checked. Otherwise a write on a register which has a
75 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030076 */
77static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
78 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070079{
Tony Lindgrenee17f112011-09-16 15:44:20 -070080 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
81 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010082}
83
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053084static void omap_timer_restore_context(struct omap_dm_timer *timer)
85{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080086 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087 __raw_writel(timer->context.tistat, timer->sys_stat);
88
89 __raw_writel(timer->context.tisr, timer->irq_stat);
90 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
91 timer->context.twer);
92 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
93 timer->context.tcrr);
94 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
95 timer->context.tldr);
96 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
97 timer->context.tmar);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
99 timer->context.tsicr);
100 __raw_writel(timer->context.tier, timer->irq_ena);
101 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
102 timer->context.tclr);
103}
104
Timo Teras77900a22006-06-26 16:16:12 -0700105static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100106{
Timo Teras77900a22006-06-26 16:16:12 -0700107 int c;
108
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 if (!timer->sys_stat)
110 return;
111
Timo Teras77900a22006-06-26 16:16:12 -0700112 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700113 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700114 c++;
115 if (c > 100000) {
116 printk(KERN_ERR "Timer failed to reset\n");
117 return;
118 }
119 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100120}
121
Timo Teras77900a22006-06-26 16:16:12 -0700122static void omap_dm_timer_reset(struct omap_dm_timer *timer)
123{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530124 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530125 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700126 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
127 omap_dm_timer_wait_for_reset(timer);
128 }
Timo Teras77900a22006-06-26 16:16:12 -0700129
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530130 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530131 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300132 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700133}
134
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530135int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700136{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530137 int ret;
138
Jon Hunterbca45802012-06-05 12:34:58 -0500139 /*
140 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
141 * do not call clk_get() for these devices.
142 */
143 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
144 timer->fclk = clk_get(&timer->pdev->dev, "fck");
145 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
146 timer->fclk = NULL;
147 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
148 return -EINVAL;
149 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530150 }
151
Jon Hunter66159752012-06-05 12:34:57 -0500152 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530153 omap_dm_timer_reset(timer);
154
155 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
156
157 timer->posted = 1;
158 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700159}
160
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500161static inline u32 omap_dm_timer_reserved_systimer(int id)
162{
163 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
164}
165
166int omap_dm_timer_reserve_systimer(int id)
167{
168 if (omap_dm_timer_reserved_systimer(id))
169 return -ENODEV;
170
171 omap_reserved_systimers |= (1 << (id - 1));
172
173 return 0;
174}
175
Timo Teras77900a22006-06-26 16:16:12 -0700176struct omap_dm_timer *omap_dm_timer_request(void)
177{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530178 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700179 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530180 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700181
182 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 list_for_each_entry(t, &omap_timer_list, node) {
184 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700185 continue;
186
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530187 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700188 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700189 break;
190 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300191 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530192
193 if (timer) {
194 ret = omap_dm_timer_prepare(timer);
195 if (ret) {
196 timer->reserved = 0;
197 timer = NULL;
198 }
199 }
Timo Teras77900a22006-06-26 16:16:12 -0700200
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530201 if (!timer)
202 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700203
Timo Teras77900a22006-06-26 16:16:12 -0700204 return timer;
205}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700206EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700207
208struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530210 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700211 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530212 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100213
Jon Hunter9725f442012-05-14 10:41:37 -0500214 /* Requesting timer by ID is not supported when device tree is used */
215 if (of_have_populated_dt()) {
216 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
217 __func__);
218 return NULL;
219 }
220
Timo Teras77900a22006-06-26 16:16:12 -0700221 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530222 list_for_each_entry(t, &omap_timer_list, node) {
223 if (t->pdev->id == id && !t->reserved) {
224 timer = t;
225 timer->reserved = 1;
226 break;
227 }
Timo Teras77900a22006-06-26 16:16:12 -0700228 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300229 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100230
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530231 if (timer) {
232 ret = omap_dm_timer_prepare(timer);
233 if (ret) {
234 timer->reserved = 0;
235 timer = NULL;
236 }
237 }
Timo Teras77900a22006-06-26 16:16:12 -0700238
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530239 if (!timer)
240 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700241
Timo Teras77900a22006-06-26 16:16:12 -0700242 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100243}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700244EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100245
Jon Hunter373fe0b2012-09-06 15:28:00 -0500246/**
247 * omap_dm_timer_request_by_cap - Request a timer by capability
248 * @cap: Bit mask of capabilities to match
249 *
250 * Find a timer based upon capabilities bit mask. Callers of this function
251 * should use the definitions found in the plat/dmtimer.h file under the
252 * comment "timer capabilities used in hwmod database". Returns pointer to
253 * timer handle on success and a NULL pointer on failure.
254 */
255struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
256{
257 struct omap_dm_timer *timer = NULL, *t;
258 unsigned long flags;
259
260 if (!cap)
261 return NULL;
262
263 spin_lock_irqsave(&dm_timer_lock, flags);
264 list_for_each_entry(t, &omap_timer_list, node) {
265 if ((!t->reserved) && ((t->capability & cap) == cap)) {
266 /*
267 * If timer is not NULL, we have already found one timer
268 * but it was not an exact match because it had more
269 * capabilites that what was required. Therefore,
270 * unreserve the last timer found and see if this one
271 * is a better match.
272 */
273 if (timer)
274 timer->reserved = 0;
275
276 timer = t;
277 timer->reserved = 1;
278
279 /* Exit loop early if we find an exact match */
280 if (t->capability == cap)
281 break;
282 }
283 }
284 spin_unlock_irqrestore(&dm_timer_lock, flags);
285
286 if (timer && omap_dm_timer_prepare(timer)) {
287 timer->reserved = 0;
288 timer = NULL;
289 }
290
291 if (!timer)
292 pr_debug("%s: timer request failed!\n", __func__);
293
294 return timer;
295}
296EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
297
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530298int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700299{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530300 if (unlikely(!timer))
301 return -EINVAL;
302
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530303 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300304
Timo Teras77900a22006-06-26 16:16:12 -0700305 WARN_ON(!timer->reserved);
306 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530307 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700308}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700309EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700310
Timo Teras12583a72006-09-25 12:41:42 +0300311void omap_dm_timer_enable(struct omap_dm_timer *timer)
312{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530313 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300314}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700315EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300316
317void omap_dm_timer_disable(struct omap_dm_timer *timer)
318{
Jon Hunter54f32a32012-07-13 15:12:03 -0500319 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300320}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700321EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300322
Timo Teras77900a22006-06-26 16:16:12 -0700323int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
324{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530325 if (timer)
326 return timer->irq;
327 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700328}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700329EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700330
331#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700332#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100333/**
334 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
335 * @inputmask: current value of idlect mask
336 */
337__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
338{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530339 int i = 0;
340 struct omap_dm_timer *timer = NULL;
341 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100342
343 /* If ARMXOR cannot be idled this function call is unnecessary */
344 if (!(inputmask & (1 << 1)))
345 return inputmask;
346
347 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530348 spin_lock_irqsave(&dm_timer_lock, flags);
349 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700350 u32 l;
351
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530352 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700353 if (l & OMAP_TIMER_CTRL_ST) {
354 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100355 inputmask &= ~(1 << 1);
356 else
357 inputmask &= ~(1 << 2);
358 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530359 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700360 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530361 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100362
363 return inputmask;
364}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700365EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100366
Tony Lindgren140455f2010-02-12 12:26:48 -0800367#else
Timo Teras77900a22006-06-26 16:16:12 -0700368
369struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
370{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530371 if (timer)
372 return timer->fclk;
373 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700374}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700375EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700376
377__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
378{
379 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800380
381 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700382}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700383EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700384
385#endif
386
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530387int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700388{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530389 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
390 pr_err("%s: timer not available or enabled.\n", __func__);
391 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530392 }
393
Timo Teras77900a22006-06-26 16:16:12 -0700394 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530395 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700396}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700397EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700398
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530399int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700400{
401 u32 l;
402
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530403 if (unlikely(!timer))
404 return -EINVAL;
405
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530406 omap_dm_timer_enable(timer);
407
Jon Hunter1c2d0762012-06-05 12:34:55 -0500408 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700409 if (timer->get_context_loss_count &&
410 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500411 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530412 omap_timer_restore_context(timer);
413 }
414
Timo Teras77900a22006-06-26 16:16:12 -0700415 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
416 if (!(l & OMAP_TIMER_CTRL_ST)) {
417 l |= OMAP_TIMER_CTRL_ST;
418 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
419 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530420
421 /* Save the context */
422 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530423 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700424}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700425EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700426
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530427int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700428{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700429 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700430
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530431 if (unlikely(!timer))
432 return -EINVAL;
433
Jon Hunter66159752012-06-05 12:34:57 -0500434 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530435 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700436
Tony Lindgrenee17f112011-09-16 15:44:20 -0700437 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530438
Tony Lindgren6e740f92012-10-29 15:20:45 -0700439 if (!(timer->capability & OMAP_TIMER_ALWON)) {
440 if (timer->get_context_loss_count)
441 timer->ctx_loss_count =
442 timer->get_context_loss_count(&timer->pdev->dev);
443 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800444
445 /*
446 * Since the register values are computed and written within
447 * __omap_dm_timer_stop, we need to use read to retrieve the
448 * context.
449 */
450 timer->context.tclr =
451 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
452 timer->context.tisr = __raw_readl(timer->irq_stat);
453 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530454 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700455}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700456EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700457
Paul Walmsleyf2480762009-04-23 21:11:10 -0600458int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100459{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530460 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500461 char *parent_name = NULL;
462 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530463 struct dmtimer_platform_data *pdata;
464
465 if (unlikely(!timer))
466 return -EINVAL;
467
468 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530469
Timo Teras77900a22006-06-26 16:16:12 -0700470 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600471 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700472
Jon Hunter2b2d3522012-06-05 12:34:59 -0500473 /*
474 * FIXME: Used for OMAP1 devices only because they do not currently
475 * use the clock framework to set the parent clock. To be removed
476 * once OMAP1 migrated to using clock framework for dmtimers
477 */
Jon Hunter9725f442012-05-14 10:41:37 -0500478 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500479 return pdata->set_timer_src(timer->pdev, source);
480
481 fclk = clk_get(&timer->pdev->dev, "fck");
482 if (IS_ERR_OR_NULL(fclk)) {
483 pr_err("%s: fck not found\n", __func__);
484 return -EINVAL;
485 }
486
487 switch (source) {
488 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500489 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500490 break;
491
492 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500493 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500494 break;
495
496 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500497 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500498 break;
499 }
500
501 parent = clk_get(&timer->pdev->dev, parent_name);
502 if (IS_ERR_OR_NULL(parent)) {
503 pr_err("%s: %s not found\n", __func__, parent_name);
504 ret = -EINVAL;
505 goto out;
506 }
507
508 ret = clk_set_parent(fclk, parent);
509 if (IS_ERR_VALUE(ret))
510 pr_err("%s: failed to set %s as parent\n", __func__,
511 parent_name);
512
513 clk_put(parent);
514out:
515 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530516
517 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700518}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700519EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700520
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530521int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700522 unsigned int load)
523{
524 u32 l;
525
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530526 if (unlikely(!timer))
527 return -EINVAL;
528
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530529 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700530 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
531 if (autoreload)
532 l |= OMAP_TIMER_CTRL_AR;
533 else
534 l &= ~OMAP_TIMER_CTRL_AR;
535 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
536 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300537
Timo Teras77900a22006-06-26 16:16:12 -0700538 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530539 /* Save the context */
540 timer->context.tclr = l;
541 timer->context.tldr = load;
542 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530543 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700544}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700545EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700546
Richard Woodruff3fddd092008-07-03 12:24:30 +0300547/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530548int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300549 unsigned int load)
550{
551 u32 l;
552
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530553 if (unlikely(!timer))
554 return -EINVAL;
555
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530556 omap_dm_timer_enable(timer);
557
Jon Hunter1c2d0762012-06-05 12:34:55 -0500558 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700559 if (timer->get_context_loss_count &&
560 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500561 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530562 omap_timer_restore_context(timer);
563 }
564
Richard Woodruff3fddd092008-07-03 12:24:30 +0300565 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800566 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300567 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800568 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
569 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300570 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800571 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300572 l |= OMAP_TIMER_CTRL_ST;
573
Tony Lindgrenee17f112011-09-16 15:44:20 -0700574 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530575
576 /* Save the context */
577 timer->context.tclr = l;
578 timer->context.tldr = load;
579 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530580 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300581}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700582EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300583
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530584int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700585 unsigned int match)
586{
587 u32 l;
588
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530589 if (unlikely(!timer))
590 return -EINVAL;
591
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530592 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700593 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700594 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700595 l |= OMAP_TIMER_CTRL_CE;
596 else
597 l &= ~OMAP_TIMER_CTRL_CE;
598 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
599 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530600
601 /* Save the context */
602 timer->context.tclr = l;
603 timer->context.tmar = match;
604 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530605 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100606}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700607EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530609int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700610 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100611{
Timo Teras77900a22006-06-26 16:16:12 -0700612 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100613
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530614 if (unlikely(!timer))
615 return -EINVAL;
616
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530617 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700618 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
619 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
620 OMAP_TIMER_CTRL_PT | (0x03 << 10));
621 if (def_on)
622 l |= OMAP_TIMER_CTRL_SCPWM;
623 if (toggle)
624 l |= OMAP_TIMER_CTRL_PT;
625 l |= trigger << 10;
626 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530627
628 /* Save the context */
629 timer->context.tclr = l;
630 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530631 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700632}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700633EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700634
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530635int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700636{
637 u32 l;
638
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530639 if (unlikely(!timer))
640 return -EINVAL;
641
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530642 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700643 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
644 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
645 if (prescaler >= 0x00 && prescaler <= 0x07) {
646 l |= OMAP_TIMER_CTRL_PRE;
647 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100648 }
Timo Teras77900a22006-06-26 16:16:12 -0700649 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530650
651 /* Save the context */
652 timer->context.tclr = l;
653 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530654 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100655}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700656EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100657
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530658int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700659 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100660{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530661 if (unlikely(!timer))
662 return -EINVAL;
663
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530664 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700665 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530666
667 /* Save the context */
668 timer->context.tier = value;
669 timer->context.twer = value;
670 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530671 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100672}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700673EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100674
675unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
676{
Timo Terasfa4bb622006-09-25 12:41:35 +0300677 unsigned int l;
678
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530679 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
680 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530681 return 0;
682 }
683
Tony Lindgrenee17f112011-09-16 15:44:20 -0700684 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300685
686 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100687}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700688EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100689
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530690int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100691{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530692 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
693 return -EINVAL;
694
Tony Lindgrenee17f112011-09-16 15:44:20 -0700695 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530696 /* Save the context */
697 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530698 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100699}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700700EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100701
Tony Lindgren92105bb2005-09-07 17:20:26 +0100702unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
703{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530704 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
705 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530706 return 0;
707 }
708
Tony Lindgrenee17f112011-09-16 15:44:20 -0700709 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100710}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700711EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100712
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530713int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700714{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530715 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
716 pr_err("%s: timer not available or enabled.\n", __func__);
717 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530718 }
719
Timo Terasfa4bb622006-09-25 12:41:35 +0300720 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530721
722 /* Save the context */
723 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530724 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700725}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700726EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700727
Timo Teras77900a22006-06-26 16:16:12 -0700728int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100729{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530730 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100731
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530732 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530733 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300734 continue;
735
Timo Teras77900a22006-06-26 16:16:12 -0700736 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300737 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700738 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300739 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100740 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100741 return 0;
742}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700743EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100744
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530745/**
746 * omap_dm_timer_probe - probe function called for every registered device
747 * @pdev: pointer to current timer platform device
748 *
749 * Called by driver framework at the end of device registration for all
750 * timer devices.
751 */
752static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
753{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530754 unsigned long flags;
755 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530756 struct resource *mem, *irq;
757 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530758 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
759
Jon Hunter9725f442012-05-14 10:41:37 -0500760 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530761 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530762 return -ENODEV;
763 }
764
765 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
766 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530767 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530768 return -ENODEV;
769 }
770
771 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
772 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530773 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530774 return -ENODEV;
775 }
776
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530777 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530778 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530779 dev_err(dev, "%s: memory alloc failed!\n", __func__);
780 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530781 }
782
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530783 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530784 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530785 dev_err(dev, "%s: region already claimed.\n", __func__);
786 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530787 }
788
Jon Hunter9725f442012-05-14 10:41:37 -0500789 if (dev->of_node) {
790 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
791 timer->capability |= OMAP_TIMER_ALWON;
792 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
793 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
794 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
795 timer->capability |= OMAP_TIMER_HAS_PWM;
796 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
797 timer->capability |= OMAP_TIMER_SECURE;
798 } else {
799 timer->id = pdev->id;
800 timer->capability = pdata->timer_capability;
801 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800802 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500803 }
804
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530805 timer->irq = irq->start;
806 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530807
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530808 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500809 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530810 pm_runtime_enable(dev);
811 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530812 }
813
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700814 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530815 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700816 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530817 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700818 }
819
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530820 /* add the timer element to the list */
821 spin_lock_irqsave(&dm_timer_lock, flags);
822 list_add_tail(&timer->node, &omap_timer_list);
823 spin_unlock_irqrestore(&dm_timer_lock, flags);
824
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530825 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530826
827 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530828}
829
830/**
831 * omap_dm_timer_remove - cleanup a registered timer device
832 * @pdev: pointer to current timer platform device
833 *
834 * Called by driver framework whenever a timer device is unregistered.
835 * In addition to freeing platform resources it also deletes the timer
836 * entry from the local list.
837 */
838static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
839{
840 struct omap_dm_timer *timer;
841 unsigned long flags;
842 int ret = -EINVAL;
843
844 spin_lock_irqsave(&dm_timer_lock, flags);
845 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500846 if (!strcmp(dev_name(&timer->pdev->dev),
847 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530848 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530849 ret = 0;
850 break;
851 }
852 spin_unlock_irqrestore(&dm_timer_lock, flags);
853
854 return ret;
855}
856
Jon Hunter9725f442012-05-14 10:41:37 -0500857static const struct of_device_id omap_timer_match[] = {
858 { .compatible = "ti,omap2-timer", },
859 {},
860};
861MODULE_DEVICE_TABLE(of, omap_timer_match);
862
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530863static struct platform_driver omap_dm_timer_driver = {
864 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200865 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530866 .driver = {
867 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500868 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530869 },
870};
871
872static int __init omap_dm_timer_driver_init(void)
873{
874 return platform_driver_register(&omap_dm_timer_driver);
875}
876
877static void __exit omap_dm_timer_driver_exit(void)
878{
879 platform_driver_unregister(&omap_dm_timer_driver);
880}
881
882early_platform_init("earlytimer", &omap_dm_timer_driver);
883module_init(omap_dm_timer_driver_init);
884module_exit(omap_dm_timer_driver_exit);
885
886MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
887MODULE_LICENSE("GPL");
888MODULE_ALIAS("platform:" DRIVER_NAME);
889MODULE_AUTHOR("Texas Instruments Inc");