blob: dea2917a2b124ed69596b356cac7256d6d77bf21 [file] [log] [blame]
Jonathan Corbet111f3352006-11-04 09:26:00 -03001/*
2 * A V4L2 driver for OmniVision OV7670 cameras.
3 *
4 * Copyright 2006 One Laptop Per Child Association, Inc. Written
5 * by Jonathan Corbet with substantial inspiration from Mark
6 * McClelland's ovcamchip code.
7 *
Jonathan Corbet77d51402007-03-22 19:44:17 -03008 * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
9 *
Jonathan Corbet111f3352006-11-04 09:26:00 -030010 * This file may be distributed under the terms of the GNU General
11 * Public License, version 2.
12 */
13#include <linux/init.h>
14#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Hans Verkuil14386c22009-03-18 13:01:06 -030016#include <linux/i2c.h>
Jonathan Corbet111f3352006-11-04 09:26:00 -030017#include <linux/delay.h>
Mauro Carvalho Chehab7e0a16f2009-03-10 05:31:34 -030018#include <linux/videodev2.h>
Hans Verkuil14386c22009-03-18 13:01:06 -030019#include <media/v4l2-device.h>
Hans Verkuil3434eb72007-04-27 12:31:08 -030020#include <media/v4l2-chip-ident.h>
Hans Verkuil959f3bd2010-05-08 18:28:41 -030021#include <media/v4l2-mediabus.h>
Jonathan Corbetf8fc7292011-06-11 17:46:42 +000022#include <media/ov7670.h>
Jonathan Corbet111f3352006-11-04 09:26:00 -030023
Dave Jones5e614472006-12-12 20:15:40 +010024MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
Jonathan Corbet111f3352006-11-04 09:26:00 -030025MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
26MODULE_LICENSE("GPL");
27
Rusty Russell90ab5ee2012-01-13 09:32:20 +103028static bool debug;
Hans Verkuil14386c22009-03-18 13:01:06 -030029module_param(debug, bool, 0644);
30MODULE_PARM_DESC(debug, "Debug level (0-1)");
31
Jonathan Corbet111f3352006-11-04 09:26:00 -030032/*
33 * Basic window sizes. These probably belong somewhere more globally
34 * useful.
35 */
36#define VGA_WIDTH 640
37#define VGA_HEIGHT 480
38#define QVGA_WIDTH 320
39#define QVGA_HEIGHT 240
40#define CIF_WIDTH 352
41#define CIF_HEIGHT 288
42#define QCIF_WIDTH 176
43#define QCIF_HEIGHT 144
44
45/*
46 * The 7670 sits on i2c with ID 0x42
47 */
48#define OV7670_I2C_ADDR 0x42
49
Javier Martinf6dd9272013-01-29 07:16:59 -030050#define PLL_FACTOR 4
51
Jonathan Corbet111f3352006-11-04 09:26:00 -030052/* Registers */
53#define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
54#define REG_BLUE 0x01 /* blue gain */
55#define REG_RED 0x02 /* red gain */
56#define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
57#define REG_COM1 0x04 /* Control 1 */
58#define COM1_CCIR656 0x40 /* CCIR656 enable */
59#define REG_BAVE 0x05 /* U/B Average level */
60#define REG_GbAVE 0x06 /* Y/Gb Average level */
61#define REG_AECHH 0x07 /* AEC MS 5 bits */
62#define REG_RAVE 0x08 /* V/R Average level */
63#define REG_COM2 0x09 /* Control 2 */
64#define COM2_SSLEEP 0x10 /* Soft sleep mode */
65#define REG_PID 0x0a /* Product ID MSB */
66#define REG_VER 0x0b /* Product ID LSB */
67#define REG_COM3 0x0c /* Control 3 */
68#define COM3_SWAP 0x40 /* Byte swap */
69#define COM3_SCALEEN 0x08 /* Enable scaling */
70#define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
71#define REG_COM4 0x0d /* Control 4 */
72#define REG_COM5 0x0e /* All "reserved" */
73#define REG_COM6 0x0f /* Control 6 */
74#define REG_AECH 0x10 /* More bits of AEC value */
75#define REG_CLKRC 0x11 /* Clocl control */
76#define CLK_EXT 0x40 /* Use external clock directly */
77#define CLK_SCALE 0x3f /* Mask for internal clock scale */
78#define REG_COM7 0x12 /* Control 7 */
79#define COM7_RESET 0x80 /* Register reset */
80#define COM7_FMT_MASK 0x38
81#define COM7_FMT_VGA 0x00
82#define COM7_FMT_CIF 0x20 /* CIF format */
83#define COM7_FMT_QVGA 0x10 /* QVGA format */
84#define COM7_FMT_QCIF 0x08 /* QCIF format */
85#define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
86#define COM7_YUV 0x00 /* YUV */
87#define COM7_BAYER 0x01 /* Bayer format */
88#define COM7_PBAYER 0x05 /* "Processed bayer" */
89#define REG_COM8 0x13 /* Control 8 */
90#define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
91#define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
92#define COM8_BFILT 0x20 /* Band filter enable */
93#define COM8_AGC 0x04 /* Auto gain enable */
94#define COM8_AWB 0x02 /* White balance enable */
95#define COM8_AEC 0x01 /* Auto exposure enable */
96#define REG_COM9 0x14 /* Control 9 - gain ceiling */
97#define REG_COM10 0x15 /* Control 10 */
98#define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
99#define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
100#define COM10_HREF_REV 0x08 /* Reverse HREF */
101#define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
102#define COM10_VS_NEG 0x02 /* VSYNC negative */
103#define COM10_HS_NEG 0x01 /* HSYNC negative */
104#define REG_HSTART 0x17 /* Horiz start high bits */
105#define REG_HSTOP 0x18 /* Horiz stop high bits */
106#define REG_VSTART 0x19 /* Vert start high bits */
107#define REG_VSTOP 0x1a /* Vert stop high bits */
108#define REG_PSHFT 0x1b /* Pixel delay after HREF */
109#define REG_MIDH 0x1c /* Manuf. ID high */
110#define REG_MIDL 0x1d /* Manuf. ID low */
111#define REG_MVFP 0x1e /* Mirror / vflip */
112#define MVFP_MIRROR 0x20 /* Mirror image */
113#define MVFP_FLIP 0x10 /* Vertical flip */
114
115#define REG_AEW 0x24 /* AGC upper limit */
116#define REG_AEB 0x25 /* AGC lower limit */
117#define REG_VPT 0x26 /* AGC/AEC fast mode op region */
118#define REG_HSYST 0x30 /* HSYNC rising edge delay */
119#define REG_HSYEN 0x31 /* HSYNC falling edge delay */
120#define REG_HREF 0x32 /* HREF pieces */
121#define REG_TSLB 0x3a /* lots of stuff */
122#define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
123#define REG_COM11 0x3b /* Control 11 */
124#define COM11_NIGHT 0x80 /* NIght mode enable */
125#define COM11_NMFR 0x60 /* Two bit NM frame rate */
126#define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
127#define COM11_50HZ 0x08 /* Manual 50Hz select */
128#define COM11_EXP 0x02
129#define REG_COM12 0x3c /* Control 12 */
130#define COM12_HREF 0x80 /* HREF always */
131#define REG_COM13 0x3d /* Control 13 */
132#define COM13_GAMMA 0x80 /* Gamma enable */
133#define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
134#define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
135#define REG_COM14 0x3e /* Control 14 */
136#define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
137#define REG_EDGE 0x3f /* Edge enhancement factor */
138#define REG_COM15 0x40 /* Control 15 */
139#define COM15_R10F0 0x00 /* Data range 10 to F0 */
140#define COM15_R01FE 0x80 /* 01 to FE */
141#define COM15_R00FF 0xc0 /* 00 to FF */
142#define COM15_RGB565 0x10 /* RGB565 output */
143#define COM15_RGB555 0x30 /* RGB555 output */
144#define REG_COM16 0x41 /* Control 16 */
145#define COM16_AWBGAIN 0x08 /* AWB gain enable */
146#define REG_COM17 0x42 /* Control 17 */
147#define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
148#define COM17_CBAR 0x08 /* DSP Color bar */
149
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300150/*
151 * This matrix defines how the colors are generated, must be
152 * tweaked to adjust hue and saturation.
153 *
154 * Order: v-red, v-green, v-blue, u-red, u-green, u-blue
155 *
156 * They are nine-bit signed quantities, with the sign bit
157 * stored in 0x58. Sign for v-red is bit 0, and up from there.
158 */
159#define REG_CMATRIX_BASE 0x4f
160#define CMATRIX_LEN 6
161#define REG_CMATRIX_SIGN 0x58
162
163
Jonathan Corbet111f3352006-11-04 09:26:00 -0300164#define REG_BRIGHT 0x55 /* Brightness */
165#define REG_CONTRAS 0x56 /* Contrast control */
166
167#define REG_GFIX 0x69 /* Fix gain control */
168
Javier Martinf6dd9272013-01-29 07:16:59 -0300169#define REG_DBLV 0x6b /* PLL control an debugging */
170#define DBLV_BYPASS 0x00 /* Bypass PLL */
171#define DBLV_X4 0x01 /* clock x4 */
172#define DBLV_X6 0x10 /* clock x6 */
173#define DBLV_X8 0x11 /* clock x8 */
174
Jonathan Corbet585553e2007-03-25 11:38:21 -0300175#define REG_REG76 0x76 /* OV's name */
176#define R76_BLKPCOR 0x80 /* Black pixel correction enable */
177#define R76_WHTPCOR 0x40 /* White pixel correction enable */
178
Jonathan Corbet111f3352006-11-04 09:26:00 -0300179#define REG_RGB444 0x8c /* RGB 444 control */
180#define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
181#define R444_RGBX 0x01 /* Empty nibble at end */
182
183#define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
184#define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
185
186#define REG_BD50MAX 0xa5 /* 50hz banding step limit */
187#define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
188#define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
189#define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
190#define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
191#define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
192#define REG_BD60MAX 0xab /* 60hz banding step limit */
193
Javier Martind058e232013-01-29 07:12:13 -0300194enum ov7670_model {
195 MODEL_OV7670 = 0,
196 MODEL_OV7675,
197};
198
199struct ov7670_win_size {
200 int width;
201 int height;
202 unsigned char com7_bit;
203 int hstart; /* Start/stop values for the camera. Note */
204 int hstop; /* that they do not always make complete */
205 int vstart; /* sense to humans, but evidently the sensor */
206 int vstop; /* will do the right thing... */
207 struct regval_list *regs; /* Regs to tweak */
208};
209
210struct ov7670_devtype {
211 /* formats supported for each model */
212 struct ov7670_win_size *win_sizes;
213 unsigned int n_win_sizes;
Javier Martinf6dd9272013-01-29 07:16:59 -0300214 /* callbacks for frame rate control */
215 int (*set_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
216 void (*get_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
Javier Martind058e232013-01-29 07:12:13 -0300217};
Jonathan Corbet111f3352006-11-04 09:26:00 -0300218
219/*
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300220 * Information we maintain about a known sensor.
221 */
222struct ov7670_format_struct; /* coming later */
223struct ov7670_info {
Hans Verkuil14386c22009-03-18 13:01:06 -0300224 struct v4l2_subdev sd;
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300225 struct ov7670_format_struct *fmt; /* Current format */
226 unsigned char sat; /* Saturation value */
227 int hue; /* Hue value */
Daniel Drake75e2bda2010-10-19 18:24:05 -0300228 int min_width; /* Filter out smaller sizes */
229 int min_height; /* Filter out smaller sizes */
230 int clock_speed; /* External clock speed (MHz) */
Jonathan Corbetd8d20152009-12-20 11:39:47 -0300231 u8 clkrc; /* Clock divider value */
Daniel Drake75e2bda2010-10-19 18:24:05 -0300232 bool use_smbus; /* Use smbus I/O instead of I2C */
Javier Martind058e232013-01-29 07:12:13 -0300233 const struct ov7670_devtype *devtype; /* Device specifics */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300234};
235
Hans Verkuil14386c22009-03-18 13:01:06 -0300236static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
237{
238 return container_of(sd, struct ov7670_info, sd);
239}
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300240
241
242
243/*
Jonathan Corbet111f3352006-11-04 09:26:00 -0300244 * The default register settings, as obtained from OmniVision. There
245 * is really no making sense of most of these - lots of "reserved" values
246 * and such.
247 *
248 * These settings give VGA YUYV.
249 */
250
251struct regval_list {
252 unsigned char reg_num;
253 unsigned char value;
254};
255
256static struct regval_list ov7670_default_regs[] = {
257 { REG_COM7, COM7_RESET },
258/*
259 * Clock scale: 3 = 15fps
260 * 2 = 20fps
261 * 1 = 30fps
262 */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300263 { REG_CLKRC, 0x1 }, /* OV: clock scale (30 fps) */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300264 { REG_TSLB, 0x04 }, /* OV */
265 { REG_COM7, 0 }, /* VGA */
266 /*
267 * Set the hardware window. These values from OV don't entirely
268 * make sense - hstop is less than hstart. But they work...
269 */
270 { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
271 { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
272 { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
273
274 { REG_COM3, 0 }, { REG_COM14, 0 },
275 /* Mystery scaling numbers */
276 { 0x70, 0x3a }, { 0x71, 0x35 },
277 { 0x72, 0x11 }, { 0x73, 0xf0 },
278 { 0xa2, 0x02 }, { REG_COM10, 0x0 },
279
280 /* Gamma curve values */
281 { 0x7a, 0x20 }, { 0x7b, 0x10 },
282 { 0x7c, 0x1e }, { 0x7d, 0x35 },
283 { 0x7e, 0x5a }, { 0x7f, 0x69 },
284 { 0x80, 0x76 }, { 0x81, 0x80 },
285 { 0x82, 0x88 }, { 0x83, 0x8f },
286 { 0x84, 0x96 }, { 0x85, 0xa3 },
287 { 0x86, 0xaf }, { 0x87, 0xc4 },
288 { 0x88, 0xd7 }, { 0x89, 0xe8 },
289
290 /* AGC and AEC parameters. Note we start by disabling those features,
291 then turn them only after tweaking the values. */
292 { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
293 { REG_GAIN, 0 }, { REG_AECH, 0 },
294 { REG_COM4, 0x40 }, /* magic reserved bit */
295 { REG_COM9, 0x18 }, /* 4x gain + magic rsvd bit */
296 { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
297 { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
298 { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
299 { REG_HAECC2, 0x68 }, { 0xa1, 0x03 }, /* magic */
300 { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
301 { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
302 { REG_HAECC7, 0x94 },
303 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
304
305 /* Almost all of these are magic "reserved" values. */
306 { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
Jonathan Corbet7f7b12f2007-03-25 11:36:42 -0300307 { 0x16, 0x02 }, { REG_MVFP, 0x07 },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300308 { 0x21, 0x02 }, { 0x22, 0x91 },
309 { 0x29, 0x07 }, { 0x33, 0x0b },
310 { 0x35, 0x0b }, { 0x37, 0x1d },
311 { 0x38, 0x71 }, { 0x39, 0x2a },
312 { REG_COM12, 0x78 }, { 0x4d, 0x40 },
313 { 0x4e, 0x20 }, { REG_GFIX, 0 },
314 { 0x6b, 0x4a }, { 0x74, 0x10 },
315 { 0x8d, 0x4f }, { 0x8e, 0 },
316 { 0x8f, 0 }, { 0x90, 0 },
317 { 0x91, 0 }, { 0x96, 0 },
318 { 0x9a, 0 }, { 0xb0, 0x84 },
319 { 0xb1, 0x0c }, { 0xb2, 0x0e },
320 { 0xb3, 0x82 }, { 0xb8, 0x0a },
321
322 /* More reserved magic, some of which tweaks white balance */
323 { 0x43, 0x0a }, { 0x44, 0xf0 },
324 { 0x45, 0x34 }, { 0x46, 0x58 },
325 { 0x47, 0x28 }, { 0x48, 0x3a },
326 { 0x59, 0x88 }, { 0x5a, 0x88 },
327 { 0x5b, 0x44 }, { 0x5c, 0x67 },
328 { 0x5d, 0x49 }, { 0x5e, 0x0e },
329 { 0x6c, 0x0a }, { 0x6d, 0x55 },
330 { 0x6e, 0x11 }, { 0x6f, 0x9f }, /* "9e for advance AWB" */
331 { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
332 { REG_RED, 0x60 },
333 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
334
335 /* Matrix coefficients */
336 { 0x4f, 0x80 }, { 0x50, 0x80 },
337 { 0x51, 0 }, { 0x52, 0x22 },
338 { 0x53, 0x5e }, { 0x54, 0x80 },
339 { 0x58, 0x9e },
340
341 { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
342 { 0x75, 0x05 }, { 0x76, 0xe1 },
343 { 0x4c, 0 }, { 0x77, 0x01 },
344 { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
345 { 0xc9, 0x60 }, { REG_COM16, 0x38 },
346 { 0x56, 0x40 },
347
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -0300348 { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300349 { 0xa4, 0x88 }, { 0x96, 0 },
350 { 0x97, 0x30 }, { 0x98, 0x20 },
351 { 0x99, 0x30 }, { 0x9a, 0x84 },
352 { 0x9b, 0x29 }, { 0x9c, 0x03 },
353 { 0x9d, 0x4c }, { 0x9e, 0x3f },
354 { 0x78, 0x04 },
355
356 /* Extra-weird stuff. Some sort of multiplexor register */
357 { 0x79, 0x01 }, { 0xc8, 0xf0 },
358 { 0x79, 0x0f }, { 0xc8, 0x00 },
359 { 0x79, 0x10 }, { 0xc8, 0x7e },
360 { 0x79, 0x0a }, { 0xc8, 0x80 },
361 { 0x79, 0x0b }, { 0xc8, 0x01 },
362 { 0x79, 0x0c }, { 0xc8, 0x0f },
363 { 0x79, 0x0d }, { 0xc8, 0x20 },
364 { 0x79, 0x09 }, { 0xc8, 0x80 },
365 { 0x79, 0x02 }, { 0xc8, 0xc0 },
366 { 0x79, 0x03 }, { 0xc8, 0x40 },
367 { 0x79, 0x05 }, { 0xc8, 0x30 },
368 { 0x79, 0x26 },
369
Jonathan Corbet111f3352006-11-04 09:26:00 -0300370 { 0xff, 0xff }, /* END MARKER */
371};
372
373
374/*
375 * Here we'll try to encapsulate the changes for just the output
376 * video format.
377 *
378 * RGB656 and YUV422 come from OV; RGB444 is homebrewed.
379 *
380 * IMPORTANT RULE: the first entry must be for COM7, see ov7670_s_fmt for why.
381 */
382
383
384static struct regval_list ov7670_fmt_yuv422[] = {
385 { REG_COM7, 0x0 }, /* Selects YUV mode */
386 { REG_RGB444, 0 }, /* No RGB444 please */
Jonathan Corbet97693f92010-03-21 17:33:50 -0300387 { REG_COM1, 0 }, /* CCIR601 */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300388 { REG_COM15, COM15_R00FF },
Javier Martinc01b7422012-10-30 12:04:23 -0300389 { REG_COM9, 0x48 }, /* 32x gain ceiling; 0x8 is reserved bit */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300390 { 0x4f, 0x80 }, /* "matrix coefficient 1" */
391 { 0x50, 0x80 }, /* "matrix coefficient 2" */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300392 { 0x51, 0 }, /* vb */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300393 { 0x52, 0x22 }, /* "matrix coefficient 4" */
394 { 0x53, 0x5e }, /* "matrix coefficient 5" */
395 { 0x54, 0x80 }, /* "matrix coefficient 6" */
396 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
397 { 0xff, 0xff },
398};
399
400static struct regval_list ov7670_fmt_rgb565[] = {
401 { REG_COM7, COM7_RGB }, /* Selects RGB mode */
402 { REG_RGB444, 0 }, /* No RGB444 please */
Jonathan Corbet97693f92010-03-21 17:33:50 -0300403 { REG_COM1, 0x0 }, /* CCIR601 */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300404 { REG_COM15, COM15_RGB565 },
405 { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
406 { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
407 { 0x50, 0xb3 }, /* "matrix coefficient 2" */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300408 { 0x51, 0 }, /* vb */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300409 { 0x52, 0x3d }, /* "matrix coefficient 4" */
410 { 0x53, 0xa7 }, /* "matrix coefficient 5" */
411 { 0x54, 0xe4 }, /* "matrix coefficient 6" */
412 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
413 { 0xff, 0xff },
414};
415
416static struct regval_list ov7670_fmt_rgb444[] = {
417 { REG_COM7, COM7_RGB }, /* Selects RGB mode */
418 { REG_RGB444, R444_ENABLE }, /* Enable xxxxrrrr ggggbbbb */
Jonathan Corbet97693f92010-03-21 17:33:50 -0300419 { REG_COM1, 0x0 }, /* CCIR601 */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300420 { REG_COM15, COM15_R01FE|COM15_RGB565 }, /* Data range needed? */
421 { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
422 { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
423 { 0x50, 0xb3 }, /* "matrix coefficient 2" */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300424 { 0x51, 0 }, /* vb */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300425 { 0x52, 0x3d }, /* "matrix coefficient 4" */
426 { 0x53, 0xa7 }, /* "matrix coefficient 5" */
427 { 0x54, 0xe4 }, /* "matrix coefficient 6" */
428 { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 }, /* Magic rsvd bit */
429 { 0xff, 0xff },
430};
431
Jonathan Corbet585553e2007-03-25 11:38:21 -0300432static struct regval_list ov7670_fmt_raw[] = {
433 { REG_COM7, COM7_BAYER },
434 { REG_COM13, 0x08 }, /* No gamma, magic rsvd bit */
435 { REG_COM16, 0x3d }, /* Edge enhancement, denoise */
436 { REG_REG76, 0xe1 }, /* Pix correction, magic rsvd */
437 { 0xff, 0xff },
438};
Jonathan Corbet111f3352006-11-04 09:26:00 -0300439
440
441
442/*
443 * Low-level register I/O.
Jonathan Corbet46714202010-03-19 13:16:28 -0300444 *
445 * Note that there are two versions of these. On the XO 1, the
446 * i2c controller only does SMBUS, so that's what we use. The
447 * ov7670 is not really an SMBUS device, though, so the communication
448 * is not always entirely reliable.
449 */
Daniel Drake75e2bda2010-10-19 18:24:05 -0300450static int ov7670_read_smbus(struct v4l2_subdev *sd, unsigned char reg,
Jonathan Corbet46714202010-03-19 13:16:28 -0300451 unsigned char *value)
452{
453 struct i2c_client *client = v4l2_get_subdevdata(sd);
454 int ret;
455
456 ret = i2c_smbus_read_byte_data(client, reg);
457 if (ret >= 0) {
458 *value = (unsigned char)ret;
459 ret = 0;
460 }
461 return ret;
462}
463
464
Daniel Drake75e2bda2010-10-19 18:24:05 -0300465static int ov7670_write_smbus(struct v4l2_subdev *sd, unsigned char reg,
Jonathan Corbet46714202010-03-19 13:16:28 -0300466 unsigned char value)
467{
468 struct i2c_client *client = v4l2_get_subdevdata(sd);
469 int ret = i2c_smbus_write_byte_data(client, reg, value);
470
471 if (reg == REG_COM7 && (value & COM7_RESET))
472 msleep(5); /* Wait for reset to run */
473 return ret;
474}
475
Jonathan Corbet46714202010-03-19 13:16:28 -0300476/*
477 * On most platforms, we'd rather do straight i2c I/O.
Jonathan Corbet111f3352006-11-04 09:26:00 -0300478 */
Daniel Drake75e2bda2010-10-19 18:24:05 -0300479static int ov7670_read_i2c(struct v4l2_subdev *sd, unsigned char reg,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300480 unsigned char *value)
481{
Hans Verkuil14386c22009-03-18 13:01:06 -0300482 struct i2c_client *client = v4l2_get_subdevdata(sd);
Jonathan Corbet2bf7de42010-02-28 21:02:55 -0300483 u8 data = reg;
484 struct i2c_msg msg;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300485 int ret;
486
Jonathan Corbet2bf7de42010-02-28 21:02:55 -0300487 /*
488 * Send out the register address...
489 */
490 msg.addr = client->addr;
491 msg.flags = 0;
492 msg.len = 1;
493 msg.buf = &data;
494 ret = i2c_transfer(client->adapter, &msg, 1);
495 if (ret < 0) {
496 printk(KERN_ERR "Error %d on register write\n", ret);
497 return ret;
498 }
499 /*
500 * ...then read back the result.
501 */
502 msg.flags = I2C_M_RD;
503 ret = i2c_transfer(client->adapter, &msg, 1);
Andres Salomonbca5c2c2008-07-12 13:47:54 -0700504 if (ret >= 0) {
Jonathan Corbet2bf7de42010-02-28 21:02:55 -0300505 *value = data;
Andres Salomonbca5c2c2008-07-12 13:47:54 -0700506 ret = 0;
507 }
Jonathan Corbet111f3352006-11-04 09:26:00 -0300508 return ret;
509}
510
511
Daniel Drake75e2bda2010-10-19 18:24:05 -0300512static int ov7670_write_i2c(struct v4l2_subdev *sd, unsigned char reg,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300513 unsigned char value)
514{
Hans Verkuil14386c22009-03-18 13:01:06 -0300515 struct i2c_client *client = v4l2_get_subdevdata(sd);
Jonathan Corbet2bf7de42010-02-28 21:02:55 -0300516 struct i2c_msg msg;
517 unsigned char data[2] = { reg, value };
518 int ret;
Hans Verkuil14386c22009-03-18 13:01:06 -0300519
Jonathan Corbet2bf7de42010-02-28 21:02:55 -0300520 msg.addr = client->addr;
521 msg.flags = 0;
522 msg.len = 2;
523 msg.buf = data;
524 ret = i2c_transfer(client->adapter, &msg, 1);
525 if (ret > 0)
526 ret = 0;
Jonathan Corbet6d774442007-08-17 01:02:33 -0300527 if (reg == REG_COM7 && (value & COM7_RESET))
Jonathan Corbet97693f92010-03-21 17:33:50 -0300528 msleep(5); /* Wait for reset to run */
Jonathan Corbet6d774442007-08-17 01:02:33 -0300529 return ret;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300530}
531
Daniel Drake75e2bda2010-10-19 18:24:05 -0300532static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
533 unsigned char *value)
534{
535 struct ov7670_info *info = to_state(sd);
536 if (info->use_smbus)
537 return ov7670_read_smbus(sd, reg, value);
538 else
539 return ov7670_read_i2c(sd, reg, value);
540}
541
542static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
543 unsigned char value)
544{
545 struct ov7670_info *info = to_state(sd);
546 if (info->use_smbus)
547 return ov7670_write_smbus(sd, reg, value);
548 else
549 return ov7670_write_i2c(sd, reg, value);
550}
Jonathan Corbet111f3352006-11-04 09:26:00 -0300551
552/*
553 * Write a list of register settings; ff/ff stops the process.
554 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300555static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300556{
557 while (vals->reg_num != 0xff || vals->value != 0xff) {
Hans Verkuil14386c22009-03-18 13:01:06 -0300558 int ret = ov7670_write(sd, vals->reg_num, vals->value);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300559 if (ret < 0)
560 return ret;
561 vals++;
562 }
563 return 0;
564}
565
566
567/*
568 * Stuff that knows about the sensor.
569 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300570static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300571{
Hans Verkuil14386c22009-03-18 13:01:06 -0300572 ov7670_write(sd, REG_COM7, COM7_RESET);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300573 msleep(1);
Hans Verkuil14386c22009-03-18 13:01:06 -0300574 return 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300575}
576
577
Hans Verkuil14386c22009-03-18 13:01:06 -0300578static int ov7670_init(struct v4l2_subdev *sd, u32 val)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300579{
Hans Verkuil14386c22009-03-18 13:01:06 -0300580 return ov7670_write_array(sd, ov7670_default_regs);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300581}
582
583
584
Hans Verkuil14386c22009-03-18 13:01:06 -0300585static int ov7670_detect(struct v4l2_subdev *sd)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300586{
587 unsigned char v;
588 int ret;
589
Hans Verkuil14386c22009-03-18 13:01:06 -0300590 ret = ov7670_init(sd, 0);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300591 if (ret < 0)
592 return ret;
Hans Verkuil14386c22009-03-18 13:01:06 -0300593 ret = ov7670_read(sd, REG_MIDH, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300594 if (ret < 0)
595 return ret;
596 if (v != 0x7f) /* OV manuf. id. */
597 return -ENODEV;
Hans Verkuil14386c22009-03-18 13:01:06 -0300598 ret = ov7670_read(sd, REG_MIDL, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300599 if (ret < 0)
600 return ret;
601 if (v != 0xa2)
602 return -ENODEV;
603 /*
604 * OK, we know we have an OmniVision chip...but which one?
605 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300606 ret = ov7670_read(sd, REG_PID, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300607 if (ret < 0)
608 return ret;
609 if (v != 0x76) /* PID + VER = 0x76 / 0x73 */
610 return -ENODEV;
Hans Verkuil14386c22009-03-18 13:01:06 -0300611 ret = ov7670_read(sd, REG_VER, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300612 if (ret < 0)
613 return ret;
614 if (v != 0x73) /* PID + VER = 0x76 / 0x73 */
615 return -ENODEV;
616 return 0;
617}
618
619
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300620/*
621 * Store information about the video data format. The color matrix
622 * is deeply tied into the format, so keep the relevant values here.
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300623 * The magic matrix numbers come from OmniVision.
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300624 */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300625static struct ov7670_format_struct {
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300626 enum v4l2_mbus_pixelcode mbus_code;
627 enum v4l2_colorspace colorspace;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300628 struct regval_list *regs;
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300629 int cmatrix[CMATRIX_LEN];
Jonathan Corbet111f3352006-11-04 09:26:00 -0300630} ov7670_formats[] = {
631 {
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300632 .mbus_code = V4L2_MBUS_FMT_YUYV8_2X8,
633 .colorspace = V4L2_COLORSPACE_JPEG,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300634 .regs = ov7670_fmt_yuv422,
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300635 .cmatrix = { 128, -128, 0, -34, -94, 128 },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300636 },
637 {
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300638 .mbus_code = V4L2_MBUS_FMT_RGB444_2X8_PADHI_LE,
639 .colorspace = V4L2_COLORSPACE_SRGB,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300640 .regs = ov7670_fmt_rgb444,
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300641 .cmatrix = { 179, -179, 0, -61, -176, 228 },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300642 },
643 {
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300644 .mbus_code = V4L2_MBUS_FMT_RGB565_2X8_LE,
645 .colorspace = V4L2_COLORSPACE_SRGB,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300646 .regs = ov7670_fmt_rgb565,
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300647 .cmatrix = { 179, -179, 0, -61, -176, 228 },
Jonathan Corbet585553e2007-03-25 11:38:21 -0300648 },
649 {
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300650 .mbus_code = V4L2_MBUS_FMT_SBGGR8_1X8,
651 .colorspace = V4L2_COLORSPACE_SRGB,
Jonathan Corbet585553e2007-03-25 11:38:21 -0300652 .regs = ov7670_fmt_raw,
653 .cmatrix = { 0, 0, 0, 0, 0, 0 },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300654 },
Jonathan Corbet111f3352006-11-04 09:26:00 -0300655};
Jonathan Corbet585553e2007-03-25 11:38:21 -0300656#define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300657
Jonathan Corbet111f3352006-11-04 09:26:00 -0300658
659/*
660 * Then there is the issue of window sizes. Try to capture the info here.
661 */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300662
663/*
664 * QCIF mode is done (by OV) in a very strange way - it actually looks like
665 * VGA with weird scaling options - they do *not* use the canned QCIF mode
666 * which is allegedly provided by the sensor. So here's the weird register
667 * settings.
668 */
669static struct regval_list ov7670_qcif_regs[] = {
670 { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
671 { REG_COM3, COM3_DCWEN },
672 { REG_COM14, COM14_DCWEN | 0x01},
673 { 0x73, 0xf1 },
674 { 0xa2, 0x52 },
675 { 0x7b, 0x1c },
676 { 0x7c, 0x28 },
677 { 0x7d, 0x3c },
678 { 0x7f, 0x69 },
679 { REG_COM9, 0x38 },
680 { 0xa1, 0x0b },
681 { 0x74, 0x19 },
682 { 0x9a, 0x80 },
683 { 0x43, 0x14 },
684 { REG_COM13, 0xc0 },
685 { 0xff, 0xff },
686};
687
Javier Martind058e232013-01-29 07:12:13 -0300688static struct ov7670_win_size ov7670_win_sizes[] = {
Jonathan Corbet111f3352006-11-04 09:26:00 -0300689 /* VGA */
690 {
691 .width = VGA_WIDTH,
692 .height = VGA_HEIGHT,
693 .com7_bit = COM7_FMT_VGA,
Javier Martind058e232013-01-29 07:12:13 -0300694 .hstart = 158, /* These values from */
695 .hstop = 14, /* Omnivision */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300696 .vstart = 10,
697 .vstop = 490,
Javier Martind058e232013-01-29 07:12:13 -0300698 .regs = NULL,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300699 },
700 /* CIF */
701 {
702 .width = CIF_WIDTH,
703 .height = CIF_HEIGHT,
704 .com7_bit = COM7_FMT_CIF,
Javier Martind058e232013-01-29 07:12:13 -0300705 .hstart = 170, /* Empirically determined */
Jonathan Corbet111f3352006-11-04 09:26:00 -0300706 .hstop = 90,
707 .vstart = 14,
708 .vstop = 494,
Javier Martind058e232013-01-29 07:12:13 -0300709 .regs = NULL,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300710 },
711 /* QVGA */
712 {
713 .width = QVGA_WIDTH,
714 .height = QVGA_HEIGHT,
715 .com7_bit = COM7_FMT_QVGA,
Javier Martind058e232013-01-29 07:12:13 -0300716 .hstart = 168, /* Empirically determined */
Daniel Drakedc4589c2010-10-18 18:07:36 -0300717 .hstop = 24,
718 .vstart = 12,
719 .vstop = 492,
Javier Martind058e232013-01-29 07:12:13 -0300720 .regs = NULL,
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300721 },
722 /* QCIF */
723 {
724 .width = QCIF_WIDTH,
725 .height = QCIF_HEIGHT,
726 .com7_bit = COM7_FMT_VGA, /* see comment above */
Javier Martind058e232013-01-29 07:12:13 -0300727 .hstart = 456, /* Empirically determined */
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300728 .hstop = 24,
729 .vstart = 14,
730 .vstop = 494,
Javier Martind058e232013-01-29 07:12:13 -0300731 .regs = ov7670_qcif_regs,
732 }
Jonathan Corbet111f3352006-11-04 09:26:00 -0300733};
734
Javier Martind058e232013-01-29 07:12:13 -0300735static struct ov7670_win_size ov7675_win_sizes[] = {
736 /*
737 * Currently, only VGA is supported. Theoretically it could be possible
738 * to support CIF, QVGA and QCIF too. Taking values for ov7670 as a
739 * base and tweak them empirically could be required.
740 */
741 {
742 .width = VGA_WIDTH,
743 .height = VGA_HEIGHT,
744 .com7_bit = COM7_FMT_VGA,
745 .hstart = 158, /* These values from */
746 .hstop = 14, /* Omnivision */
747 .vstart = 14, /* Empirically determined */
748 .vstop = 494,
749 .regs = NULL,
750 }
751};
Jonathan Corbet111f3352006-11-04 09:26:00 -0300752
Javier Martinf6dd9272013-01-29 07:16:59 -0300753static void ov7675_get_framerate(struct v4l2_subdev *sd,
754 struct v4l2_fract *tpf)
755{
756 struct ov7670_info *info = to_state(sd);
757 u32 clkrc = info->clkrc;
758 u32 pll_factor = PLL_FACTOR;
759
760 clkrc++;
761 if (info->fmt->mbus_code == V4L2_MBUS_FMT_SBGGR8_1X8)
762 clkrc = (clkrc >> 1);
763
764 tpf->numerator = 1;
765 tpf->denominator = (5 * pll_factor * info->clock_speed) /
766 (4 * clkrc);
767}
768
769static int ov7675_set_framerate(struct v4l2_subdev *sd,
770 struct v4l2_fract *tpf)
771{
772 struct ov7670_info *info = to_state(sd);
773 u32 clkrc;
774 u32 pll_factor = PLL_FACTOR;
775 int ret;
776
777 /*
778 * The formula is fps = 5/4*pixclk for YUV/RGB and
779 * fps = 5/2*pixclk for RAW.
780 *
781 * pixclk = clock_speed / (clkrc + 1) * PLLfactor
782 *
783 */
784 if (tpf->numerator == 0 || tpf->denominator == 0) {
785 clkrc = 0;
786 } else {
787 clkrc = (5 * pll_factor * info->clock_speed * tpf->numerator) /
788 (4 * tpf->denominator);
789 if (info->fmt->mbus_code == V4L2_MBUS_FMT_SBGGR8_1X8)
790 clkrc = (clkrc << 1);
791 clkrc--;
792 }
793
794 /*
795 * The datasheet claims that clkrc = 0 will divide the input clock by 1
796 * but we've checked with an oscilloscope that it divides by 2 instead.
797 * So, if clkrc = 0 just bypass the divider.
798 */
799 if (clkrc <= 0)
800 clkrc = CLK_EXT;
801 else if (clkrc > CLK_SCALE)
802 clkrc = CLK_SCALE;
803 info->clkrc = clkrc;
804
805 /* Recalculate frame rate */
806 ov7675_get_framerate(sd, tpf);
807
808 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
809 if (ret < 0)
810 return ret;
811 return ov7670_write(sd, REG_DBLV, DBLV_X4);
812}
813
814static void ov7670_get_framerate_legacy(struct v4l2_subdev *sd,
815 struct v4l2_fract *tpf)
816{
817 struct ov7670_info *info = to_state(sd);
818
819 tpf->numerator = 1;
820 tpf->denominator = info->clock_speed;
821 if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
822 tpf->denominator /= (info->clkrc & CLK_SCALE);
823}
824
825static int ov7670_set_framerate_legacy(struct v4l2_subdev *sd,
826 struct v4l2_fract *tpf)
827{
828 struct ov7670_info *info = to_state(sd);
829 int div;
830
831 if (tpf->numerator == 0 || tpf->denominator == 0)
832 div = 1; /* Reset to full rate */
833 else
834 div = (tpf->numerator * info->clock_speed) / tpf->denominator;
835 if (div == 0)
836 div = 1;
837 else if (div > CLK_SCALE)
838 div = CLK_SCALE;
839 info->clkrc = (info->clkrc & 0x80) | div;
840 tpf->numerator = 1;
841 tpf->denominator = info->clock_speed / div;
842 return ov7670_write(sd, REG_CLKRC, info->clkrc);
843}
844
Jonathan Corbet111f3352006-11-04 09:26:00 -0300845/*
846 * Store a set of start/stop values into the camera.
847 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300848static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300849 int vstart, int vstop)
850{
851 int ret;
852 unsigned char v;
853/*
854 * Horizontal: 11 bits, top 8 live in hstart and hstop. Bottom 3 of
855 * hstart are in href[2:0], bottom 3 of hstop in href[5:3]. There is
856 * a mystery "edge offset" value in the top two bits of href.
857 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300858 ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
859 ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
860 ret += ov7670_read(sd, REG_HREF, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300861 v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
862 msleep(10);
Hans Verkuil14386c22009-03-18 13:01:06 -0300863 ret += ov7670_write(sd, REG_HREF, v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300864/*
865 * Vertical: similar arrangement, but only 10 bits.
866 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300867 ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
868 ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
869 ret += ov7670_read(sd, REG_VREF, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300870 v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
871 msleep(10);
Hans Verkuil14386c22009-03-18 13:01:06 -0300872 ret += ov7670_write(sd, REG_VREF, v);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300873 return ret;
874}
875
876
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300877static int ov7670_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
878 enum v4l2_mbus_pixelcode *code)
879{
880 if (index >= N_OV7670_FMTS)
881 return -EINVAL;
882
883 *code = ov7670_formats[index].mbus_code;
884 return 0;
885}
Jonathan Corbet111f3352006-11-04 09:26:00 -0300886
Hans Verkuil14386c22009-03-18 13:01:06 -0300887static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300888 struct v4l2_mbus_framefmt *fmt,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300889 struct ov7670_format_struct **ret_fmt,
890 struct ov7670_win_size **ret_wsize)
891{
Javier Martinf748cd32013-01-29 07:14:27 -0300892 int index, i;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300893 struct ov7670_win_size *wsize;
Javier Martind058e232013-01-29 07:12:13 -0300894 struct ov7670_info *info = to_state(sd);
895 unsigned int n_win_sizes = info->devtype->n_win_sizes;
Javier Martinf748cd32013-01-29 07:14:27 -0300896 unsigned int win_sizes_limit = n_win_sizes;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300897
898 for (index = 0; index < N_OV7670_FMTS; index++)
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300899 if (ov7670_formats[index].mbus_code == fmt->code)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300900 break;
Daniel Drakecd257a62008-06-30 20:57:39 -0300901 if (index >= N_OV7670_FMTS) {
902 /* default to first format */
903 index = 0;
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300904 fmt->code = ov7670_formats[0].mbus_code;
Daniel Drakecd257a62008-06-30 20:57:39 -0300905 }
Jonathan Corbet111f3352006-11-04 09:26:00 -0300906 if (ret_fmt != NULL)
907 *ret_fmt = ov7670_formats + index;
908 /*
909 * Fields: the OV devices claim to be progressive.
910 */
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300911 fmt->field = V4L2_FIELD_NONE;
Javier Martinf748cd32013-01-29 07:14:27 -0300912
913 /*
914 * Don't consider values that don't match min_height and min_width
915 * constraints.
916 */
917 if (info->min_width || info->min_height)
918 for (i = 0; i < n_win_sizes; i++) {
919 wsize = info->devtype->win_sizes + i;
920
921 if (wsize->width < info->min_width ||
922 wsize->height < info->min_height) {
923 win_sizes_limit = i;
924 break;
925 }
926 }
Jonathan Corbet111f3352006-11-04 09:26:00 -0300927 /*
928 * Round requested image size down to the nearest
929 * we support, but not below the smallest.
930 */
Javier Martind058e232013-01-29 07:12:13 -0300931 for (wsize = info->devtype->win_sizes;
Javier Martinf748cd32013-01-29 07:14:27 -0300932 wsize < info->devtype->win_sizes + win_sizes_limit; wsize++)
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300933 if (fmt->width >= wsize->width && fmt->height >= wsize->height)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300934 break;
Javier Martinf748cd32013-01-29 07:14:27 -0300935 if (wsize >= info->devtype->win_sizes + win_sizes_limit)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300936 wsize--; /* Take the smallest one */
937 if (ret_wsize != NULL)
938 *ret_wsize = wsize;
939 /*
940 * Note the size we'll actually handle.
941 */
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300942 fmt->width = wsize->width;
943 fmt->height = wsize->height;
944 fmt->colorspace = ov7670_formats[index].colorspace;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300945 return 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300946}
947
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300948static int ov7670_try_mbus_fmt(struct v4l2_subdev *sd,
949 struct v4l2_mbus_framefmt *fmt)
950{
951 return ov7670_try_fmt_internal(sd, fmt, NULL, NULL);
952}
953
Jonathan Corbet111f3352006-11-04 09:26:00 -0300954/*
955 * Set a format.
956 */
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300957static int ov7670_s_mbus_fmt(struct v4l2_subdev *sd,
958 struct v4l2_mbus_framefmt *fmt)
Jonathan Corbet111f3352006-11-04 09:26:00 -0300959{
Jonathan Corbet111f3352006-11-04 09:26:00 -0300960 struct ov7670_format_struct *ovfmt;
961 struct ov7670_win_size *wsize;
Hans Verkuil14386c22009-03-18 13:01:06 -0300962 struct ov7670_info *info = to_state(sd);
Jonathan Corbetd8d20152009-12-20 11:39:47 -0300963 unsigned char com7;
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300964 int ret;
Jonathan Corbet111f3352006-11-04 09:26:00 -0300965
Hans Verkuil14386c22009-03-18 13:01:06 -0300966 ret = ov7670_try_fmt_internal(sd, fmt, &ovfmt, &wsize);
Hans Verkuil959f3bd2010-05-08 18:28:41 -0300967
Jonathan Corbet111f3352006-11-04 09:26:00 -0300968 if (ret)
969 return ret;
970 /*
971 * COM7 is a pain in the ass, it doesn't like to be read then
972 * quickly written afterward. But we have everything we need
973 * to set it absolutely here, as long as the format-specific
974 * register sets list it first.
975 */
976 com7 = ovfmt->regs[0].value;
977 com7 |= wsize->com7_bit;
Hans Verkuil14386c22009-03-18 13:01:06 -0300978 ov7670_write(sd, REG_COM7, com7);
Jonathan Corbet111f3352006-11-04 09:26:00 -0300979 /*
980 * Now write the rest of the array. Also store start/stops
981 */
Hans Verkuil14386c22009-03-18 13:01:06 -0300982 ov7670_write_array(sd, ovfmt->regs + 1);
983 ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
Jonathan Corbet111f3352006-11-04 09:26:00 -0300984 wsize->vstop);
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300985 ret = 0;
986 if (wsize->regs)
Hans Verkuil14386c22009-03-18 13:01:06 -0300987 ret = ov7670_write_array(sd, wsize->regs);
Jonathan Corbetf9a76152006-11-19 19:04:55 -0300988 info->fmt = ovfmt;
Jonathan Corbetedd75ed2007-05-22 00:39:00 -0300989
Jonathan Corbetd8d20152009-12-20 11:39:47 -0300990 /*
991 * If we're running RGB565, we must rewrite clkrc after setting
992 * the other parameters or the image looks poor. If we're *not*
993 * doing RGB565, we must not rewrite clkrc or the image looks
994 * *really* poor.
Jonathan Corbeta8e68c32010-03-18 19:10:18 -0300995 *
996 * (Update) Now that we retain clkrc state, we should be able
997 * to write it unconditionally, and that will make the frame
998 * rate persistent too.
Jonathan Corbetd8d20152009-12-20 11:39:47 -0300999 */
Jonathan Corbeta8e68c32010-03-18 19:10:18 -03001000 if (ret == 0)
Jonathan Corbetd8d20152009-12-20 11:39:47 -03001001 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
Hans Verkuil959f3bd2010-05-08 18:28:41 -03001002 return 0;
1003}
1004
Jonathan Corbet111f3352006-11-04 09:26:00 -03001005/*
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001006 * Implement G/S_PARM. There is a "high quality" mode we could try
1007 * to do someday; for now, we just do the frame rate tweak.
1008 */
Hans Verkuil14386c22009-03-18 13:01:06 -03001009static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001010{
1011 struct v4l2_captureparm *cp = &parms->parm.capture;
Jonathan Corbetd8d20152009-12-20 11:39:47 -03001012 struct ov7670_info *info = to_state(sd);
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001013
1014 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1015 return -EINVAL;
Jonathan Corbetd8d20152009-12-20 11:39:47 -03001016
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001017 memset(cp, 0, sizeof(struct v4l2_captureparm));
1018 cp->capability = V4L2_CAP_TIMEPERFRAME;
Javier Martinf6dd9272013-01-29 07:16:59 -03001019 info->devtype->get_framerate(sd, &cp->timeperframe);
1020
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001021 return 0;
1022}
1023
Hans Verkuil14386c22009-03-18 13:01:06 -03001024static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001025{
1026 struct v4l2_captureparm *cp = &parms->parm.capture;
1027 struct v4l2_fract *tpf = &cp->timeperframe;
Jonathan Corbetd8d20152009-12-20 11:39:47 -03001028 struct ov7670_info *info = to_state(sd);
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001029
1030 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1031 return -EINVAL;
1032 if (cp->extendedmode != 0)
1033 return -EINVAL;
Jonathan Corbetd8d20152009-12-20 11:39:47 -03001034
Javier Martinf6dd9272013-01-29 07:16:59 -03001035 return info->devtype->set_framerate(sd, tpf);
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001036}
1037
1038
Jonathan Corbete99dfcf2010-09-24 14:17:29 -03001039/*
1040 * Frame intervals. Since frame rates are controlled with the clock
1041 * divider, we can only do 30/n for integer n values. So no continuous
1042 * or stepwise options. Here we just pick a handful of logical values.
1043 */
1044
1045static int ov7670_frame_rates[] = { 30, 15, 10, 5, 1 };
1046
1047static int ov7670_enum_frameintervals(struct v4l2_subdev *sd,
1048 struct v4l2_frmivalenum *interval)
1049{
1050 if (interval->index >= ARRAY_SIZE(ov7670_frame_rates))
1051 return -EINVAL;
1052 interval->type = V4L2_FRMIVAL_TYPE_DISCRETE;
1053 interval->discrete.numerator = 1;
1054 interval->discrete.denominator = ov7670_frame_rates[interval->index];
1055 return 0;
1056}
Jonathan Corbetc8f5b2f52006-12-01 15:50:59 -03001057
1058/*
Daniel Drakeb0326b72010-09-24 14:17:37 -03001059 * Frame size enumeration
1060 */
1061static int ov7670_enum_framesizes(struct v4l2_subdev *sd,
1062 struct v4l2_frmsizeenum *fsize)
1063{
Daniel Drake75e2bda2010-10-19 18:24:05 -03001064 struct ov7670_info *info = to_state(sd);
1065 int i;
1066 int num_valid = -1;
Daniel Drakeb0326b72010-09-24 14:17:37 -03001067 __u32 index = fsize->index;
Javier Martind058e232013-01-29 07:12:13 -03001068 unsigned int n_win_sizes = info->devtype->n_win_sizes;
Daniel Drakeb0326b72010-09-24 14:17:37 -03001069
Daniel Drake75e2bda2010-10-19 18:24:05 -03001070 /*
1071 * If a minimum width/height was requested, filter out the capture
1072 * windows that fall outside that.
1073 */
Javier Martind058e232013-01-29 07:12:13 -03001074 for (i = 0; i < n_win_sizes; i++) {
1075 struct ov7670_win_size *win = &info->devtype->win_sizes[index];
Daniel Drake75e2bda2010-10-19 18:24:05 -03001076 if (info->min_width && win->width < info->min_width)
1077 continue;
1078 if (info->min_height && win->height < info->min_height)
1079 continue;
1080 if (index == ++num_valid) {
1081 fsize->type = V4L2_FRMSIZE_TYPE_DISCRETE;
1082 fsize->discrete.width = win->width;
1083 fsize->discrete.height = win->height;
1084 return 0;
1085 }
1086 }
1087
1088 return -EINVAL;
Daniel Drakeb0326b72010-09-24 14:17:37 -03001089}
1090
1091/*
Jonathan Corbet111f3352006-11-04 09:26:00 -03001092 * Code for dealing with controls.
1093 */
1094
Hans Verkuil14386c22009-03-18 13:01:06 -03001095static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001096 int matrix[CMATRIX_LEN])
1097{
1098 int i, ret;
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001099 unsigned char signbits = 0;
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001100
1101 /*
1102 * Weird crap seems to exist in the upper part of
1103 * the sign bits register, so let's preserve it.
1104 */
Hans Verkuil14386c22009-03-18 13:01:06 -03001105 ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001106 signbits &= 0xc0;
1107
1108 for (i = 0; i < CMATRIX_LEN; i++) {
1109 unsigned char raw;
1110
1111 if (matrix[i] < 0) {
1112 signbits |= (1 << i);
1113 if (matrix[i] < -255)
1114 raw = 0xff;
1115 else
1116 raw = (-1 * matrix[i]) & 0xff;
1117 }
1118 else {
1119 if (matrix[i] > 255)
1120 raw = 0xff;
1121 else
1122 raw = matrix[i] & 0xff;
1123 }
Hans Verkuil14386c22009-03-18 13:01:06 -03001124 ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001125 }
Hans Verkuil14386c22009-03-18 13:01:06 -03001126 ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001127 return ret;
1128}
1129
1130
1131/*
1132 * Hue also requires messing with the color matrix. It also requires
1133 * trig functions, which tend not to be well supported in the kernel.
1134 * So here is a simple table of sine values, 0-90 degrees, in steps
1135 * of five degrees. Values are multiplied by 1000.
1136 *
1137 * The following naive approximate trig functions require an argument
1138 * carefully limited to -180 <= theta <= 180.
1139 */
1140#define SIN_STEP 5
1141static const int ov7670_sin_table[] = {
1142 0, 87, 173, 258, 342, 422,
1143 499, 573, 642, 707, 766, 819,
1144 866, 906, 939, 965, 984, 996,
1145 1000
1146};
1147
1148static int ov7670_sine(int theta)
1149{
1150 int chs = 1;
1151 int sine;
1152
1153 if (theta < 0) {
1154 theta = -theta;
1155 chs = -1;
1156 }
1157 if (theta <= 90)
1158 sine = ov7670_sin_table[theta/SIN_STEP];
1159 else {
1160 theta -= 90;
1161 sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
1162 }
1163 return sine*chs;
1164}
1165
1166static int ov7670_cosine(int theta)
1167{
1168 theta = 90 - theta;
1169 if (theta > 180)
1170 theta -= 360;
1171 else if (theta < -180)
1172 theta += 360;
1173 return ov7670_sine(theta);
1174}
1175
1176
1177
1178
1179static void ov7670_calc_cmatrix(struct ov7670_info *info,
1180 int matrix[CMATRIX_LEN])
1181{
1182 int i;
1183 /*
1184 * Apply the current saturation setting first.
1185 */
1186 for (i = 0; i < CMATRIX_LEN; i++)
1187 matrix[i] = (info->fmt->cmatrix[i]*info->sat) >> 7;
1188 /*
1189 * Then, if need be, rotate the hue value.
1190 */
1191 if (info->hue != 0) {
1192 int sinth, costh, tmpmatrix[CMATRIX_LEN];
1193
1194 memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
1195 sinth = ov7670_sine(info->hue);
1196 costh = ov7670_cosine(info->hue);
1197
1198 matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
1199 matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
1200 matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
1201 matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
1202 matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
1203 matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
1204 }
1205}
1206
1207
1208
Hans Verkuilca075612009-03-18 13:23:13 -03001209static int ov7670_s_sat(struct v4l2_subdev *sd, int value)
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001210{
Hans Verkuil14386c22009-03-18 13:01:06 -03001211 struct ov7670_info *info = to_state(sd);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001212 int matrix[CMATRIX_LEN];
1213 int ret;
1214
1215 info->sat = value;
1216 ov7670_calc_cmatrix(info, matrix);
Hans Verkuil14386c22009-03-18 13:01:06 -03001217 ret = ov7670_store_cmatrix(sd, matrix);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001218 return ret;
1219}
1220
Hans Verkuilca075612009-03-18 13:23:13 -03001221static int ov7670_g_sat(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001222{
Hans Verkuil14386c22009-03-18 13:01:06 -03001223 struct ov7670_info *info = to_state(sd);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001224
1225 *value = info->sat;
1226 return 0;
1227}
1228
Hans Verkuilca075612009-03-18 13:23:13 -03001229static int ov7670_s_hue(struct v4l2_subdev *sd, int value)
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001230{
Hans Verkuil14386c22009-03-18 13:01:06 -03001231 struct ov7670_info *info = to_state(sd);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001232 int matrix[CMATRIX_LEN];
1233 int ret;
1234
1235 if (value < -180 || value > 180)
1236 return -EINVAL;
1237 info->hue = value;
1238 ov7670_calc_cmatrix(info, matrix);
Hans Verkuil14386c22009-03-18 13:01:06 -03001239 ret = ov7670_store_cmatrix(sd, matrix);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001240 return ret;
1241}
1242
1243
Hans Verkuilca075612009-03-18 13:23:13 -03001244static int ov7670_g_hue(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001245{
Hans Verkuil14386c22009-03-18 13:01:06 -03001246 struct ov7670_info *info = to_state(sd);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001247
1248 *value = info->hue;
1249 return 0;
1250}
1251
1252
Jonathan Corbet111f3352006-11-04 09:26:00 -03001253/*
1254 * Some weird registers seem to store values in a sign/magnitude format!
1255 */
1256static unsigned char ov7670_sm_to_abs(unsigned char v)
1257{
1258 if ((v & 0x80) == 0)
1259 return v + 128;
Hans Verkuil14386c22009-03-18 13:01:06 -03001260 return 128 - (v & 0x7f);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001261}
1262
1263
1264static unsigned char ov7670_abs_to_sm(unsigned char v)
1265{
1266 if (v > 127)
1267 return v & 0x7f;
Hans Verkuil14386c22009-03-18 13:01:06 -03001268 return (128 - v) | 0x80;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001269}
1270
Hans Verkuilca075612009-03-18 13:23:13 -03001271static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001272{
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001273 unsigned char com8 = 0, v;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001274 int ret;
1275
Hans Verkuil14386c22009-03-18 13:01:06 -03001276 ov7670_read(sd, REG_COM8, &com8);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001277 com8 &= ~COM8_AEC;
Hans Verkuil14386c22009-03-18 13:01:06 -03001278 ov7670_write(sd, REG_COM8, com8);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001279 v = ov7670_abs_to_sm(value);
Hans Verkuil14386c22009-03-18 13:01:06 -03001280 ret = ov7670_write(sd, REG_BRIGHT, v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001281 return ret;
1282}
1283
Hans Verkuilca075612009-03-18 13:23:13 -03001284static int ov7670_g_brightness(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001285{
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001286 unsigned char v = 0;
Hans Verkuil14386c22009-03-18 13:01:06 -03001287 int ret = ov7670_read(sd, REG_BRIGHT, &v);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001288
1289 *value = ov7670_sm_to_abs(v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001290 return ret;
1291}
1292
Hans Verkuilca075612009-03-18 13:23:13 -03001293static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001294{
Hans Verkuil14386c22009-03-18 13:01:06 -03001295 return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001296}
1297
Hans Verkuilca075612009-03-18 13:23:13 -03001298static int ov7670_g_contrast(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001299{
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001300 unsigned char v = 0;
Hans Verkuil14386c22009-03-18 13:01:06 -03001301 int ret = ov7670_read(sd, REG_CONTRAS, &v);
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001302
1303 *value = v;
1304 return ret;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001305}
1306
Hans Verkuilca075612009-03-18 13:23:13 -03001307static int ov7670_g_hflip(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001308{
1309 int ret;
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001310 unsigned char v = 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001311
Hans Verkuil14386c22009-03-18 13:01:06 -03001312 ret = ov7670_read(sd, REG_MVFP, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001313 *value = (v & MVFP_MIRROR) == MVFP_MIRROR;
1314 return ret;
1315}
1316
1317
Hans Verkuilca075612009-03-18 13:23:13 -03001318static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001319{
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001320 unsigned char v = 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001321 int ret;
1322
Hans Verkuil14386c22009-03-18 13:01:06 -03001323 ret = ov7670_read(sd, REG_MVFP, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001324 if (value)
1325 v |= MVFP_MIRROR;
1326 else
1327 v &= ~MVFP_MIRROR;
1328 msleep(10); /* FIXME */
Hans Verkuil14386c22009-03-18 13:01:06 -03001329 ret += ov7670_write(sd, REG_MVFP, v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001330 return ret;
1331}
1332
1333
1334
Hans Verkuilca075612009-03-18 13:23:13 -03001335static int ov7670_g_vflip(struct v4l2_subdev *sd, __s32 *value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001336{
1337 int ret;
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001338 unsigned char v = 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001339
Hans Verkuil14386c22009-03-18 13:01:06 -03001340 ret = ov7670_read(sd, REG_MVFP, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001341 *value = (v & MVFP_FLIP) == MVFP_FLIP;
1342 return ret;
1343}
1344
1345
Hans Verkuilca075612009-03-18 13:23:13 -03001346static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001347{
Hans Verkuile3bf20d2008-07-17 13:29:49 -03001348 unsigned char v = 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001349 int ret;
1350
Hans Verkuil14386c22009-03-18 13:01:06 -03001351 ret = ov7670_read(sd, REG_MVFP, &v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001352 if (value)
1353 v |= MVFP_FLIP;
1354 else
1355 v &= ~MVFP_FLIP;
1356 msleep(10); /* FIXME */
Hans Verkuil14386c22009-03-18 13:01:06 -03001357 ret += ov7670_write(sd, REG_MVFP, v);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001358 return ret;
1359}
1360
Jonathan Corbet81898672010-03-04 18:50:34 -03001361/*
1362 * GAIN is split between REG_GAIN and REG_VREF[7:6]. If one believes
1363 * the data sheet, the VREF parts should be the most significant, but
1364 * experience shows otherwise. There seems to be little value in
1365 * messing with the VREF bits, so we leave them alone.
1366 */
1367static int ov7670_g_gain(struct v4l2_subdev *sd, __s32 *value)
1368{
1369 int ret;
1370 unsigned char gain;
1371
1372 ret = ov7670_read(sd, REG_GAIN, &gain);
1373 *value = gain;
1374 return ret;
1375}
1376
1377static int ov7670_s_gain(struct v4l2_subdev *sd, int value)
1378{
1379 int ret;
1380 unsigned char com8;
1381
1382 ret = ov7670_write(sd, REG_GAIN, value & 0xff);
1383 /* Have to turn off AGC as well */
1384 if (ret == 0) {
1385 ret = ov7670_read(sd, REG_COM8, &com8);
1386 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AGC);
1387 }
1388 return ret;
1389}
1390
1391/*
1392 * Tweak autogain.
1393 */
1394static int ov7670_g_autogain(struct v4l2_subdev *sd, __s32 *value)
1395{
1396 int ret;
1397 unsigned char com8;
1398
1399 ret = ov7670_read(sd, REG_COM8, &com8);
1400 *value = (com8 & COM8_AGC) != 0;
1401 return ret;
1402}
1403
1404static int ov7670_s_autogain(struct v4l2_subdev *sd, int value)
1405{
1406 int ret;
1407 unsigned char com8;
1408
1409 ret = ov7670_read(sd, REG_COM8, &com8);
1410 if (ret == 0) {
1411 if (value)
1412 com8 |= COM8_AGC;
1413 else
1414 com8 &= ~COM8_AGC;
1415 ret = ov7670_write(sd, REG_COM8, com8);
1416 }
1417 return ret;
1418}
1419
Jonathan Corbet364e9332010-03-05 16:48:39 -03001420/*
1421 * Exposure is spread all over the place: top 6 bits in AECHH, middle
1422 * 8 in AECH, and two stashed in COM1 just for the hell of it.
1423 */
1424static int ov7670_g_exp(struct v4l2_subdev *sd, __s32 *value)
1425{
1426 int ret;
1427 unsigned char com1, aech, aechh;
1428
1429 ret = ov7670_read(sd, REG_COM1, &com1) +
1430 ov7670_read(sd, REG_AECH, &aech) +
1431 ov7670_read(sd, REG_AECHH, &aechh);
1432 *value = ((aechh & 0x3f) << 10) | (aech << 2) | (com1 & 0x03);
1433 return ret;
1434}
1435
1436static int ov7670_s_exp(struct v4l2_subdev *sd, int value)
1437{
1438 int ret;
1439 unsigned char com1, com8, aech, aechh;
1440
1441 ret = ov7670_read(sd, REG_COM1, &com1) +
1442 ov7670_read(sd, REG_COM8, &com8);
1443 ov7670_read(sd, REG_AECHH, &aechh);
1444 if (ret)
1445 return ret;
1446
1447 com1 = (com1 & 0xfc) | (value & 0x03);
1448 aech = (value >> 2) & 0xff;
1449 aechh = (aechh & 0xc0) | ((value >> 10) & 0x3f);
1450 ret = ov7670_write(sd, REG_COM1, com1) +
1451 ov7670_write(sd, REG_AECH, aech) +
1452 ov7670_write(sd, REG_AECHH, aechh);
1453 /* Have to turn off AEC as well */
1454 if (ret == 0)
1455 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AEC);
1456 return ret;
1457}
1458
1459/*
1460 * Tweak autoexposure.
1461 */
1462static int ov7670_g_autoexp(struct v4l2_subdev *sd, __s32 *value)
1463{
1464 int ret;
1465 unsigned char com8;
1466 enum v4l2_exposure_auto_type *atype = (enum v4l2_exposure_auto_type *) value;
1467
1468 ret = ov7670_read(sd, REG_COM8, &com8);
1469 if (com8 & COM8_AEC)
Jonathan Corbet380de492010-03-26 13:09:34 -03001470 *atype = V4L2_EXPOSURE_AUTO;
Jonathan Corbet364e9332010-03-05 16:48:39 -03001471 else
Jonathan Corbet380de492010-03-26 13:09:34 -03001472 *atype = V4L2_EXPOSURE_MANUAL;
Jonathan Corbet364e9332010-03-05 16:48:39 -03001473 return ret;
1474}
1475
1476static int ov7670_s_autoexp(struct v4l2_subdev *sd,
1477 enum v4l2_exposure_auto_type value)
1478{
1479 int ret;
1480 unsigned char com8;
1481
1482 ret = ov7670_read(sd, REG_COM8, &com8);
1483 if (ret == 0) {
1484 if (value == V4L2_EXPOSURE_AUTO)
1485 com8 |= COM8_AEC;
1486 else
1487 com8 &= ~COM8_AEC;
1488 ret = ov7670_write(sd, REG_COM8, com8);
1489 }
1490 return ret;
1491}
1492
Jonathan Corbet81898672010-03-04 18:50:34 -03001493
1494
Hans Verkuil14386c22009-03-18 13:01:06 -03001495static int ov7670_queryctrl(struct v4l2_subdev *sd,
Jonathan Corbet111f3352006-11-04 09:26:00 -03001496 struct v4l2_queryctrl *qc)
1497{
Hans Verkuilca075612009-03-18 13:23:13 -03001498 /* Fill in min, max, step and default value for these controls. */
1499 switch (qc->id) {
1500 case V4L2_CID_BRIGHTNESS:
1501 return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
1502 case V4L2_CID_CONTRAST:
1503 return v4l2_ctrl_query_fill(qc, 0, 127, 1, 64);
1504 case V4L2_CID_VFLIP:
1505 case V4L2_CID_HFLIP:
1506 return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
1507 case V4L2_CID_SATURATION:
1508 return v4l2_ctrl_query_fill(qc, 0, 256, 1, 128);
1509 case V4L2_CID_HUE:
1510 return v4l2_ctrl_query_fill(qc, -180, 180, 5, 0);
Jonathan Corbet81898672010-03-04 18:50:34 -03001511 case V4L2_CID_GAIN:
1512 return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
1513 case V4L2_CID_AUTOGAIN:
1514 return v4l2_ctrl_query_fill(qc, 0, 1, 1, 1);
Jonathan Corbet364e9332010-03-05 16:48:39 -03001515 case V4L2_CID_EXPOSURE:
1516 return v4l2_ctrl_query_fill(qc, 0, 65535, 1, 500);
1517 case V4L2_CID_EXPOSURE_AUTO:
1518 return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
Hans Verkuilca075612009-03-18 13:23:13 -03001519 }
1520 return -EINVAL;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001521}
1522
Hans Verkuil14386c22009-03-18 13:01:06 -03001523static int ov7670_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001524{
Hans Verkuilca075612009-03-18 13:23:13 -03001525 switch (ctrl->id) {
1526 case V4L2_CID_BRIGHTNESS:
1527 return ov7670_g_brightness(sd, &ctrl->value);
1528 case V4L2_CID_CONTRAST:
1529 return ov7670_g_contrast(sd, &ctrl->value);
1530 case V4L2_CID_SATURATION:
1531 return ov7670_g_sat(sd, &ctrl->value);
1532 case V4L2_CID_HUE:
1533 return ov7670_g_hue(sd, &ctrl->value);
1534 case V4L2_CID_VFLIP:
1535 return ov7670_g_vflip(sd, &ctrl->value);
1536 case V4L2_CID_HFLIP:
1537 return ov7670_g_hflip(sd, &ctrl->value);
Jonathan Corbet81898672010-03-04 18:50:34 -03001538 case V4L2_CID_GAIN:
1539 return ov7670_g_gain(sd, &ctrl->value);
1540 case V4L2_CID_AUTOGAIN:
1541 return ov7670_g_autogain(sd, &ctrl->value);
Jonathan Corbet364e9332010-03-05 16:48:39 -03001542 case V4L2_CID_EXPOSURE:
1543 return ov7670_g_exp(sd, &ctrl->value);
1544 case V4L2_CID_EXPOSURE_AUTO:
1545 return ov7670_g_autoexp(sd, &ctrl->value);
Hans Verkuilca075612009-03-18 13:23:13 -03001546 }
1547 return -EINVAL;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001548}
1549
Hans Verkuil14386c22009-03-18 13:01:06 -03001550static int ov7670_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001551{
Hans Verkuilca075612009-03-18 13:23:13 -03001552 switch (ctrl->id) {
1553 case V4L2_CID_BRIGHTNESS:
1554 return ov7670_s_brightness(sd, ctrl->value);
1555 case V4L2_CID_CONTRAST:
1556 return ov7670_s_contrast(sd, ctrl->value);
1557 case V4L2_CID_SATURATION:
1558 return ov7670_s_sat(sd, ctrl->value);
1559 case V4L2_CID_HUE:
1560 return ov7670_s_hue(sd, ctrl->value);
1561 case V4L2_CID_VFLIP:
1562 return ov7670_s_vflip(sd, ctrl->value);
1563 case V4L2_CID_HFLIP:
1564 return ov7670_s_hflip(sd, ctrl->value);
Jonathan Corbet81898672010-03-04 18:50:34 -03001565 case V4L2_CID_GAIN:
1566 return ov7670_s_gain(sd, ctrl->value);
1567 case V4L2_CID_AUTOGAIN:
1568 return ov7670_s_autogain(sd, ctrl->value);
Jonathan Corbet364e9332010-03-05 16:48:39 -03001569 case V4L2_CID_EXPOSURE:
1570 return ov7670_s_exp(sd, ctrl->value);
1571 case V4L2_CID_EXPOSURE_AUTO:
1572 return ov7670_s_autoexp(sd,
1573 (enum v4l2_exposure_auto_type) ctrl->value);
Hans Verkuilca075612009-03-18 13:23:13 -03001574 }
1575 return -EINVAL;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001576}
1577
Hans Verkuil14386c22009-03-18 13:01:06 -03001578static int ov7670_g_chip_ident(struct v4l2_subdev *sd,
1579 struct v4l2_dbg_chip_ident *chip)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001580{
Hans Verkuil14386c22009-03-18 13:01:06 -03001581 struct i2c_client *client = v4l2_get_subdevdata(sd);
1582
1583 return v4l2_chip_ident_i2c_client(client, chip, V4L2_IDENT_OV7670, 0);
1584}
1585
Hans Verkuilb794aab2009-03-18 13:24:05 -03001586#ifdef CONFIG_VIDEO_ADV_DEBUG
1587static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
1588{
1589 struct i2c_client *client = v4l2_get_subdevdata(sd);
1590 unsigned char val = 0;
1591 int ret;
1592
1593 if (!v4l2_chip_match_i2c_client(client, &reg->match))
1594 return -EINVAL;
1595 if (!capable(CAP_SYS_ADMIN))
1596 return -EPERM;
1597 ret = ov7670_read(sd, reg->reg & 0xff, &val);
1598 reg->val = val;
1599 reg->size = 1;
1600 return ret;
1601}
1602
1603static int ov7670_s_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
1604{
1605 struct i2c_client *client = v4l2_get_subdevdata(sd);
1606
1607 if (!v4l2_chip_match_i2c_client(client, &reg->match))
1608 return -EINVAL;
1609 if (!capable(CAP_SYS_ADMIN))
1610 return -EPERM;
1611 ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
1612 return 0;
1613}
1614#endif
1615
Hans Verkuil14386c22009-03-18 13:01:06 -03001616/* ----------------------------------------------------------------------- */
1617
1618static const struct v4l2_subdev_core_ops ov7670_core_ops = {
1619 .g_chip_ident = ov7670_g_chip_ident,
1620 .g_ctrl = ov7670_g_ctrl,
1621 .s_ctrl = ov7670_s_ctrl,
1622 .queryctrl = ov7670_queryctrl,
1623 .reset = ov7670_reset,
1624 .init = ov7670_init,
Hans Verkuilb794aab2009-03-18 13:24:05 -03001625#ifdef CONFIG_VIDEO_ADV_DEBUG
1626 .g_register = ov7670_g_register,
1627 .s_register = ov7670_s_register,
1628#endif
Hans Verkuil14386c22009-03-18 13:01:06 -03001629};
1630
1631static const struct v4l2_subdev_video_ops ov7670_video_ops = {
Hans Verkuil959f3bd2010-05-08 18:28:41 -03001632 .enum_mbus_fmt = ov7670_enum_mbus_fmt,
1633 .try_mbus_fmt = ov7670_try_mbus_fmt,
1634 .s_mbus_fmt = ov7670_s_mbus_fmt,
Hans Verkuil14386c22009-03-18 13:01:06 -03001635 .s_parm = ov7670_s_parm,
1636 .g_parm = ov7670_g_parm,
Jonathan Corbete99dfcf2010-09-24 14:17:29 -03001637 .enum_frameintervals = ov7670_enum_frameintervals,
Daniel Drakeb0326b72010-09-24 14:17:37 -03001638 .enum_framesizes = ov7670_enum_framesizes,
Hans Verkuil14386c22009-03-18 13:01:06 -03001639};
1640
1641static const struct v4l2_subdev_ops ov7670_ops = {
1642 .core = &ov7670_core_ops,
1643 .video = &ov7670_video_ops,
1644};
1645
1646/* ----------------------------------------------------------------------- */
1647
Javier Martind058e232013-01-29 07:12:13 -03001648static const struct ov7670_devtype ov7670_devdata[] = {
1649 [MODEL_OV7670] = {
1650 .win_sizes = ov7670_win_sizes,
1651 .n_win_sizes = ARRAY_SIZE(ov7670_win_sizes),
Javier Martinf6dd9272013-01-29 07:16:59 -03001652 .set_framerate = ov7670_set_framerate_legacy,
1653 .get_framerate = ov7670_get_framerate_legacy,
Javier Martind058e232013-01-29 07:12:13 -03001654 },
1655 [MODEL_OV7675] = {
1656 .win_sizes = ov7675_win_sizes,
1657 .n_win_sizes = ARRAY_SIZE(ov7675_win_sizes),
Javier Martinf6dd9272013-01-29 07:16:59 -03001658 .set_framerate = ov7675_set_framerate,
1659 .get_framerate = ov7675_get_framerate,
Javier Martind058e232013-01-29 07:12:13 -03001660 },
1661};
1662
Hans Verkuil14386c22009-03-18 13:01:06 -03001663static int ov7670_probe(struct i2c_client *client,
1664 const struct i2c_device_id *id)
1665{
Javier Martinf6dd9272013-01-29 07:16:59 -03001666 struct v4l2_fract tpf;
Hans Verkuil14386c22009-03-18 13:01:06 -03001667 struct v4l2_subdev *sd;
Jonathan Corbetf9a76152006-11-19 19:04:55 -03001668 struct ov7670_info *info;
Hans Verkuil3c7c9372011-01-08 07:08:02 -03001669 int ret;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001670
Hans Verkuil14386c22009-03-18 13:01:06 -03001671 info = kzalloc(sizeof(struct ov7670_info), GFP_KERNEL);
1672 if (info == NULL)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001673 return -ENOMEM;
Hans Verkuil14386c22009-03-18 13:01:06 -03001674 sd = &info->sd;
1675 v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
1676
Hans Verkuil3c7c9372011-01-08 07:08:02 -03001677 info->clock_speed = 30; /* default: a guess */
1678 if (client->dev.platform_data) {
1679 struct ov7670_config *config = client->dev.platform_data;
1680
1681 /*
1682 * Must apply configuration before initializing device, because it
1683 * selects I/O method.
1684 */
1685 info->min_width = config->min_width;
1686 info->min_height = config->min_height;
1687 info->use_smbus = config->use_smbus;
1688
1689 if (config->clock_speed)
1690 info->clock_speed = config->clock_speed;
1691 }
1692
1693 /* Make sure it's an ov7670 */
1694 ret = ov7670_detect(sd);
1695 if (ret) {
1696 v4l_dbg(1, debug, client,
1697 "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
1698 client->addr << 1, client->adapter->name);
1699 kfree(info);
1700 return ret;
1701 }
1702 v4l_info(client, "chip found @ 0x%02x (%s)\n",
1703 client->addr << 1, client->adapter->name);
1704
Javier Martind058e232013-01-29 07:12:13 -03001705 info->devtype = &ov7670_devdata[id->driver_data];
Hans Verkuil3c7c9372011-01-08 07:08:02 -03001706 info->fmt = &ov7670_formats[0];
1707 info->sat = 128; /* Review this */
Javier Martinf6dd9272013-01-29 07:16:59 -03001708 info->clkrc = 0;
1709
1710 /* Set default frame rate to 30 fps */
1711 tpf.numerator = 1;
1712 tpf.denominator = 30;
1713 info->devtype->set_framerate(sd, &tpf);
1714
Jonathan Corbet111f3352006-11-04 09:26:00 -03001715 return 0;
1716}
1717
1718
Hans Verkuil14386c22009-03-18 13:01:06 -03001719static int ov7670_remove(struct i2c_client *client)
Jonathan Corbet111f3352006-11-04 09:26:00 -03001720{
Hans Verkuil14386c22009-03-18 13:01:06 -03001721 struct v4l2_subdev *sd = i2c_get_clientdata(client);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001722
Hans Verkuil14386c22009-03-18 13:01:06 -03001723 v4l2_device_unregister_subdev(sd);
1724 kfree(to_state(sd));
1725 return 0;
Jonathan Corbet111f3352006-11-04 09:26:00 -03001726}
1727
Hans Verkuil14386c22009-03-18 13:01:06 -03001728static const struct i2c_device_id ov7670_id[] = {
Javier Martind058e232013-01-29 07:12:13 -03001729 { "ov7670", MODEL_OV7670 },
1730 { "ov7675", MODEL_OV7675 },
Hans Verkuil14386c22009-03-18 13:01:06 -03001731 { }
Jonathan Corbet111f3352006-11-04 09:26:00 -03001732};
Hans Verkuil14386c22009-03-18 13:01:06 -03001733MODULE_DEVICE_TABLE(i2c, ov7670_id);
Jonathan Corbet111f3352006-11-04 09:26:00 -03001734
Hans Verkuilef2ac772010-09-15 15:08:09 -03001735static struct i2c_driver ov7670_driver = {
1736 .driver = {
1737 .owner = THIS_MODULE,
1738 .name = "ov7670",
1739 },
1740 .probe = ov7670_probe,
1741 .remove = ov7670_remove,
1742 .id_table = ov7670_id,
Hans Verkuil14386c22009-03-18 13:01:06 -03001743};
Hans Verkuilef2ac772010-09-15 15:08:09 -03001744
Axel Linc6e8d862012-02-12 06:56:32 -03001745module_i2c_driver(ov7670_driver);