blob: 76301c4ba1ad9c4f3867b3ea52300400f626662e [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053021#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070022#include <linux/mm.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26
27#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000028#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
36 * The driver has currently been tested only with the Atmel AT32AP7000,
37 * which does not support descriptor writeback.
38 */
39
Andy Shevchenkoa0982002012-09-21 15:05:48 +030040static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
41{
42 return slave ? slave->dst_master : 0;
43}
44
45static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
46{
47 return slave ? slave->src_master : 1;
48}
49
Viresh Kumar327e6972012-02-01 16:12:26 +053050#define DWC_DEFAULT_CTLLO(_chan) ({ \
51 struct dw_dma_slave *__slave = (_chan->private); \
52 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
53 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020054 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030055 int _dms = dwc_get_dms(__slave); \
56 int _sms = dwc_get_sms(__slave); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020057 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053058 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020059 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000061 \
Viresh Kumar327e6972012-02-01 16:12:26 +053062 (DWC_CTLL_DST_MSIZE(_dmsize) \
63 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000064 | DWC_CTLL_LLP_D_EN \
65 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053066 | DWC_CTLL_DMS(_dms) \
67 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000068 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069
70/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071 * Number of descriptors to allocate for each channel. This should be
72 * made configurable somehow; preferably, the clients (at least the
73 * ones using slave transfers) should be able to give us a hint.
74 */
75#define NR_DESCS_PER_CHANNEL 64
76
Andy Shevchenko23d5f4ec2013-01-10 10:53:05 +020077#define SRC_MASTER 0
78#define DST_MASTER 1
79
80static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
81{
82 struct dw_dma *dw = to_dw_dma(chan->device);
83 struct dw_dma_slave *dws = chan->private;
84
85 if (master == SRC_MASTER)
86 return dw->data_width[dwc_get_sms(dws)];
87 else if (master == DST_MASTER)
88 return dw->data_width[dwc_get_dms(dws)];
89
90 return 0;
91}
92
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070093/*----------------------------------------------------------------------*/
94
Dan Williams41d5e592009-01-06 11:38:21 -070095static struct device *chan2dev(struct dma_chan *chan)
96{
97 return &chan->dev->device;
98}
99static struct device *chan2parent(struct dma_chan *chan)
100{
101 return chan->dev->device.parent;
102}
103
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
105{
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +0300106 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107}
108
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
110{
111 struct dw_desc *desc, *_desc;
112 struct dw_desc *ret = NULL;
113 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530114 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300118 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119 if (async_tx_test_ack(&desc->txd)) {
120 list_del(&desc->desc_node);
121 ret = desc;
122 break;
123 }
Dan Williams41d5e592009-01-06 11:38:21 -0700124 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700125 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530126 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700127
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129
130 return ret;
131}
132
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700133/*
134 * Move a descriptor, including any children, to the free list.
135 * `desc' must not be on any lists.
136 */
137static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
138{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530139 unsigned long flags;
140
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700141 if (desc) {
142 struct dw_desc *child;
143
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530144 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700145 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700146 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700147 "moving child desc %p to freelist\n",
148 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700149 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700150 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700151 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530152 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700153 }
154}
155
Viresh Kumar61e183f2011-11-17 16:01:29 +0530156static void dwc_initialize(struct dw_dma_chan *dwc)
157{
158 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
159 struct dw_dma_slave *dws = dwc->chan.private;
160 u32 cfghi = DWC_CFGH_FIFO_MODE;
161 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
162
163 if (dwc->initialized == true)
164 return;
165
166 if (dws) {
167 /*
168 * We need controller-specific data to set up slave
169 * transfers.
170 */
171 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
172
173 cfghi = dws->cfg_hi;
174 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300175 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200176 if (dwc->direction == DMA_MEM_TO_DEV)
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300177 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200178 else if (dwc->direction == DMA_DEV_TO_MEM)
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300179 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530180 }
181
182 channel_writel(dwc, CFG_LO, cfglo);
183 channel_writel(dwc, CFG_HI, cfghi);
184
185 /* Enable interrupts */
186 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530187 channel_set_bit(dw, MASK.ERROR, dwc->mask);
188
189 dwc->initialized = true;
190}
191
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700192/*----------------------------------------------------------------------*/
193
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300194static inline unsigned int dwc_fast_fls(unsigned long long v)
195{
196 /*
197 * We can be a lot more clever here, but this should take care
198 * of the most common optimization.
199 */
200 if (!(v & 7))
201 return 3;
202 else if (!(v & 3))
203 return 2;
204 else if (!(v & 1))
205 return 1;
206 return 0;
207}
208
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300209static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300210{
211 dev_err(chan2dev(&dwc->chan),
212 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
213 channel_readl(dwc, SAR),
214 channel_readl(dwc, DAR),
215 channel_readl(dwc, LLP),
216 channel_readl(dwc, CTL_HI),
217 channel_readl(dwc, CTL_LO));
218}
219
Andy Shevchenko3f936202012-06-19 13:46:32 +0300220static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
221{
222 channel_clear_bit(dw, CH_EN, dwc->mask);
223 while (dma_readl(dw, CH_EN) & dwc->mask)
224 cpu_relax();
225}
226
Andy Shevchenko1d455432012-06-19 13:34:03 +0300227/*----------------------------------------------------------------------*/
228
Andy Shevchenkofed25742012-09-21 15:05:49 +0300229/* Perform single block transfer */
230static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
231 struct dw_desc *desc)
232{
233 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
234 u32 ctllo;
235
236 /* Software emulation of LLP mode relies on interrupts to continue
237 * multi block transfer. */
238 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
239
240 channel_writel(dwc, SAR, desc->lli.sar);
241 channel_writel(dwc, DAR, desc->lli.dar);
242 channel_writel(dwc, CTL_LO, ctllo);
243 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
244 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200245
246 /* Move pointer to next descriptor */
247 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300248}
249
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700250/* Called with dwc->lock held and bh disabled */
251static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
252{
253 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300254 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700255
256 /* ASSERT: channel is idle */
257 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700258 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700259 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300260 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700261
262 /* The tasklet will hopefully advance the queue... */
263 return;
264 }
265
Andy Shevchenkofed25742012-09-21 15:05:49 +0300266 if (dwc->nollp) {
267 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
268 &dwc->flags);
269 if (was_soft_llp) {
270 dev_err(chan2dev(&dwc->chan),
271 "BUG: Attempted to start new LLP transfer "
272 "inside ongoing one\n");
273 return;
274 }
275
276 dwc_initialize(dwc);
277
278 dwc->tx_list = &first->tx_list;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200279 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300280
281 dwc_do_single_block(dwc, first);
282
283 return;
284 }
285
Viresh Kumar61e183f2011-11-17 16:01:29 +0530286 dwc_initialize(dwc);
287
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700288 channel_writel(dwc, LLP, first->txd.phys);
289 channel_writel(dwc, CTL_LO,
290 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
291 channel_writel(dwc, CTL_HI, 0);
292 channel_set_bit(dw, CH_EN, dwc->mask);
293}
294
295/*----------------------------------------------------------------------*/
296
297static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530298dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
299 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700300{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530301 dma_async_tx_callback callback = NULL;
302 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700303 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530304 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530305 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700306
Dan Williams41d5e592009-01-06 11:38:21 -0700307 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530309 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000310 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530311 if (callback_required) {
312 callback = txd->callback;
313 param = txd->callback_param;
314 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700315
Viresh Kumare5180762011-03-03 15:47:20 +0530316 /* async_tx_ack */
317 list_for_each_entry(child, &desc->tx_list, desc_node)
318 async_tx_ack(&child->txd);
319 async_tx_ack(&desc->txd);
320
Dan Williamse0bd0f82009-09-08 17:53:02 -0700321 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700322 list_move(&desc->desc_node, &dwc->free_list);
323
Andy Shevchenko495aea42013-01-10 11:11:41 +0200324 if (!is_slave_direction(dwc->direction)) {
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700325 struct device *parent = chan2parent(&dwc->chan);
326 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
327 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
328 dma_unmap_single(parent, desc->lli.dar,
329 desc->len, DMA_FROM_DEVICE);
330 else
331 dma_unmap_page(parent, desc->lli.dar,
332 desc->len, DMA_FROM_DEVICE);
333 }
334 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
335 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
336 dma_unmap_single(parent, desc->lli.sar,
337 desc->len, DMA_TO_DEVICE);
338 else
339 dma_unmap_page(parent, desc->lli.sar,
340 desc->len, DMA_TO_DEVICE);
341 }
342 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700343
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530344 spin_unlock_irqrestore(&dwc->lock, flags);
345
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200346 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700347 callback(param);
348}
349
350static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
351{
352 struct dw_desc *desc, *_desc;
353 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530354 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700355
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530356 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700357 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700358 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359 "BUG: XFER bit set, but channel not idle!\n");
360
361 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300362 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363 }
364
365 /*
366 * Submit queued descriptors ASAP, i.e. before we go through
367 * the completed ones.
368 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700369 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530370 if (!list_empty(&dwc->queue)) {
371 list_move(dwc->queue.next, &dwc->active_list);
372 dwc_dostart(dwc, dwc_first_active(dwc));
373 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700374
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530375 spin_unlock_irqrestore(&dwc->lock, flags);
376
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700377 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530378 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700379}
380
381static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
382{
383 dma_addr_t llp;
384 struct dw_desc *desc, *_desc;
385 struct dw_desc *child;
386 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530387 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700388
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530389 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700390 llp = channel_readl(dwc, LLP);
391 status_xfer = dma_readl(dw, RAW.XFER);
392
393 if (status_xfer & dwc->mask) {
394 /* Everything we've submitted is done */
395 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_unlock_irqrestore(&dwc->lock, flags);
397
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700398 dwc_complete_all(dw, dwc);
399 return;
400 }
401
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530402 if (list_empty(&dwc->active_list)) {
403 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000404 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530405 }
Jamie Iles087809f2011-01-21 14:11:52 +0000406
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300407 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300408 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700409
410 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530411 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 if (desc->txd.phys == llp) {
413 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700414 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530415 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530416
417 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530418 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530420 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700421 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700423
Dan Williamse0bd0f82009-09-08 17:53:02 -0700424 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530425 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530427 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700430
431 /*
432 * No descriptors so far seem to be in progress, i.e.
433 * this one must be done.
434 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530435 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530436 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530437 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700438 }
439
Dan Williams41d5e592009-01-06 11:38:21 -0700440 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700441 "BUG: All descriptors done, but channel not idle!\n");
442
443 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300444 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445
446 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530447 list_move(dwc->queue.next, &dwc->active_list);
448 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530450 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700451}
452
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300453static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700454{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300455 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
456 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700457}
458
459static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
460{
461 struct dw_desc *bad_desc;
462 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530463 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464
465 dwc_scan_descriptors(dw, dwc);
466
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530467 spin_lock_irqsave(&dwc->lock, flags);
468
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700469 /*
470 * The descriptor currently at the head of the active list is
471 * borked. Since we don't have any way to report errors, we'll
472 * just have to scream loudly and try to carry on.
473 */
474 bad_desc = dwc_first_active(dwc);
475 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530476 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700477
478 /* Clear the error flag and try to restart the controller */
479 dma_writel(dw, CLEAR.ERROR, dwc->mask);
480 if (!list_empty(&dwc->active_list))
481 dwc_dostart(dwc, dwc_first_active(dwc));
482
483 /*
Andy Shevchenkoba84bd712012-10-18 17:34:11 +0300484 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700485 * when someone submits a bad physical address in a
486 * descriptor, we should consider ourselves lucky that the
487 * controller flagged an error instead of scribbling over
488 * random memory locations.
489 */
Andy Shevchenkoba84bd712012-10-18 17:34:11 +0300490 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
491 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700492 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700493 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700494 dwc_dump_lli(dwc, &child->lli);
495
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530496 spin_unlock_irqrestore(&dwc->lock, flags);
497
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700498 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530499 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700500}
501
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200502/* --------------------- Cyclic DMA API extensions -------------------- */
503
504inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
505{
506 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
507 return channel_readl(dwc, SAR);
508}
509EXPORT_SYMBOL(dw_dma_get_src_addr);
510
511inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
512{
513 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
514 return channel_readl(dwc, DAR);
515}
516EXPORT_SYMBOL(dw_dma_get_dst_addr);
517
518/* called with dwc->lock held and all DMAC interrupts disabled */
519static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530520 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200521{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530522 unsigned long flags;
523
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530524 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200525 void (*callback)(void *param);
526 void *callback_param;
527
528 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
529 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200530
531 callback = dwc->cdesc->period_callback;
532 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530533
534 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200535 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200536 }
537
538 /*
539 * Error and transfer complete are highly unlikely, and will most
540 * likely be due to a configuration error by the user.
541 */
542 if (unlikely(status_err & dwc->mask) ||
543 unlikely(status_xfer & dwc->mask)) {
544 int i;
545
546 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
547 "interrupt, stopping DMA transfer\n",
548 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530549
550 spin_lock_irqsave(&dwc->lock, flags);
551
Andy Shevchenko1d455432012-06-19 13:34:03 +0300552 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200553
Andy Shevchenko3f936202012-06-19 13:46:32 +0300554 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200555
556 /* make sure DMA does not restart by loading a new list */
557 channel_writel(dwc, LLP, 0);
558 channel_writel(dwc, CTL_LO, 0);
559 channel_writel(dwc, CTL_HI, 0);
560
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200561 dma_writel(dw, CLEAR.ERROR, dwc->mask);
562 dma_writel(dw, CLEAR.XFER, dwc->mask);
563
564 for (i = 0; i < dwc->cdesc->periods; i++)
565 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530566
567 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200568 }
569}
570
571/* ------------------------------------------------------------------------- */
572
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700573static void dw_dma_tasklet(unsigned long data)
574{
575 struct dw_dma *dw = (struct dw_dma *)data;
576 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700577 u32 status_xfer;
578 u32 status_err;
579 int i;
580
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700581 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700582 status_err = dma_readl(dw, RAW.ERROR);
583
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300584 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700585
586 for (i = 0; i < dw->dma.chancnt; i++) {
587 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200588 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530589 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200590 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700591 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300592 else if (status_xfer & (1 << i)) {
593 unsigned long flags;
594
595 spin_lock_irqsave(&dwc->lock, flags);
596 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
597 if (dwc->tx_node_active != dwc->tx_list) {
598 struct dw_desc *desc =
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +0300599 to_dw_desc(dwc->tx_node_active);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300600
601 dma_writel(dw, CLEAR.XFER, dwc->mask);
602
Andy Shevchenkofed25742012-09-21 15:05:49 +0300603 dwc_do_single_block(dwc, desc);
604
605 spin_unlock_irqrestore(&dwc->lock, flags);
606 continue;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300607 }
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200608 /* we are done here */
609 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300610 }
611 spin_unlock_irqrestore(&dwc->lock, flags);
612
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700613 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300614 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700615 }
616
617 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530618 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700619 */
620 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700621 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
622}
623
624static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
625{
626 struct dw_dma *dw = dev_id;
627 u32 status;
628
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300629 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 dma_readl(dw, STATUS_INT));
631
632 /*
633 * Just disable the interrupts. We'll turn them back on in the
634 * softirq handler.
635 */
636 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
638
639 status = dma_readl(dw, STATUS_INT);
640 if (status) {
641 dev_err(dw->dma.dev,
642 "BUG: Unexpected interrupts pending: 0x%x\n",
643 status);
644
645 /* Try to recover */
646 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700647 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
648 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
649 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
650 }
651
652 tasklet_schedule(&dw->tasklet);
653
654 return IRQ_HANDLED;
655}
656
657/*----------------------------------------------------------------------*/
658
659static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
660{
661 struct dw_desc *desc = txd_to_dw_desc(tx);
662 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
663 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530664 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700665
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530666 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000667 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700668
669 /*
670 * REVISIT: We should attempt to chain as many descriptors as
671 * possible, perhaps even appending to those already submitted
672 * for DMA. But this is hard to do in a race-free manner.
673 */
674 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300675 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700676 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700677 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530678 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300680 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700681 desc->txd.cookie);
682
683 list_add_tail(&desc->desc_node, &dwc->queue);
684 }
685
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530686 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700687
688 return cookie;
689}
690
691static struct dma_async_tx_descriptor *
692dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
693 size_t len, unsigned long flags)
694{
695 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
696 struct dw_desc *desc;
697 struct dw_desc *first;
698 struct dw_desc *prev;
699 size_t xfer_count;
700 size_t offset;
701 unsigned int src_width;
702 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300703 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700704 u32 ctllo;
705
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300706 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300707 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300708 (unsigned long long)dest, (unsigned long long)src,
709 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700710
711 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300712 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700713 return NULL;
714 }
715
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200716 dwc->direction = DMA_MEM_TO_MEM;
717
Andy Shevchenko23d5f4ec2013-01-10 10:53:05 +0200718 data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
719 dwc_get_data_width(chan, DST_MASTER));
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300720
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300721 src_width = dst_width = min_t(unsigned int, data_width,
722 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700723
Viresh Kumar327e6972012-02-01 16:12:26 +0530724 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700725 | DWC_CTLL_DST_WIDTH(dst_width)
726 | DWC_CTLL_SRC_WIDTH(src_width)
727 | DWC_CTLL_DST_INC
728 | DWC_CTLL_SRC_INC
729 | DWC_CTLL_FC_M2M;
730 prev = first = NULL;
731
732 for (offset = 0; offset < len; offset += xfer_count << src_width) {
733 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300734 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700735
736 desc = dwc_desc_get(dwc);
737 if (!desc)
738 goto err_desc_get;
739
740 desc->lli.sar = src + offset;
741 desc->lli.dar = dest + offset;
742 desc->lli.ctllo = ctllo;
743 desc->lli.ctlhi = xfer_count;
744
745 if (!first) {
746 first = desc;
747 } else {
748 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700749 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700750 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700751 }
752 prev = desc;
753 }
754
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700755 if (flags & DMA_PREP_INTERRUPT)
756 /* Trigger interrupt after last block */
757 prev->lli.ctllo |= DWC_CTLL_INT_EN;
758
759 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700760 first->txd.flags = flags;
761 first->len = len;
762
763 return &first->txd;
764
765err_desc_get:
766 dwc_desc_put(dwc, first);
767 return NULL;
768}
769
770static struct dma_async_tx_descriptor *
771dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530772 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500773 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700774{
775 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +0530776 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700777 struct dw_desc *prev;
778 struct dw_desc *first;
779 u32 ctllo;
780 dma_addr_t reg;
781 unsigned int reg_width;
782 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300783 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700784 unsigned int i;
785 struct scatterlist *sg;
786 size_t total_len = 0;
787
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300788 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700789
Andy Shevchenko495aea42013-01-10 11:11:41 +0200790 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700791 return NULL;
792
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200793 dwc->direction = direction;
794
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795 prev = first = NULL;
796
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530798 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530799 reg_width = __fls(sconfig->dst_addr_width);
800 reg = sconfig->dst_addr;
801 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700802 | DWC_CTLL_DST_WIDTH(reg_width)
803 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530804 | DWC_CTLL_SRC_INC);
805
806 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
807 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
808
Andy Shevchenko23d5f4ec2013-01-10 10:53:05 +0200809 data_width = dwc_get_data_width(chan, SRC_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300810
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811 for_each_sg(sgl, sg, sg_len, i) {
812 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530813 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700814
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200815 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700816 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530817
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300818 mem_width = min_t(unsigned int,
819 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700820
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530821slave_sg_todev_fill_desc:
822 desc = dwc_desc_get(dwc);
823 if (!desc) {
824 dev_err(chan2dev(chan),
825 "not enough descriptors available\n");
826 goto err_desc_get;
827 }
828
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700829 desc->lli.sar = mem;
830 desc->lli.dar = reg;
831 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300832 if ((len >> mem_width) > dwc->block_size) {
833 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530834 mem += dlen;
835 len -= dlen;
836 } else {
837 dlen = len;
838 len = 0;
839 }
840
841 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700842
843 if (!first) {
844 first = desc;
845 } else {
846 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700847 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700848 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849 }
850 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530851 total_len += dlen;
852
853 if (len)
854 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855 }
856 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530857 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530858 reg_width = __fls(sconfig->src_addr_width);
859 reg = sconfig->src_addr;
860 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 | DWC_CTLL_SRC_WIDTH(reg_width)
862 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530863 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700864
Viresh Kumar327e6972012-02-01 16:12:26 +0530865 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
866 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
867
Andy Shevchenko23d5f4ec2013-01-10 10:53:05 +0200868 data_width = dwc_get_data_width(chan, DST_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300869
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870 for_each_sg(sgl, sg, sg_len, i) {
871 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530872 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200874 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700875 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530876
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300877 mem_width = min_t(unsigned int,
878 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530880slave_sg_fromdev_fill_desc:
881 desc = dwc_desc_get(dwc);
882 if (!desc) {
883 dev_err(chan2dev(chan),
884 "not enough descriptors available\n");
885 goto err_desc_get;
886 }
887
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700888 desc->lli.sar = reg;
889 desc->lli.dar = mem;
890 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300891 if ((len >> reg_width) > dwc->block_size) {
892 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530893 mem += dlen;
894 len -= dlen;
895 } else {
896 dlen = len;
897 len = 0;
898 }
899 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700900
901 if (!first) {
902 first = desc;
903 } else {
904 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700905 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700906 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700907 }
908 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530909 total_len += dlen;
910
911 if (len)
912 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700913 }
914 break;
915 default:
916 return NULL;
917 }
918
919 if (flags & DMA_PREP_INTERRUPT)
920 /* Trigger interrupt after last block */
921 prev->lli.ctllo |= DWC_CTLL_INT_EN;
922
923 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700924 first->len = total_len;
925
926 return &first->txd;
927
928err_desc_get:
929 dwc_desc_put(dwc, first);
930 return NULL;
931}
932
Viresh Kumar327e6972012-02-01 16:12:26 +0530933/*
934 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
935 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
936 *
937 * NOTE: burst size 2 is not supported by controller.
938 *
939 * This can be done by finding least significant bit set: n & (n - 1)
940 */
941static inline void convert_burst(u32 *maxburst)
942{
943 if (*maxburst > 1)
944 *maxburst = fls(*maxburst) - 2;
945 else
946 *maxburst = 0;
947}
948
949static int
950set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
951{
952 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
953
Andy Shevchenko495aea42013-01-10 11:11:41 +0200954 /* Check if chan will be configured for slave transfers */
955 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530956 return -EINVAL;
957
958 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200959 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530960
961 convert_burst(&dwc->dma_sconfig.src_maxburst);
962 convert_burst(&dwc->dma_sconfig.dst_maxburst);
963
964 return 0;
965}
966
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200967static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
968{
969 u32 cfglo = channel_readl(dwc, CFG_LO);
970
971 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
972 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
973 cpu_relax();
974
975 dwc->paused = true;
976}
977
978static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
979{
980 u32 cfglo = channel_readl(dwc, CFG_LO);
981
982 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
983
984 dwc->paused = false;
985}
986
Linus Walleij05827632010-05-17 16:30:42 -0700987static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
988 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700989{
990 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
991 struct dw_dma *dw = to_dw_dma(chan->device);
992 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530993 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700994 LIST_HEAD(list);
995
Linus Walleija7c57cf2011-04-19 08:31:32 +0800996 if (cmd == DMA_PAUSE) {
997 spin_lock_irqsave(&dwc->lock, flags);
998
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200999 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001000
Linus Walleija7c57cf2011-04-19 08:31:32 +08001001 spin_unlock_irqrestore(&dwc->lock, flags);
1002 } else if (cmd == DMA_RESUME) {
1003 if (!dwc->paused)
1004 return 0;
1005
1006 spin_lock_irqsave(&dwc->lock, flags);
1007
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001008 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001009
1010 spin_unlock_irqrestore(&dwc->lock, flags);
1011 } else if (cmd == DMA_TERMINATE_ALL) {
1012 spin_lock_irqsave(&dwc->lock, flags);
1013
Andy Shevchenkofed25742012-09-21 15:05:49 +03001014 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1015
Andy Shevchenko3f936202012-06-19 13:46:32 +03001016 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001017
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001018 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001019
1020 /* active_list entries will end up before queued entries */
1021 list_splice_init(&dwc->queue, &list);
1022 list_splice_init(&dwc->active_list, &list);
1023
1024 spin_unlock_irqrestore(&dwc->lock, flags);
1025
1026 /* Flush all pending and queued descriptors */
1027 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1028 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301029 } else if (cmd == DMA_SLAVE_CONFIG) {
1030 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1031 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001032 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301033 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001034
Linus Walleijc3635c72010-03-26 16:44:01 -07001035 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001036}
1037
1038static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001039dwc_tx_status(struct dma_chan *chan,
1040 dma_cookie_t cookie,
1041 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001042{
1043 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001044 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001045
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001046 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001047 if (ret != DMA_SUCCESS) {
1048 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1049
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001050 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051 }
1052
Viresh Kumarabf53902011-04-15 16:03:35 +05301053 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001054 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001055
Linus Walleija7c57cf2011-04-19 08:31:32 +08001056 if (dwc->paused)
1057 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001058
1059 return ret;
1060}
1061
1062static void dwc_issue_pending(struct dma_chan *chan)
1063{
1064 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1065
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001066 if (!list_empty(&dwc->queue))
1067 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001068}
1069
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001070static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071{
1072 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1073 struct dw_dma *dw = to_dw_dma(chan->device);
1074 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301076 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001077
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001078 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001079
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001080 /* ASSERT: channel is idle */
1081 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001082 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083 return -EIO;
1084 }
1085
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001086 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001087
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088 /*
1089 * NOTE: some controllers may have additional features that we
1090 * need to initialize here, like "scatter-gather" (which
1091 * doesn't mean what you think it means), and status writeback.
1092 */
1093
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301094 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095 i = dwc->descs_allocated;
1096 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001097 dma_addr_t phys;
1098
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301099 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001101 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001102 if (!desc)
1103 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001105 memset(desc, 0, sizeof(struct dw_desc));
1106
Dan Williamse0bd0f82009-09-08 17:53:02 -07001107 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001108 dma_async_tx_descriptor_init(&desc->txd, chan);
1109 desc->txd.tx_submit = dwc_tx_submit;
1110 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001111 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001112
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 dwc_desc_put(dwc, desc);
1114
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116 i = ++dwc->descs_allocated;
1117 }
1118
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301119 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001121 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001122
1123 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001124
1125err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001126 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1127
1128 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001129}
1130
1131static void dwc_free_chan_resources(struct dma_chan *chan)
1132{
1133 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1134 struct dw_dma *dw = to_dw_dma(chan->device);
1135 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301136 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001137 LIST_HEAD(list);
1138
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001139 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140 dwc->descs_allocated);
1141
1142 /* ASSERT: channel is idle */
1143 BUG_ON(!list_empty(&dwc->active_list));
1144 BUG_ON(!list_empty(&dwc->queue));
1145 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1146
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301147 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001148 list_splice_init(&dwc->free_list, &list);
1149 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301150 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001151
1152 /* Disable interrupts */
1153 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001154 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1155
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301156 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001157
1158 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001159 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001160 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161 }
1162
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001163 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164}
1165
Viresh Kumara9ddb572012-10-16 09:49:17 +05301166bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1167{
1168 struct dw_dma *dw = to_dw_dma(chan->device);
1169 static struct dw_dma *last_dw;
1170 static char *last_bus_id;
1171 int i = -1;
1172
1173 /*
1174 * dmaengine framework calls this routine for all channels of all dma
1175 * controller, until true is returned. If 'param' bus_id is not
1176 * registered with a dma controller (dw), then there is no need of
1177 * running below function for all channels of dw.
1178 *
1179 * This block of code does this by saving the parameters of last
1180 * failure. If dw and param are same, i.e. trying on same dw with
1181 * different channel, return false.
1182 */
1183 if ((last_dw == dw) && (last_bus_id == param))
1184 return false;
1185 /*
1186 * Return true:
1187 * - If dw_dma's platform data is not filled with slave info, then all
1188 * dma controllers are fine for transfer.
1189 * - Or if param is NULL
1190 */
1191 if (!dw->sd || !param)
1192 return true;
1193
1194 while (++i < dw->sd_count) {
1195 if (!strcmp(dw->sd[i].bus_id, param)) {
1196 chan->private = &dw->sd[i];
1197 last_dw = NULL;
1198 last_bus_id = NULL;
1199
1200 return true;
1201 }
1202 }
1203
1204 last_dw = dw;
1205 last_bus_id = param;
1206 return false;
1207}
1208EXPORT_SYMBOL(dw_dma_generic_filter);
1209
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001210/* --------------------- Cyclic DMA API extensions -------------------- */
1211
1212/**
1213 * dw_dma_cyclic_start - start the cyclic DMA transfer
1214 * @chan: the DMA channel to start
1215 *
1216 * Must be called with soft interrupts disabled. Returns zero on success or
1217 * -errno on failure.
1218 */
1219int dw_dma_cyclic_start(struct dma_chan *chan)
1220{
1221 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1222 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301223 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001224
1225 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1226 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1227 return -ENODEV;
1228 }
1229
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301230 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001231
1232 /* assert channel is idle */
1233 if (dma_readl(dw, CH_EN) & dwc->mask) {
1234 dev_err(chan2dev(&dwc->chan),
1235 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001236 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301237 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001238 return -EBUSY;
1239 }
1240
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001241 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1242 dma_writel(dw, CLEAR.XFER, dwc->mask);
1243
1244 /* setup DMAC channel registers */
1245 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1246 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1247 channel_writel(dwc, CTL_HI, 0);
1248
1249 channel_set_bit(dw, CH_EN, dwc->mask);
1250
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301251 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001252
1253 return 0;
1254}
1255EXPORT_SYMBOL(dw_dma_cyclic_start);
1256
1257/**
1258 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1259 * @chan: the DMA channel to stop
1260 *
1261 * Must be called with soft interrupts disabled.
1262 */
1263void dw_dma_cyclic_stop(struct dma_chan *chan)
1264{
1265 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1266 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301267 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001268
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301269 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001270
Andy Shevchenko3f936202012-06-19 13:46:32 +03001271 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001272
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301273 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274}
1275EXPORT_SYMBOL(dw_dma_cyclic_stop);
1276
1277/**
1278 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1279 * @chan: the DMA channel to prepare
1280 * @buf_addr: physical DMA address where the buffer starts
1281 * @buf_len: total number of bytes for the entire buffer
1282 * @period_len: number of bytes for each period
1283 * @direction: transfer direction, to or from device
1284 *
1285 * Must be called before trying to start the transfer. Returns a valid struct
1286 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1287 */
1288struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1289 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301290 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001291{
1292 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301293 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001294 struct dw_cyclic_desc *cdesc;
1295 struct dw_cyclic_desc *retval = NULL;
1296 struct dw_desc *desc;
1297 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001298 unsigned long was_cyclic;
1299 unsigned int reg_width;
1300 unsigned int periods;
1301 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301302 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001303
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301304 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001305 if (dwc->nollp) {
1306 spin_unlock_irqrestore(&dwc->lock, flags);
1307 dev_dbg(chan2dev(&dwc->chan),
1308 "channel doesn't support LLP transfers\n");
1309 return ERR_PTR(-EINVAL);
1310 }
1311
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001312 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301313 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001314 dev_dbg(chan2dev(&dwc->chan),
1315 "queue and/or active list are not empty\n");
1316 return ERR_PTR(-EBUSY);
1317 }
1318
1319 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301320 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001321 if (was_cyclic) {
1322 dev_dbg(chan2dev(&dwc->chan),
1323 "channel already prepared for cyclic DMA\n");
1324 return ERR_PTR(-EBUSY);
1325 }
1326
1327 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301328
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001329 if (unlikely(!is_slave_direction(direction)))
1330 goto out_err;
1331
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001332 dwc->direction = direction;
1333
Viresh Kumar327e6972012-02-01 16:12:26 +05301334 if (direction == DMA_MEM_TO_DEV)
1335 reg_width = __ffs(sconfig->dst_addr_width);
1336 else
1337 reg_width = __ffs(sconfig->src_addr_width);
1338
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001339 periods = buf_len / period_len;
1340
1341 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001342 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001343 goto out_err;
1344 if (unlikely(period_len & ((1 << reg_width) - 1)))
1345 goto out_err;
1346 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1347 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001348
1349 retval = ERR_PTR(-ENOMEM);
1350
1351 if (periods > NR_DESCS_PER_CHANNEL)
1352 goto out_err;
1353
1354 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1355 if (!cdesc)
1356 goto out_err;
1357
1358 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1359 if (!cdesc->desc)
1360 goto out_err_alloc;
1361
1362 for (i = 0; i < periods; i++) {
1363 desc = dwc_desc_get(dwc);
1364 if (!desc)
1365 goto out_err_desc_get;
1366
1367 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301368 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301369 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001370 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301371 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001372 | DWC_CTLL_DST_WIDTH(reg_width)
1373 | DWC_CTLL_SRC_WIDTH(reg_width)
1374 | DWC_CTLL_DST_FIX
1375 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001376 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301377
1378 desc->lli.ctllo |= sconfig->device_fc ?
1379 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1380 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1381
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001382 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301383 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001384 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301385 desc->lli.sar = sconfig->src_addr;
1386 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001387 | DWC_CTLL_SRC_WIDTH(reg_width)
1388 | DWC_CTLL_DST_WIDTH(reg_width)
1389 | DWC_CTLL_DST_INC
1390 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001391 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301392
1393 desc->lli.ctllo |= sconfig->device_fc ?
1394 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1395 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1396
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001397 break;
1398 default:
1399 break;
1400 }
1401
1402 desc->lli.ctlhi = (period_len >> reg_width);
1403 cdesc->desc[i] = desc;
1404
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001405 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001407
1408 last = desc;
1409 }
1410
1411 /* lets make a cyclic list */
1412 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001413
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001414 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1415 "period %zu periods %d\n", (unsigned long long)buf_addr,
1416 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001417
1418 cdesc->periods = periods;
1419 dwc->cdesc = cdesc;
1420
1421 return cdesc;
1422
1423out_err_desc_get:
1424 while (i--)
1425 dwc_desc_put(dwc, cdesc->desc[i]);
1426out_err_alloc:
1427 kfree(cdesc);
1428out_err:
1429 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1430 return (struct dw_cyclic_desc *)retval;
1431}
1432EXPORT_SYMBOL(dw_dma_cyclic_prep);
1433
1434/**
1435 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1436 * @chan: the DMA channel to free
1437 */
1438void dw_dma_cyclic_free(struct dma_chan *chan)
1439{
1440 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1441 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1442 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1443 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301444 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001445
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001446 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001447
1448 if (!cdesc)
1449 return;
1450
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301451 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001452
Andy Shevchenko3f936202012-06-19 13:46:32 +03001453 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001454
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001455 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1456 dma_writel(dw, CLEAR.XFER, dwc->mask);
1457
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301458 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001459
1460 for (i = 0; i < cdesc->periods; i++)
1461 dwc_desc_put(dwc, cdesc->desc[i]);
1462
1463 kfree(cdesc->desc);
1464 kfree(cdesc);
1465
1466 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1467}
1468EXPORT_SYMBOL(dw_dma_cyclic_free);
1469
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001470/*----------------------------------------------------------------------*/
1471
1472static void dw_dma_off(struct dw_dma *dw)
1473{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301474 int i;
1475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001476 dma_writel(dw, CFG, 0);
1477
1478 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001479 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1480 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1481 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1482
1483 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1484 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301485
1486 for (i = 0; i < dw->dma.chancnt; i++)
1487 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001488}
1489
Viresh Kumara9ddb572012-10-16 09:49:17 +05301490#ifdef CONFIG_OF
1491static struct dw_dma_platform_data *
1492dw_dma_parse_dt(struct platform_device *pdev)
1493{
1494 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1495 struct dw_dma_platform_data *pdata;
1496 struct dw_dma_slave *sd;
1497 u32 tmp, arr[4];
1498
1499 if (!np) {
1500 dev_err(&pdev->dev, "Missing DT data\n");
1501 return NULL;
1502 }
1503
1504 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1505 if (!pdata)
1506 return NULL;
1507
1508 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1509 return NULL;
1510
1511 if (of_property_read_bool(np, "is_private"))
1512 pdata->is_private = true;
1513
1514 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1515 pdata->chan_allocation_order = (unsigned char)tmp;
1516
1517 if (!of_property_read_u32(np, "chan_priority", &tmp))
1518 pdata->chan_priority = tmp;
1519
1520 if (!of_property_read_u32(np, "block_size", &tmp))
1521 pdata->block_size = tmp;
1522
1523 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1524 if (tmp > 4)
1525 return NULL;
1526
1527 pdata->nr_masters = tmp;
1528 }
1529
1530 if (!of_property_read_u32_array(np, "data_width", arr,
1531 pdata->nr_masters))
1532 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1533 pdata->data_width[tmp] = arr[tmp];
1534
1535 /* parse slave data */
1536 sn = of_find_node_by_name(np, "slave_info");
1537 if (!sn)
1538 return pdata;
1539
1540 /* calculate number of slaves */
1541 tmp = of_get_child_count(sn);
1542 if (!tmp)
1543 return NULL;
1544
1545 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1546 if (!sd)
1547 return NULL;
1548
1549 pdata->sd = sd;
1550 pdata->sd_count = tmp;
1551
1552 for_each_child_of_node(sn, cn) {
1553 sd->dma_dev = &pdev->dev;
1554 of_property_read_string(cn, "bus_id", &sd->bus_id);
1555 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1556 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1557 if (!of_property_read_u32(cn, "src_master", &tmp))
1558 sd->src_master = tmp;
1559
1560 if (!of_property_read_u32(cn, "dst_master", &tmp))
1561 sd->dst_master = tmp;
1562 sd++;
1563 }
1564
1565 return pdata;
1566}
1567#else
1568static inline struct dw_dma_platform_data *
1569dw_dma_parse_dt(struct platform_device *pdev)
1570{
1571 return NULL;
1572}
1573#endif
1574
Bill Pemberton463a1f82012-11-19 13:22:55 -05001575static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001576{
1577 struct dw_dma_platform_data *pdata;
1578 struct resource *io;
1579 struct dw_dma *dw;
1580 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001581 void __iomem *regs;
1582 bool autocfg;
1583 unsigned int dw_params;
1584 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001585 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001586 int irq;
1587 int err;
1588 int i;
1589
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001590 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1591 if (!io)
1592 return -EINVAL;
1593
1594 irq = platform_get_irq(pdev, 0);
1595 if (irq < 0)
1596 return irq;
1597
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001598 regs = devm_request_and_ioremap(&pdev->dev, io);
1599 if (!regs)
1600 return -EBUSY;
1601
1602 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1603 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1604
Andy Shevchenko123de542013-01-09 10:17:01 +02001605 pdata = dev_get_platdata(&pdev->dev);
1606 if (!pdata)
1607 pdata = dw_dma_parse_dt(pdev);
1608
1609 if (!pdata && autocfg) {
1610 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1611 if (!pdata)
1612 return -ENOMEM;
1613
1614 /* Fill platform data with the default values */
1615 pdata->is_private = true;
1616 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1617 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1618 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1619 return -EINVAL;
1620
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001621 if (autocfg)
1622 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1623 else
1624 nr_channels = pdata->nr_channels;
1625
1626 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001627 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001628 if (!dw)
1629 return -ENOMEM;
1630
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001631 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1632 if (IS_ERR(dw->clk))
1633 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301634 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001635
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001636 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301637 dw->sd = pdata->sd;
1638 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001639
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001640 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001641 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001642 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1643
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001644 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1645 for (i = 0; i < dw->nr_masters; i++) {
1646 dw->data_width[i] =
1647 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1648 }
1649 } else {
1650 dw->nr_masters = pdata->nr_masters;
1651 memcpy(dw->data_width, pdata->data_width, 4);
1652 }
1653
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001654 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001655 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001656
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001657 /* force dma off, just in case */
1658 dw_dma_off(dw);
1659
Andy Shevchenko236b1062012-06-19 13:34:07 +03001660 /* disable BLOCK interrupts as well */
1661 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1662
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001663 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1664 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001665 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001666 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001667
1668 platform_set_drvdata(pdev, dw);
1669
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001670 /* create a pool of consistent memory blocks for hardware descriptors */
1671 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
1672 sizeof(struct dw_desc), 4, 0);
1673 if (!dw->desc_pool) {
1674 dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1675 return -ENOMEM;
1676 }
1677
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001678 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1679
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001680 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001681 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001683 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001684
1685 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001686 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301687 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1688 list_add_tail(&dwc->chan.device_node,
1689 &dw->dma.channels);
1690 else
1691 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001692
Viresh Kumar93317e82011-03-03 15:47:22 +05301693 /* 7 is highest priority & 0 is lowest. */
1694 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001695 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301696 else
1697 dwc->priority = i;
1698
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001699 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1700 spin_lock_init(&dwc->lock);
1701 dwc->mask = 1 << i;
1702
1703 INIT_LIST_HEAD(&dwc->active_list);
1704 INIT_LIST_HEAD(&dwc->queue);
1705 INIT_LIST_HEAD(&dwc->free_list);
1706
1707 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001708
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001709 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001710
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001711 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001712 if (autocfg) {
1713 unsigned int dwc_params;
1714
1715 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1716 DWC_PARAMS);
1717
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001718 /* Decode maximum block size for given channel. The
1719 * stored 4 bit value represents blocks from 0x00 for 3
1720 * up to 0x0a for 4095. */
1721 dwc->block_size =
1722 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001723 dwc->nollp =
1724 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1725 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001726 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001727
1728 /* Check if channel supports multi block transfer */
1729 channel_writel(dwc, LLP, 0xfffffffc);
1730 dwc->nollp =
1731 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1732 channel_writel(dwc, LLP, 0);
1733 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001734 }
1735
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001736 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001737 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001738 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001739 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1740 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1741 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1742
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001743 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1744 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001745 if (pdata->is_private)
1746 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001747 dw->dma.dev = &pdev->dev;
1748 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1749 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1750
1751 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1752
1753 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001754 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001755
Linus Walleij07934482010-03-26 16:50:49 -07001756 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001757 dw->dma.device_issue_pending = dwc_issue_pending;
1758
1759 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1760
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001761 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1762 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001763
1764 dma_async_device_register(&dw->dma);
1765
1766 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001767}
1768
Andy Shevchenko0272e932012-06-19 13:34:09 +03001769static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001770{
1771 struct dw_dma *dw = platform_get_drvdata(pdev);
1772 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001773
1774 dw_dma_off(dw);
1775 dma_async_device_unregister(&dw->dma);
1776
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001777 tasklet_kill(&dw->tasklet);
1778
1779 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1780 chan.device_node) {
1781 list_del(&dwc->chan.device_node);
1782 channel_clear_bit(dw, CH_EN, dwc->mask);
1783 }
1784
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001785 return 0;
1786}
1787
1788static void dw_shutdown(struct platform_device *pdev)
1789{
1790 struct dw_dma *dw = platform_get_drvdata(pdev);
1791
Andy Shevchenko6168d562012-10-18 17:34:10 +03001792 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301793 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001794}
1795
Magnus Damm4a256b52009-07-08 13:22:18 +02001796static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001797{
Magnus Damm4a256b52009-07-08 13:22:18 +02001798 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001799 struct dw_dma *dw = platform_get_drvdata(pdev);
1800
Andy Shevchenko6168d562012-10-18 17:34:10 +03001801 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301802 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301803
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001804 return 0;
1805}
1806
Magnus Damm4a256b52009-07-08 13:22:18 +02001807static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001808{
Magnus Damm4a256b52009-07-08 13:22:18 +02001809 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001810 struct dw_dma *dw = platform_get_drvdata(pdev);
1811
Viresh Kumar30755282012-04-17 17:10:07 +05301812 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001813 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001814
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001815 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001816}
1817
Alexey Dobriyan47145212009-12-14 18:00:08 -08001818static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001819 .suspend_noirq = dw_suspend_noirq,
1820 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301821 .freeze_noirq = dw_suspend_noirq,
1822 .thaw_noirq = dw_resume_noirq,
1823 .restore_noirq = dw_resume_noirq,
1824 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001825};
1826
Viresh Kumard3f797d2012-04-20 20:15:34 +05301827#ifdef CONFIG_OF
1828static const struct of_device_id dw_dma_id_table[] = {
1829 { .compatible = "snps,dma-spear1340" },
1830 {}
1831};
1832MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1833#endif
1834
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001835static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001836 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001837 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001838 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001839 .driver = {
1840 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001841 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301842 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001843 },
1844};
1845
1846static int __init dw_init(void)
1847{
Andy Shevchenko01126852013-01-10 10:53:02 +02001848 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001849}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301850subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001851
1852static void __exit dw_exit(void)
1853{
1854 platform_driver_unregister(&dw_driver);
1855}
1856module_exit(dw_exit);
1857
1858MODULE_LICENSE("GPL v2");
1859MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001860MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001861MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");