blob: b8c4873df710d5fc2f369eecc1767c228aafd96a [file] [log] [blame]
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +00001/*
2 * Renesas SH-mobile MIPI DSI support
3 *
4 * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
5 *
6 * This is free software; you can redistribute it and/or modify
7 * it under the terms of version 2 of the GNU General Public License as
8 * published by the Free Software Foundation.
9 */
10
Kuninori Morimoto26c3d7a2011-11-08 20:34:43 -080011#include <linux/bitmap.h>
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000012#include <linux/clk.h>
13#include <linux/delay.h>
14#include <linux/init.h>
15#include <linux/io.h>
16#include <linux/platform_device.h>
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +000017#include <linux/pm_runtime.h>
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000018#include <linux/slab.h>
19#include <linux/string.h>
20#include <linux/types.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040021#include <linux/module.h>
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000022
23#include <video/mipi_display.h>
24#include <video/sh_mipi_dsi.h>
25#include <video/sh_mobile_lcdc.h>
26
Magnus Damm71b146c2010-11-17 06:44:25 +000027#define SYSCTRL 0x0000
28#define SYSCONF 0x0004
29#define TIMSET 0x0008
30#define RESREQSET0 0x0018
31#define RESREQSET1 0x001c
32#define HSTTOVSET 0x0020
33#define LPRTOVSET 0x0024
34#define TATOVSET 0x0028
35#define PRTOVSET 0x002c
36#define DSICTRL 0x0030
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000037#define DSIINTE 0x0060
Magnus Damm71b146c2010-11-17 06:44:25 +000038#define PHYCTRL 0x0070
39
Magnus Dammdeaba192010-11-17 09:53:25 +000040/* relative to linkbase */
41#define DTCTR 0x0000
42#define VMCTR1 0x0020
43#define VMCTR2 0x0024
44#define VMLEN1 0x0028
45#define CMTSRTREQ 0x0070
46#define CMTSRTCTR 0x00d0
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000047
48/* E.g., sh7372 has 2 MIPI-DSIs - one for each LCDC */
49#define MAX_SH_MIPI_DSI 2
50
51struct sh_mipi {
52 void __iomem *base;
Magnus Dammdeaba192010-11-17 09:53:25 +000053 void __iomem *linkbase;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000054 struct clk *dsit_clk;
55 struct clk *dsip_clk;
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +000056 struct device *dev;
57
58 void *next_board_data;
59 void (*next_display_on)(void *board_data, struct fb_info *info);
60 void (*next_display_off)(void *board_data);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000061};
62
63static struct sh_mipi *mipi_dsi[MAX_SH_MIPI_DSI];
64
65/* Protect the above array */
66static DEFINE_MUTEX(array_lock);
67
68static struct sh_mipi *sh_mipi_by_handle(int handle)
69{
70 if (handle >= ARRAY_SIZE(mipi_dsi) || handle < 0)
71 return NULL;
72
73 return mipi_dsi[handle];
74}
75
76static int sh_mipi_send_short(struct sh_mipi *mipi, u8 dsi_cmd,
77 u8 cmd, u8 param)
78{
79 u32 data = (dsi_cmd << 24) | (cmd << 16) | (param << 8);
80 int cnt = 100;
81
82 /* transmit a short packet to LCD panel */
Magnus Dammdeaba192010-11-17 09:53:25 +000083 iowrite32(1 | data, mipi->linkbase + CMTSRTCTR);
84 iowrite32(1, mipi->linkbase + CMTSRTREQ);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000085
Magnus Dammdeaba192010-11-17 09:53:25 +000086 while ((ioread32(mipi->linkbase + CMTSRTREQ) & 1) && --cnt)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000087 udelay(1);
88
89 return cnt ? 0 : -ETIMEDOUT;
90}
91
92#define LCD_CHAN2MIPI(c) ((c) < LCDC_CHAN_MAINLCD || (c) > LCDC_CHAN_SUBLCD ? \
93 -EINVAL : (c) - 1)
94
95static int sh_mipi_dcs(int handle, u8 cmd)
96{
97 struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
98 if (!mipi)
99 return -ENODEV;
100 return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE, cmd, 0);
101}
102
103static int sh_mipi_dcs_param(int handle, u8 cmd, u8 param)
104{
105 struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
106 if (!mipi)
107 return -ENODEV;
108 return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE_PARAM, cmd,
109 param);
110}
111
112static void sh_mipi_dsi_enable(struct sh_mipi *mipi, bool enable)
113{
114 /*
115 * enable LCDC data tx, transition to LPS after completion of each HS
116 * packet
117 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000118 iowrite32(0x00000002 | enable, mipi->linkbase + DTCTR);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000119}
120
121static void sh_mipi_shutdown(struct platform_device *pdev)
122{
123 struct sh_mipi *mipi = platform_get_drvdata(pdev);
124
125 sh_mipi_dsi_enable(mipi, false);
126}
127
Guennadi Liakhovetskic2439392010-07-21 10:13:17 +0000128static void mipi_display_on(void *arg, struct fb_info *info)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000129{
130 struct sh_mipi *mipi = arg;
131
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000132 pm_runtime_get_sync(mipi->dev);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000133 sh_mipi_dsi_enable(mipi, true);
Magnus Damm6722a402010-11-17 06:44:54 +0000134
135 if (mipi->next_display_on)
136 mipi->next_display_on(mipi->next_board_data, info);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000137}
138
139static void mipi_display_off(void *arg)
140{
141 struct sh_mipi *mipi = arg;
142
Magnus Damm6722a402010-11-17 06:44:54 +0000143 if (mipi->next_display_off)
144 mipi->next_display_off(mipi->next_board_data);
145
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000146 sh_mipi_dsi_enable(mipi, false);
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000147 pm_runtime_put(mipi->dev);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000148}
149
150static int __init sh_mipi_setup(struct sh_mipi *mipi,
151 struct sh_mipi_dsi_info *pdata)
152{
153 void __iomem *base = mipi->base;
154 struct sh_mobile_lcdc_chan_cfg *ch = pdata->lcd_chan;
Kuninori Morimotof8329062011-11-08 20:34:55 -0800155 u32 pctype, datatype, pixfmt, linelength, vmctr2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000156 bool yuv;
Kuninori Morimoto26c3d7a2011-11-08 20:34:43 -0800157 u32 tmp;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000158
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000159 /*
160 * Select data format. MIPI DSI is not hot-pluggable, so, we just use
161 * the default videomode. If this ever becomes a problem, We'll have to
162 * move this to mipi_display_on() above and use info->var.xres
163 */
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000164 switch (pdata->data_format) {
165 case MIPI_RGB888:
166 pctype = 0;
167 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
168 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000169 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000170 yuv = false;
171 break;
172 case MIPI_RGB565:
173 pctype = 1;
174 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
175 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000176 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000177 yuv = false;
178 break;
179 case MIPI_RGB666_LP:
180 pctype = 2;
181 datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
182 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000183 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000184 yuv = false;
185 break;
186 case MIPI_RGB666:
187 pctype = 3;
188 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
189 pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000190 linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000191 yuv = false;
192 break;
193 case MIPI_BGR888:
194 pctype = 8;
195 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
196 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000197 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000198 yuv = false;
199 break;
200 case MIPI_BGR565:
201 pctype = 9;
202 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
203 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000204 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000205 yuv = false;
206 break;
207 case MIPI_BGR666_LP:
208 pctype = 0xa;
209 datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
210 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000211 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000212 yuv = false;
213 break;
214 case MIPI_BGR666:
215 pctype = 0xb;
216 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
217 pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000218 linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000219 yuv = false;
220 break;
221 case MIPI_YUYV:
222 pctype = 4;
223 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
224 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000225 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000226 yuv = true;
227 break;
228 case MIPI_UYVY:
229 pctype = 5;
230 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
231 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000232 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000233 yuv = true;
234 break;
235 case MIPI_YUV420_L:
236 pctype = 6;
237 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
238 pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000239 linelength = (ch->lcd_cfg[0].xres * 12 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000240 yuv = true;
241 break;
242 case MIPI_YUV420:
243 pctype = 7;
244 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
245 pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
246 /* Length of U/V line */
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000247 linelength = (ch->lcd_cfg[0].xres + 1) / 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000248 yuv = true;
249 break;
250 default:
251 return -EINVAL;
252 }
253
254 if ((yuv && ch->interface_type != YUV422) ||
255 (!yuv && ch->interface_type != RGB24))
256 return -EINVAL;
257
Kuninori Morimoto26c3d7a2011-11-08 20:34:43 -0800258 if (!pdata->lane)
259 return -EINVAL;
260
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000261 /* reset DSI link */
Magnus Damm71b146c2010-11-17 06:44:25 +0000262 iowrite32(0x00000001, base + SYSCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000263 /* Hold reset for 100 cycles of the slowest of bus, HS byte and LP clock */
264 udelay(50);
Magnus Damm71b146c2010-11-17 06:44:25 +0000265 iowrite32(0x00000000, base + SYSCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000266
267 /* setup DSI link */
268
269 /*
270 * Default = ULPS enable |
271 * Contention detection enabled |
272 * EoT packet transmission enable |
273 * CRC check enable |
274 * ECC check enable
275 * additionally enable first two lanes
276 */
Kuninori Morimoto26c3d7a2011-11-08 20:34:43 -0800277 bitmap_fill((unsigned long *)&tmp, pdata->lane);
278 tmp |= 0x00003700;
279 iowrite32(tmp, base + SYSCONF);
280
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000281 /*
282 * T_wakeup = 0x7000
283 * T_hs-trail = 3
284 * T_hs-prepare = 3
285 * T_clk-trail = 3
286 * T_clk-prepare = 2
287 */
Magnus Damm71b146c2010-11-17 06:44:25 +0000288 iowrite32(0x70003332, base + TIMSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000289 /* no responses requested */
Magnus Damm71b146c2010-11-17 06:44:25 +0000290 iowrite32(0x00000000, base + RESREQSET0);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000291 /* request response to packets of type 0x28 */
Magnus Damm71b146c2010-11-17 06:44:25 +0000292 iowrite32(0x00000100, base + RESREQSET1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000293 /* High-speed transmission timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000294 iowrite32(0x0fffffff, base + HSTTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000295 /* LP reception timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000296 iowrite32(0x0fffffff, base + LPRTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000297 /* Turn-around timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000298 iowrite32(0x0fffffff, base + TATOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000299 /* Peripheral reset timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000300 iowrite32(0x0fffffff, base + PRTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000301 /* Enable timeout counters */
Magnus Damm71b146c2010-11-17 06:44:25 +0000302 iowrite32(0x00000f00, base + DSICTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000303 /* Interrupts not used, disable all */
304 iowrite32(0, base + DSIINTE);
305 /* DSI-Tx bias on */
Magnus Damm71b146c2010-11-17 06:44:25 +0000306 iowrite32(0x00000001, base + PHYCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000307 udelay(200);
308 /* Deassert resets, power on, set multiplier */
Magnus Damm71b146c2010-11-17 06:44:25 +0000309 iowrite32(0x03070b01, base + PHYCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000310
311 /* setup l-bridge */
312
313 /*
314 * Enable transmission of all packets,
315 * transmit LPS after each HS packet completion
316 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000317 iowrite32(0x00000006, mipi->linkbase + DTCTR);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000318 /* VSYNC width = 2 (<< 17) */
Guennadi Liakhovetski14bbb7c2010-12-29 08:12:29 +0000319 iowrite32((ch->lcd_cfg[0].vsync_len << pdata->vsynw_offset) |
320 (pdata->clksrc << 16) | (pctype << 12) | datatype,
Magnus Dammdeaba192010-11-17 09:53:25 +0000321 mipi->linkbase + VMCTR1);
Guennadi Liakhovetski14bbb7c2010-12-29 08:12:29 +0000322
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000323 /*
324 * Non-burst mode with sync pulses: VSE and HSE are output,
325 * HSA period allowed, no commands in LP
326 */
Kuninori Morimotof8329062011-11-08 20:34:55 -0800327 vmctr2 = 0;
328 if (pdata->flags & SH_MIPI_DSI_VSEE)
329 vmctr2 |= 1 << 23;
330 if (pdata->flags & SH_MIPI_DSI_HSEE)
331 vmctr2 |= 1 << 22;
332 if (pdata->flags & SH_MIPI_DSI_HSAE)
333 vmctr2 |= 1 << 21;
Kuninori Morimotod07a9d22011-11-08 20:34:33 -0800334 if (pdata->flags & SH_MIPI_DSI_BL2E)
335 vmctr2 |= 1 << 17;
Guennadi Liakhovetski14bbb7c2010-12-29 08:12:29 +0000336 if (pdata->flags & SH_MIPI_DSI_HSABM)
Kuninori Morimoto3c2a6592011-11-08 20:34:12 -0800337 vmctr2 |= 1 << 5;
Kuninori Morimoto32ba95c2011-11-08 20:34:01 -0800338 if (pdata->flags & SH_MIPI_DSI_HBPBM)
Kuninori Morimoto3c2a6592011-11-08 20:34:12 -0800339 vmctr2 |= 1 << 4;
Kuninori Morimotof7b0af62011-11-08 20:34:24 -0800340 if (pdata->flags & SH_MIPI_DSI_HFPBM)
341 vmctr2 |= 1 << 3;
Guennadi Liakhovetski14bbb7c2010-12-29 08:12:29 +0000342 iowrite32(vmctr2, mipi->linkbase + VMCTR2);
343
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000344 /*
345 * 0x660 = 1632 bytes per line (RGB24, 544 pixels: see
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000346 * sh_mobile_lcdc_info.ch[0].lcd_cfg[0].xres), HSALEN = 1 - default
Guennadi Liakhovetski14bbb7c2010-12-29 08:12:29 +0000347 * (unused if VMCTR2[HSABM] = 0)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000348 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000349 iowrite32(1 | (linelength << 16), mipi->linkbase + VMLEN1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000350
351 msleep(5);
352
353 /* setup LCD panel */
354
355 /* cf. drivers/video/omap/lcd_mipid.c */
356 sh_mipi_dcs(ch->chan, MIPI_DCS_EXIT_SLEEP_MODE);
357 msleep(120);
358 /*
359 * [7] - Page Address Mode
360 * [6] - Column Address Mode
361 * [5] - Page / Column Address Mode
362 * [4] - Display Device Line Refresh Order
363 * [3] - RGB/BGR Order
364 * [2] - Display Data Latch Data Order
365 * [1] - Flip Horizontal
366 * [0] - Flip Vertical
367 */
368 sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
369 /* cf. set_data_lines() */
370 sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_PIXEL_FORMAT,
371 pixfmt << 4);
372 sh_mipi_dcs(ch->chan, MIPI_DCS_SET_DISPLAY_ON);
373
374 return 0;
375}
376
377static int __init sh_mipi_probe(struct platform_device *pdev)
378{
379 struct sh_mipi *mipi;
380 struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
381 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Dammdeaba192010-11-17 09:53:25 +0000382 struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000383 unsigned long rate, f_current;
384 int idx = pdev->id, ret;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000385
Magnus Dammdeaba192010-11-17 09:53:25 +0000386 if (!res || !res2 || idx >= ARRAY_SIZE(mipi_dsi) || !pdata)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000387 return -ENODEV;
388
389 mutex_lock(&array_lock);
390 if (idx < 0)
391 for (idx = 0; idx < ARRAY_SIZE(mipi_dsi) && mipi_dsi[idx]; idx++)
392 ;
393
394 if (idx == ARRAY_SIZE(mipi_dsi)) {
395 ret = -EBUSY;
396 goto efindslot;
397 }
398
399 mipi = kzalloc(sizeof(*mipi), GFP_KERNEL);
400 if (!mipi) {
401 ret = -ENOMEM;
402 goto ealloc;
403 }
404
405 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
406 dev_err(&pdev->dev, "MIPI register region already claimed\n");
407 ret = -EBUSY;
408 goto ereqreg;
409 }
410
411 mipi->base = ioremap(res->start, resource_size(res));
412 if (!mipi->base) {
413 ret = -ENOMEM;
414 goto emap;
415 }
416
Magnus Dammdeaba192010-11-17 09:53:25 +0000417 if (!request_mem_region(res2->start, resource_size(res2), pdev->name)) {
418 dev_err(&pdev->dev, "MIPI register region 2 already claimed\n");
419 ret = -EBUSY;
420 goto ereqreg2;
421 }
422
423 mipi->linkbase = ioremap(res2->start, resource_size(res2));
424 if (!mipi->linkbase) {
425 ret = -ENOMEM;
426 goto emap2;
427 }
428
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000429 mipi->dev = &pdev->dev;
430
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000431 mipi->dsit_clk = clk_get(&pdev->dev, "dsit_clk");
432 if (IS_ERR(mipi->dsit_clk)) {
433 ret = PTR_ERR(mipi->dsit_clk);
434 goto eclktget;
435 }
436
437 f_current = clk_get_rate(mipi->dsit_clk);
438 /* 80MHz required by the datasheet */
439 rate = clk_round_rate(mipi->dsit_clk, 80000000);
440 if (rate > 0 && rate != f_current)
441 ret = clk_set_rate(mipi->dsit_clk, rate);
442 else
443 ret = rate;
444 if (ret < 0)
445 goto esettrate;
446
447 dev_dbg(&pdev->dev, "DSI-T clk %lu -> %lu\n", f_current, rate);
448
Kuninori Morimoto92507412011-11-08 20:33:47 -0800449 mipi->dsip_clk = clk_get(&pdev->dev, "dsip_clk");
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000450 if (IS_ERR(mipi->dsip_clk)) {
451 ret = PTR_ERR(mipi->dsip_clk);
452 goto eclkpget;
453 }
454
455 f_current = clk_get_rate(mipi->dsip_clk);
456 /* Between 10 and 50MHz */
457 rate = clk_round_rate(mipi->dsip_clk, 24000000);
458 if (rate > 0 && rate != f_current)
459 ret = clk_set_rate(mipi->dsip_clk, rate);
460 else
461 ret = rate;
462 if (ret < 0)
463 goto esetprate;
464
465 dev_dbg(&pdev->dev, "DSI-P clk %lu -> %lu\n", f_current, rate);
466
467 msleep(10);
468
469 ret = clk_enable(mipi->dsit_clk);
470 if (ret < 0)
471 goto eclkton;
472
473 ret = clk_enable(mipi->dsip_clk);
474 if (ret < 0)
475 goto eclkpon;
476
477 mipi_dsi[idx] = mipi;
478
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000479 pm_runtime_enable(&pdev->dev);
480 pm_runtime_resume(&pdev->dev);
481
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000482 ret = sh_mipi_setup(mipi, pdata);
483 if (ret < 0)
484 goto emipisetup;
485
486 mutex_unlock(&array_lock);
487 platform_set_drvdata(pdev, mipi);
488
Magnus Damm6722a402010-11-17 06:44:54 +0000489 /* Save original LCDC callbacks */
490 mipi->next_board_data = pdata->lcd_chan->board_cfg.board_data;
491 mipi->next_display_on = pdata->lcd_chan->board_cfg.display_on;
492 mipi->next_display_off = pdata->lcd_chan->board_cfg.display_off;
493
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000494 /* Set up LCDC callbacks */
495 pdata->lcd_chan->board_cfg.board_data = mipi;
496 pdata->lcd_chan->board_cfg.display_on = mipi_display_on;
497 pdata->lcd_chan->board_cfg.display_off = mipi_display_off;
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000498 pdata->lcd_chan->board_cfg.owner = THIS_MODULE;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000499
500 return 0;
501
502emipisetup:
503 mipi_dsi[idx] = NULL;
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000504 pm_runtime_disable(&pdev->dev);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000505 clk_disable(mipi->dsip_clk);
506eclkpon:
507 clk_disable(mipi->dsit_clk);
508eclkton:
509esetprate:
510 clk_put(mipi->dsip_clk);
511eclkpget:
512esettrate:
513 clk_put(mipi->dsit_clk);
514eclktget:
Magnus Dammdeaba192010-11-17 09:53:25 +0000515 iounmap(mipi->linkbase);
516emap2:
517 release_mem_region(res2->start, resource_size(res2));
518ereqreg2:
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000519 iounmap(mipi->base);
520emap:
521 release_mem_region(res->start, resource_size(res));
522ereqreg:
523 kfree(mipi);
524ealloc:
525efindslot:
526 mutex_unlock(&array_lock);
527
528 return ret;
529}
530
531static int __exit sh_mipi_remove(struct platform_device *pdev)
532{
533 struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
534 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Dammdeaba192010-11-17 09:53:25 +0000535 struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000536 struct sh_mipi *mipi = platform_get_drvdata(pdev);
537 int i, ret;
538
539 mutex_lock(&array_lock);
540
541 for (i = 0; i < ARRAY_SIZE(mipi_dsi) && mipi_dsi[i] != mipi; i++)
542 ;
543
544 if (i == ARRAY_SIZE(mipi_dsi)) {
545 ret = -EINVAL;
546 } else {
547 ret = 0;
548 mipi_dsi[i] = NULL;
549 }
550
551 mutex_unlock(&array_lock);
552
553 if (ret < 0)
554 return ret;
555
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000556 pdata->lcd_chan->board_cfg.owner = NULL;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000557 pdata->lcd_chan->board_cfg.display_on = NULL;
558 pdata->lcd_chan->board_cfg.display_off = NULL;
559 pdata->lcd_chan->board_cfg.board_data = NULL;
560
Guennadi Liakhovetski236782a2010-12-27 10:23:05 +0000561 pm_runtime_disable(&pdev->dev);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000562 clk_disable(mipi->dsip_clk);
563 clk_disable(mipi->dsit_clk);
564 clk_put(mipi->dsit_clk);
565 clk_put(mipi->dsip_clk);
Magnus Dammdeaba192010-11-17 09:53:25 +0000566 iounmap(mipi->linkbase);
567 if (res2)
568 release_mem_region(res2->start, resource_size(res2));
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000569 iounmap(mipi->base);
570 if (res)
571 release_mem_region(res->start, resource_size(res));
572 platform_set_drvdata(pdev, NULL);
573 kfree(mipi);
574
575 return 0;
576}
577
578static struct platform_driver sh_mipi_driver = {
579 .remove = __exit_p(sh_mipi_remove),
580 .shutdown = sh_mipi_shutdown,
581 .driver = {
582 .name = "sh-mipi-dsi",
583 },
584};
585
586static int __init sh_mipi_init(void)
587{
588 return platform_driver_probe(&sh_mipi_driver, sh_mipi_probe);
589}
590module_init(sh_mipi_init);
591
592static void __exit sh_mipi_exit(void)
593{
594 platform_driver_unregister(&sh_mipi_driver);
595}
596module_exit(sh_mipi_exit);
597
598MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
599MODULE_DESCRIPTION("SuperH / ARM-shmobile MIPI DSI driver");
600MODULE_LICENSE("GPL v2");