blob: f4fbbd211ddde8a4b2bfbfdd3d4c1c67b4299b9c [file] [log] [blame]
Bryan Wud24ecfc2007-05-01 23:26:32 +02001/*
Mike Frysingerbd584992008-04-22 22:16:48 +02002 * Blackfin On-Chip Two Wire Interface Driver
Bryan Wud24ecfc2007-05-01 23:26:32 +02003 *
Mike Frysingerbd584992008-04-22 22:16:48 +02004 * Copyright 2005-2007 Analog Devices Inc.
Bryan Wud24ecfc2007-05-01 23:26:32 +02005 *
Mike Frysingerbd584992008-04-22 22:16:48 +02006 * Enter bugs at http://blackfin.uclinux.org/
Bryan Wud24ecfc2007-05-01 23:26:32 +02007 *
Mike Frysingerbd584992008-04-22 22:16:48 +02008 * Licensed under the GPL-2 or later.
Bryan Wud24ecfc2007-05-01 23:26:32 +02009 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Mike Frysinger6df263c2009-06-14 01:55:37 -040016#include <linux/io.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020017#include <linux/mm.h>
18#include <linux/timer.h>
19#include <linux/spinlock.h>
20#include <linux/completion.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
Michael Hennerich540ac552011-01-11 00:25:08 -050023#include <linux/delay.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020024
25#include <asm/blackfin.h>
Bryan Wu74d362e2008-04-22 22:16:48 +020026#include <asm/portmux.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020027#include <asm/irq.h>
Sonic Zhangc9d87ed2012-06-13 16:22:45 +080028#include <asm/bfin_twi.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020029
Bryan Wud24ecfc2007-05-01 23:26:32 +020030/* SMBus mode*/
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020031#define TWI_I2C_MODE_STANDARD 1
32#define TWI_I2C_MODE_STANDARDSUB 2
33#define TWI_I2C_MODE_COMBINED 3
34#define TWI_I2C_MODE_REPEAT 4
Bryan Wud24ecfc2007-05-01 23:26:32 +020035
36struct bfin_twi_iface {
Bryan Wud24ecfc2007-05-01 23:26:32 +020037 int irq;
38 spinlock_t lock;
39 char read_write;
40 u8 command;
41 u8 *transPtr;
42 int readNum;
43 int writeNum;
44 int cur_mode;
45 int manual_stop;
46 int result;
Bryan Wud24ecfc2007-05-01 23:26:32 +020047 struct i2c_adapter adap;
48 struct completion complete;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020049 struct i2c_msg *pmsg;
50 int msg_num;
51 int cur_msg;
Michael Hennerich958585f2008-07-27 14:41:54 +080052 u16 saved_clkdiv;
53 u16 saved_control;
Bryan Wuaa3d0202008-04-22 22:16:48 +020054 void __iomem *regs_base;
Bryan Wud24ecfc2007-05-01 23:26:32 +020055};
56
Bryan Wuaa3d0202008-04-22 22:16:48 +020057
58#define DEFINE_TWI_REG(reg, off) \
59static inline u16 read_##reg(struct bfin_twi_iface *iface) \
60 { return bfin_read16(iface->regs_base + (off)); } \
61static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
62 { bfin_write16(iface->regs_base + (off), v); }
63
64DEFINE_TWI_REG(CLKDIV, 0x00)
65DEFINE_TWI_REG(CONTROL, 0x04)
66DEFINE_TWI_REG(SLAVE_CTL, 0x08)
67DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
68DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
69DEFINE_TWI_REG(MASTER_CTL, 0x14)
70DEFINE_TWI_REG(MASTER_STAT, 0x18)
71DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
72DEFINE_TWI_REG(INT_STAT, 0x20)
73DEFINE_TWI_REG(INT_MASK, 0x24)
74DEFINE_TWI_REG(FIFO_CTL, 0x28)
75DEFINE_TWI_REG(FIFO_STAT, 0x2C)
76DEFINE_TWI_REG(XMT_DATA8, 0x80)
77DEFINE_TWI_REG(XMT_DATA16, 0x84)
78DEFINE_TWI_REG(RCV_DATA8, 0x88)
79DEFINE_TWI_REG(RCV_DATA16, 0x8C)
Bryan Wud24ecfc2007-05-01 23:26:32 +020080
Sonic Zhang5481d072010-03-22 03:23:18 -040081static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
82 unsigned short twi_int_status)
Bryan Wud24ecfc2007-05-01 23:26:32 +020083{
Bryan Wuaa3d0202008-04-22 22:16:48 +020084 unsigned short mast_stat = read_MASTER_STAT(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +020085
86 if (twi_int_status & XMTSERV) {
87 /* Transmit next data */
88 if (iface->writeNum > 0) {
Sonic Zhang5481d072010-03-22 03:23:18 -040089 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +020090 write_XMT_DATA8(iface, *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +020091 iface->writeNum--;
92 }
93 /* start receive immediately after complete sending in
94 * combine mode.
95 */
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020096 else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
Bryan Wuaa3d0202008-04-22 22:16:48 +020097 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +080098 read_MASTER_CTL(iface) | MDIR);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020099 else if (iface->manual_stop)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200100 write_MASTER_CTL(iface,
101 read_MASTER_CTL(iface) | STOP);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200102 else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Frank Shew94327d02009-05-19 07:23:49 -0400103 iface->cur_msg + 1 < iface->msg_num) {
104 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
105 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800106 read_MASTER_CTL(iface) | MDIR);
Frank Shew94327d02009-05-19 07:23:49 -0400107 else
108 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800109 read_MASTER_CTL(iface) & ~MDIR);
Frank Shew94327d02009-05-19 07:23:49 -0400110 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200111 }
112 if (twi_int_status & RCVSERV) {
113 if (iface->readNum > 0) {
114 /* Receive next data */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200115 *(iface->transPtr) = read_RCV_DATA8(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200116 if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
117 /* Change combine mode into sub mode after
118 * read first data.
119 */
120 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
121 /* Get read number from first byte in block
122 * combine mode.
123 */
124 if (iface->readNum == 1 && iface->manual_stop)
125 iface->readNum = *iface->transPtr + 1;
126 }
127 iface->transPtr++;
128 iface->readNum--;
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800129 }
130
131 if (iface->readNum == 0) {
132 if (iface->manual_stop) {
133 /* Temporary workaround to avoid possible bus stall -
134 * Flush FIFO before issuing the STOP condition
135 */
136 read_RCV_DATA16(iface);
Frank Shew94327d02009-05-19 07:23:49 -0400137 write_MASTER_CTL(iface,
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800138 read_MASTER_CTL(iface) | STOP);
139 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
140 iface->cur_msg + 1 < iface->msg_num) {
141 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
142 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800143 read_MASTER_CTL(iface) | MDIR);
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800144 else
145 write_MASTER_CTL(iface,
Sonic Zhang28a377c2012-06-13 16:22:44 +0800146 read_MASTER_CTL(iface) & ~MDIR);
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800147 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200148 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200149 }
150 if (twi_int_status & MERR) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200151 write_INT_MASK(iface, 0);
152 write_MASTER_STAT(iface, 0x3e);
153 write_MASTER_CTL(iface, 0);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200154 iface->result = -EIO;
Michael Hennerich5cfafc12010-03-22 03:23:17 -0400155
156 if (mast_stat & LOSTARB)
157 dev_dbg(&iface->adap.dev, "Lost Arbitration\n");
158 if (mast_stat & ANAK)
159 dev_dbg(&iface->adap.dev, "Address Not Acknowledged\n");
160 if (mast_stat & DNAK)
161 dev_dbg(&iface->adap.dev, "Data Not Acknowledged\n");
162 if (mast_stat & BUFRDERR)
163 dev_dbg(&iface->adap.dev, "Buffer Read Error\n");
164 if (mast_stat & BUFWRERR)
165 dev_dbg(&iface->adap.dev, "Buffer Write Error\n");
166
Michael Hennerich540ac552011-01-11 00:25:08 -0500167 /* Faulty slave devices, may drive SDA low after a transfer
168 * finishes. To release the bus this code generates up to 9
169 * extra clocks until SDA is released.
170 */
171
172 if (read_MASTER_STAT(iface) & SDASEN) {
173 int cnt = 9;
174 do {
175 write_MASTER_CTL(iface, SCLOVR);
176 udelay(6);
177 write_MASTER_CTL(iface, 0);
178 udelay(6);
179 } while ((read_MASTER_STAT(iface) & SDASEN) && cnt--);
180
181 write_MASTER_CTL(iface, SDAOVR | SCLOVR);
182 udelay(6);
183 write_MASTER_CTL(iface, SDAOVR);
184 udelay(6);
185 write_MASTER_CTL(iface, 0);
186 }
187
Sonic Zhangf0ac1312010-03-22 03:23:20 -0400188 /* If it is a quick transfer, only address without data,
189 * not an err, return 1.
Bryan Wud24ecfc2007-05-01 23:26:32 +0200190 */
Sonic Zhangf0ac1312010-03-22 03:23:20 -0400191 if (iface->cur_mode == TWI_I2C_MODE_STANDARD &&
192 iface->transPtr == NULL &&
193 (twi_int_status & MCOMP) && (mast_stat & DNAK))
194 iface->result = 1;
195
Bryan Wud24ecfc2007-05-01 23:26:32 +0200196 complete(&iface->complete);
197 return;
198 }
199 if (twi_int_status & MCOMP) {
Sonic Zhang2ee74eb2012-06-13 16:22:43 +0800200 if (twi_int_status & (XMTSERV | RCVSERV) &&
201 (read_MASTER_CTL(iface) & MEN) == 0 &&
Sonic Zhang4a651632011-06-23 17:07:54 -0400202 (iface->cur_mode == TWI_I2C_MODE_REPEAT ||
203 iface->cur_mode == TWI_I2C_MODE_COMBINED)) {
204 iface->result = -1;
205 write_INT_MASK(iface, 0);
206 write_MASTER_CTL(iface, 0);
207 } else if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
Bryan Wud24ecfc2007-05-01 23:26:32 +0200208 if (iface->readNum == 0) {
209 /* set the read number to 1 and ask for manual
210 * stop in block combine mode
211 */
212 iface->readNum = 1;
213 iface->manual_stop = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200214 write_MASTER_CTL(iface,
215 read_MASTER_CTL(iface) | (0xff << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200216 } else {
217 /* set the readd number in other
218 * combine mode.
219 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200220 write_MASTER_CTL(iface,
221 (read_MASTER_CTL(iface) &
Bryan Wud24ecfc2007-05-01 23:26:32 +0200222 (~(0xff << 6))) |
Bryan Wuaa3d0202008-04-22 22:16:48 +0200223 (iface->readNum << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200224 }
225 /* remove restart bit and enable master receive */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200226 write_MASTER_CTL(iface,
227 read_MASTER_CTL(iface) & ~RSTART);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200228 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Sonic Zhang28a377c2012-06-13 16:22:44 +0800229 iface->cur_msg + 1 < iface->msg_num) {
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200230 iface->cur_msg++;
231 iface->transPtr = iface->pmsg[iface->cur_msg].buf;
232 iface->writeNum = iface->readNum =
233 iface->pmsg[iface->cur_msg].len;
234 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200235 write_MASTER_ADDR(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200236 iface->pmsg[iface->cur_msg].addr);
237 if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
238 iface->read_write = I2C_SMBUS_READ;
239 else {
240 iface->read_write = I2C_SMBUS_WRITE;
241 /* Transmit first data */
242 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200243 write_XMT_DATA8(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200244 *(iface->transPtr++));
245 iface->writeNum--;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200246 }
247 }
248
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800249 if (iface->pmsg[iface->cur_msg].len <= 255) {
250 write_MASTER_CTL(iface,
Sonic Zhang57a8f322009-05-19 07:21:58 -0400251 (read_MASTER_CTL(iface) &
252 (~(0xff << 6))) |
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800253 (iface->pmsg[iface->cur_msg].len << 6));
254 iface->manual_stop = 0;
255 } else {
Sonic Zhang57a8f322009-05-19 07:21:58 -0400256 write_MASTER_CTL(iface,
257 (read_MASTER_CTL(iface) |
258 (0xff << 6)));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200259 iface->manual_stop = 1;
260 }
Sonic Zhang28a377c2012-06-13 16:22:44 +0800261 /* remove restart bit before last message */
262 if (iface->cur_msg + 1 == iface->msg_num)
263 write_MASTER_CTL(iface,
264 read_MASTER_CTL(iface) & ~RSTART);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200265 } else {
266 iface->result = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200267 write_INT_MASK(iface, 0);
268 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200269 }
Sonic Zhanga20a64d2012-06-13 16:22:41 +0800270 complete(&iface->complete);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200271 }
272}
273
274/* Interrupt handler */
275static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
276{
277 struct bfin_twi_iface *iface = dev_id;
278 unsigned long flags;
Sonic Zhang5481d072010-03-22 03:23:18 -0400279 unsigned short twi_int_status;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200280
281 spin_lock_irqsave(&iface->lock, flags);
Sonic Zhang5481d072010-03-22 03:23:18 -0400282 while (1) {
283 twi_int_status = read_INT_STAT(iface);
284 if (!twi_int_status)
285 break;
286 /* Clear interrupt status */
287 write_INT_STAT(iface, twi_int_status);
288 bfin_twi_handle_interrupt(iface, twi_int_status);
289 SSYNC();
290 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200291 spin_unlock_irqrestore(&iface->lock, flags);
292 return IRQ_HANDLED;
293}
294
Bryan Wud24ecfc2007-05-01 23:26:32 +0200295/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400296 * One i2c master transfer
Bryan Wud24ecfc2007-05-01 23:26:32 +0200297 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400298static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200299 struct i2c_msg *msgs, int num)
300{
301 struct bfin_twi_iface *iface = adap->algo_data;
302 struct i2c_msg *pmsg;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200303 int rc = 0;
304
Bryan Wuaa3d0202008-04-22 22:16:48 +0200305 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200306 return -ENXIO;
307
Sonic Zhanga25733d2012-06-13 16:22:42 +0800308 if (read_MASTER_STAT(iface) & BUSBUSY)
309 return -EAGAIN;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200310
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200311 iface->pmsg = msgs;
312 iface->msg_num = num;
313 iface->cur_msg = 0;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200314
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200315 pmsg = &msgs[0];
316 if (pmsg->flags & I2C_M_TEN) {
317 dev_err(&adap->dev, "10 bits addr not supported!\n");
318 return -EINVAL;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200319 }
320
Sonic Zhang28a377c2012-06-13 16:22:44 +0800321 if (iface->msg_num > 1)
322 iface->cur_mode = TWI_I2C_MODE_REPEAT;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200323 iface->manual_stop = 0;
324 iface->transPtr = pmsg->buf;
325 iface->writeNum = iface->readNum = pmsg->len;
326 iface->result = 0;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200327 init_completion(&(iface->complete));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200328 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200329 write_MASTER_ADDR(iface, pmsg->addr);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200330
331 /* FIFO Initiation. Data in FIFO should be
332 * discarded before start a new operation.
333 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200334 write_FIFO_CTL(iface, 0x3);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200335 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200336 write_FIFO_CTL(iface, 0);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200337 SSYNC();
338
339 if (pmsg->flags & I2C_M_RD)
340 iface->read_write = I2C_SMBUS_READ;
341 else {
342 iface->read_write = I2C_SMBUS_WRITE;
343 /* Transmit first data */
344 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200345 write_XMT_DATA8(iface, *(iface->transPtr++));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200346 iface->writeNum--;
347 SSYNC();
348 }
349 }
350
351 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200352 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200353
354 /* Interrupt mask . Enable XMT, RCV interrupt */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200355 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200356 SSYNC();
357
358 if (pmsg->len <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200359 write_MASTER_CTL(iface, pmsg->len << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200360 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200361 write_MASTER_CTL(iface, 0xff << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200362 iface->manual_stop = 1;
363 }
364
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200365 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200366 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Sonic Zhang28a377c2012-06-13 16:22:44 +0800367 (iface->msg_num > 1 ? RSTART : 0) |
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200368 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
369 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
370 SSYNC();
371
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400372 while (!iface->result) {
373 if (!wait_for_completion_timeout(&iface->complete,
374 adap->timeout)) {
375 iface->result = -1;
376 dev_err(&adap->dev, "master transfer timeout\n");
377 }
378 }
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200379
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400380 if (iface->result == 1)
381 rc = iface->cur_msg + 1;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200382 else
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400383 rc = iface->result;
384
385 return rc;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200386}
387
388/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400389 * Generic i2c master transfer entrypoint
Bryan Wud24ecfc2007-05-01 23:26:32 +0200390 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400391static int bfin_twi_master_xfer(struct i2c_adapter *adap,
392 struct i2c_msg *msgs, int num)
393{
Sonic Zhangbe2f80f2010-03-22 03:23:19 -0400394 return bfin_twi_do_master_xfer(adap, msgs, num);
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400395}
396
397/*
398 * One I2C SMBus transfer
399 */
400int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200401 unsigned short flags, char read_write,
402 u8 command, int size, union i2c_smbus_data *data)
403{
404 struct bfin_twi_iface *iface = adap->algo_data;
405 int rc = 0;
406
Bryan Wuaa3d0202008-04-22 22:16:48 +0200407 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200408 return -ENXIO;
409
Sonic Zhanga25733d2012-06-13 16:22:42 +0800410 if (read_MASTER_STAT(iface) & BUSBUSY)
411 return -EAGAIN;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200412
413 iface->writeNum = 0;
414 iface->readNum = 0;
415
416 /* Prepare datas & select mode */
417 switch (size) {
418 case I2C_SMBUS_QUICK:
419 iface->transPtr = NULL;
420 iface->cur_mode = TWI_I2C_MODE_STANDARD;
421 break;
422 case I2C_SMBUS_BYTE:
423 if (data == NULL)
424 iface->transPtr = NULL;
425 else {
426 if (read_write == I2C_SMBUS_READ)
427 iface->readNum = 1;
428 else
429 iface->writeNum = 1;
430 iface->transPtr = &data->byte;
431 }
432 iface->cur_mode = TWI_I2C_MODE_STANDARD;
433 break;
434 case I2C_SMBUS_BYTE_DATA:
435 if (read_write == I2C_SMBUS_READ) {
436 iface->readNum = 1;
437 iface->cur_mode = TWI_I2C_MODE_COMBINED;
438 } else {
439 iface->writeNum = 1;
440 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
441 }
442 iface->transPtr = &data->byte;
443 break;
444 case I2C_SMBUS_WORD_DATA:
445 if (read_write == I2C_SMBUS_READ) {
446 iface->readNum = 2;
447 iface->cur_mode = TWI_I2C_MODE_COMBINED;
448 } else {
449 iface->writeNum = 2;
450 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
451 }
452 iface->transPtr = (u8 *)&data->word;
453 break;
454 case I2C_SMBUS_PROC_CALL:
455 iface->writeNum = 2;
456 iface->readNum = 2;
457 iface->cur_mode = TWI_I2C_MODE_COMBINED;
458 iface->transPtr = (u8 *)&data->word;
459 break;
460 case I2C_SMBUS_BLOCK_DATA:
461 if (read_write == I2C_SMBUS_READ) {
462 iface->readNum = 0;
463 iface->cur_mode = TWI_I2C_MODE_COMBINED;
464 } else {
465 iface->writeNum = data->block[0] + 1;
466 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
467 }
468 iface->transPtr = data->block;
469 break;
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000470 case I2C_SMBUS_I2C_BLOCK_DATA:
471 if (read_write == I2C_SMBUS_READ) {
472 iface->readNum = data->block[0];
473 iface->cur_mode = TWI_I2C_MODE_COMBINED;
474 } else {
475 iface->writeNum = data->block[0];
476 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
477 }
478 iface->transPtr = (u8 *)&data->block[1];
479 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200480 default:
481 return -1;
482 }
483
484 iface->result = 0;
485 iface->manual_stop = 0;
486 iface->read_write = read_write;
487 iface->command = command;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200488 init_completion(&(iface->complete));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200489
490 /* FIFO Initiation. Data in FIFO should be discarded before
491 * start a new operation.
492 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200493 write_FIFO_CTL(iface, 0x3);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200494 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200495 write_FIFO_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200496
497 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200498 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200499
500 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200501 write_MASTER_ADDR(iface, addr);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200502 SSYNC();
503
Bryan Wud24ecfc2007-05-01 23:26:32 +0200504 switch (iface->cur_mode) {
505 case TWI_I2C_MODE_STANDARDSUB:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200506 write_XMT_DATA8(iface, iface->command);
507 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200508 ((iface->read_write == I2C_SMBUS_READ) ?
509 RCVSERV : XMTSERV));
510 SSYNC();
511
512 if (iface->writeNum + 1 <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200513 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200514 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200515 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200516 iface->manual_stop = 1;
517 }
518 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200519 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200520 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
521 break;
522 case TWI_I2C_MODE_COMBINED:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200523 write_XMT_DATA8(iface, iface->command);
524 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200525 SSYNC();
526
527 if (iface->writeNum > 0)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200528 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200529 else
Bryan Wuaa3d0202008-04-22 22:16:48 +0200530 write_MASTER_CTL(iface, 0x1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200531 /* Master enable */
Sonic Zhang28a377c2012-06-13 16:22:44 +0800532 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | RSTART |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200533 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
534 break;
535 default:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200536 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200537 if (size != I2C_SMBUS_QUICK) {
538 /* Don't access xmit data register when this is a
539 * read operation.
540 */
541 if (iface->read_write != I2C_SMBUS_READ) {
542 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200543 write_XMT_DATA8(iface,
544 *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200545 if (iface->writeNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200546 write_MASTER_CTL(iface,
547 iface->writeNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200548 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200549 write_MASTER_CTL(iface,
550 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200551 iface->manual_stop = 1;
552 }
553 iface->writeNum--;
554 } else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200555 write_XMT_DATA8(iface, iface->command);
556 write_MASTER_CTL(iface, 1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200557 }
558 } else {
559 if (iface->readNum > 0 && iface->readNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200560 write_MASTER_CTL(iface,
561 iface->readNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200562 else if (iface->readNum > 255) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200563 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200564 iface->manual_stop = 1;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400565 } else
Bryan Wud24ecfc2007-05-01 23:26:32 +0200566 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200567 }
568 }
Bryan Wuaa3d0202008-04-22 22:16:48 +0200569 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200570 ((iface->read_write == I2C_SMBUS_READ) ?
571 RCVSERV : XMTSERV));
572 SSYNC();
573
574 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200575 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200576 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
577 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
578 break;
579 }
580 SSYNC();
581
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400582 while (!iface->result) {
583 if (!wait_for_completion_timeout(&iface->complete,
584 adap->timeout)) {
585 iface->result = -1;
586 dev_err(&adap->dev, "smbus transfer timeout\n");
587 }
588 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200589
590 rc = (iface->result >= 0) ? 0 : -1;
591
Bryan Wud24ecfc2007-05-01 23:26:32 +0200592 return rc;
593}
594
595/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400596 * Generic I2C SMBus transfer entrypoint
597 */
598int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
599 unsigned short flags, char read_write,
600 u8 command, int size, union i2c_smbus_data *data)
601{
Sonic Zhangbe2f80f2010-03-22 03:23:19 -0400602 return bfin_twi_do_smbus_xfer(adap, addr, flags,
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400603 read_write, command, size, data);
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400604}
605
606/*
Bryan Wud24ecfc2007-05-01 23:26:32 +0200607 * Return what the adapter supports
608 */
609static u32 bfin_twi_functionality(struct i2c_adapter *adap)
610{
611 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
612 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
613 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000614 I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200615}
616
Bryan Wud24ecfc2007-05-01 23:26:32 +0200617static struct i2c_algorithm bfin_twi_algorithm = {
618 .master_xfer = bfin_twi_master_xfer,
619 .smbus_xfer = bfin_twi_smbus_xfer,
620 .functionality = bfin_twi_functionality,
621};
622
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200623static int i2c_bfin_twi_suspend(struct device *dev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200624{
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200625 struct bfin_twi_iface *iface = dev_get_drvdata(dev);
Michael Hennerich958585f2008-07-27 14:41:54 +0800626
627 iface->saved_clkdiv = read_CLKDIV(iface);
628 iface->saved_control = read_CONTROL(iface);
629
630 free_irq(iface->irq, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200631
632 /* Disable TWI */
Michael Hennerich958585f2008-07-27 14:41:54 +0800633 write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200634
635 return 0;
636}
637
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200638static int i2c_bfin_twi_resume(struct device *dev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200639{
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200640 struct bfin_twi_iface *iface = dev_get_drvdata(dev);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200641
Michael Hennerich958585f2008-07-27 14:41:54 +0800642 int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200643 0, to_platform_device(dev)->name, iface);
Michael Hennerich958585f2008-07-27 14:41:54 +0800644 if (rc) {
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200645 dev_err(dev, "Can't get IRQ %d !\n", iface->irq);
Michael Hennerich958585f2008-07-27 14:41:54 +0800646 return -ENODEV;
647 }
648
649 /* Resume TWI interface clock as specified */
650 write_CLKDIV(iface, iface->saved_clkdiv);
651
652 /* Resume TWI */
653 write_CONTROL(iface, iface->saved_control);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200654
655 return 0;
656}
657
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200658static SIMPLE_DEV_PM_OPS(i2c_bfin_twi_pm,
659 i2c_bfin_twi_suspend, i2c_bfin_twi_resume);
660
Bryan Wuaa3d0202008-04-22 22:16:48 +0200661static int i2c_bfin_twi_probe(struct platform_device *pdev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200662{
Bryan Wuaa3d0202008-04-22 22:16:48 +0200663 struct bfin_twi_iface *iface;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200664 struct i2c_adapter *p_adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200665 struct resource *res;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200666 int rc;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400667 unsigned int clkhilow;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200668
Bryan Wuaa3d0202008-04-22 22:16:48 +0200669 iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
670 if (!iface) {
671 dev_err(&pdev->dev, "Cannot allocate memory\n");
672 rc = -ENOMEM;
673 goto out_error_nomem;
674 }
675
Bryan Wud24ecfc2007-05-01 23:26:32 +0200676 spin_lock_init(&(iface->lock));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200677
678 /* Find and map our resources */
679 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
680 if (res == NULL) {
681 dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
682 rc = -ENOENT;
683 goto out_error_get_res;
684 }
685
Linus Walleijc6ffdde2009-06-14 00:20:36 +0200686 iface->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200687 if (iface->regs_base == NULL) {
688 dev_err(&pdev->dev, "Cannot map IO\n");
689 rc = -ENXIO;
690 goto out_error_ioremap;
691 }
692
693 iface->irq = platform_get_irq(pdev, 0);
694 if (iface->irq < 0) {
695 dev_err(&pdev->dev, "No IRQ specified\n");
696 rc = -ENOENT;
697 goto out_error_no_irq;
698 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200699
Bryan Wud24ecfc2007-05-01 23:26:32 +0200700 p_adap = &iface->adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200701 p_adap->nr = pdev->id;
702 strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200703 p_adap->algo = &bfin_twi_algorithm;
704 p_adap->algo_data = iface;
Jean Delvaree1995f62009-01-07 14:29:16 +0100705 p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200706 p_adap->dev.parent = &pdev->dev;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400707 p_adap->timeout = 5 * HZ;
708 p_adap->retries = 3;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200709
Sonic Zhangf88aafe2012-06-13 16:22:46 +0800710 rc = peripheral_request_list((unsigned short *)pdev->dev.platform_data,
711 "i2c-bfin-twi");
Bryan Wu74d362e2008-04-22 22:16:48 +0200712 if (rc) {
713 dev_err(&pdev->dev, "Can't setup pin mux!\n");
714 goto out_error_pin_mux;
715 }
716
Bryan Wud24ecfc2007-05-01 23:26:32 +0200717 rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
Yong Zhang43110512011-09-21 17:28:33 +0800718 0, pdev->name, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200719 if (rc) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200720 dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
721 rc = -ENODEV;
722 goto out_error_req_irq;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200723 }
724
725 /* Set TWI internal clock as 10MHz */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500726 write_CONTROL(iface, ((get_sclk() / 1000 / 1000 + 5) / 10) & 0x7F);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200727
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400728 /*
729 * We will not end up with a CLKDIV=0 because no one will specify
Sonic Zhangac07fb42009-12-21 09:28:30 -0500730 * 20kHz SCL or less in Kconfig now. (5 * 1000 / 20 = 250)
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400731 */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500732 clkhilow = ((10 * 1000 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ) + 1) / 2;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400733
Bryan Wud24ecfc2007-05-01 23:26:32 +0200734 /* Set Twi interface clock as specified */
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400735 write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200736
737 /* Enable TWI */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200738 write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200739 SSYNC();
740
Kalle Pokki991dee52008-01-27 18:14:52 +0100741 rc = i2c_add_numbered_adapter(p_adap);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200742 if (rc < 0) {
743 dev_err(&pdev->dev, "Can't add i2c adapter!\n");
744 goto out_error_add_adapter;
745 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200746
Bryan Wuaa3d0202008-04-22 22:16:48 +0200747 platform_set_drvdata(pdev, iface);
748
Bryan Wufa6ad222008-04-22 22:16:48 +0200749 dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
750 "regs_base@%p\n", iface->regs_base);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200751
752 return 0;
753
754out_error_add_adapter:
755 free_irq(iface->irq, iface);
756out_error_req_irq:
757out_error_no_irq:
Sonic Zhangf88aafe2012-06-13 16:22:46 +0800758 peripheral_free_list((unsigned short *)pdev->dev.platform_data);
Bryan Wu74d362e2008-04-22 22:16:48 +0200759out_error_pin_mux:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200760 iounmap(iface->regs_base);
761out_error_ioremap:
762out_error_get_res:
763 kfree(iface);
764out_error_nomem:
Bryan Wud24ecfc2007-05-01 23:26:32 +0200765 return rc;
766}
767
768static int i2c_bfin_twi_remove(struct platform_device *pdev)
769{
770 struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
771
772 platform_set_drvdata(pdev, NULL);
773
774 i2c_del_adapter(&(iface->adap));
775 free_irq(iface->irq, iface);
Sonic Zhangf88aafe2012-06-13 16:22:46 +0800776 peripheral_free_list((unsigned short *)pdev->dev.platform_data);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200777 iounmap(iface->regs_base);
778 kfree(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200779
780 return 0;
781}
782
783static struct platform_driver i2c_bfin_twi_driver = {
784 .probe = i2c_bfin_twi_probe,
785 .remove = i2c_bfin_twi_remove,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200786 .driver = {
787 .name = "i2c-bfin-twi",
788 .owner = THIS_MODULE,
Rafael J. Wysocki85777ad2012-07-11 21:23:31 +0200789 .pm = &i2c_bfin_twi_pm,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200790 },
791};
792
793static int __init i2c_bfin_twi_init(void)
794{
Bryan Wud24ecfc2007-05-01 23:26:32 +0200795 return platform_driver_register(&i2c_bfin_twi_driver);
796}
797
798static void __exit i2c_bfin_twi_exit(void)
799{
800 platform_driver_unregister(&i2c_bfin_twi_driver);
801}
802
Michael Hennerich74f56c42011-01-11 00:25:09 -0500803subsys_initcall(i2c_bfin_twi_init);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200804module_exit(i2c_bfin_twi_exit);
Bryan Wufa6ad222008-04-22 22:16:48 +0200805
806MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
807MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
808MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +0200809MODULE_ALIAS("platform:i2c-bfin-twi");