blob: 5935ae4e550b4f5514a211d897827f933e592295 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/init.h>
15#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010017#include <linux/sysdev.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010023#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/irqs.h>
25#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/mach/irq.h>
27
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028/*
29 * OMAP1510 GPIO registers
30 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010031#define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032#define OMAP1510_GPIO_DATA_INPUT 0x00
33#define OMAP1510_GPIO_DATA_OUTPUT 0x04
34#define OMAP1510_GPIO_DIR_CONTROL 0x08
35#define OMAP1510_GPIO_INT_CONTROL 0x0c
36#define OMAP1510_GPIO_INT_MASK 0x10
37#define OMAP1510_GPIO_INT_STATUS 0x14
38#define OMAP1510_GPIO_PIN_CONTROL 0x18
39
40#define OMAP1510_IH_GPIO_BASE 64
41
42/*
43 * OMAP1610 specific GPIO registers
44 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010045#define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
46#define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
47#define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
48#define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
68 * OMAP730 specific GPIO registers
69 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010070#define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
71#define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
72#define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
73#define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
74#define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
75#define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076#define OMAP730_GPIO_DATA_INPUT 0x00
77#define OMAP730_GPIO_DATA_OUTPUT 0x04
78#define OMAP730_GPIO_DIR_CONTROL 0x08
79#define OMAP730_GPIO_INT_CONTROL 0x0c
80#define OMAP730_GPIO_INT_MASK 0x10
81#define OMAP730_GPIO_INT_STATUS 0x14
82
Tony Lindgren92105bb2005-09-07 17:20:26 +010083/*
84 * omap24xx specific GPIO registers
85 */
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080086#define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
87#define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
88#define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
89#define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
90
91#define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
92#define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
93#define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
94#define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
95#define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
96
Tony Lindgren92105bb2005-09-07 17:20:26 +010097#define OMAP24XX_GPIO_REVISION 0x0000
98#define OMAP24XX_GPIO_SYSCONFIG 0x0010
99#define OMAP24XX_GPIO_SYSSTATUS 0x0014
100#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300101#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
102#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_IRQENABLE1 0x001c
104#define OMAP24XX_GPIO_CTRL 0x0030
105#define OMAP24XX_GPIO_OE 0x0034
106#define OMAP24XX_GPIO_DATAIN 0x0038
107#define OMAP24XX_GPIO_DATAOUT 0x003c
108#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
109#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
110#define OMAP24XX_GPIO_RISINGDETECT 0x0048
111#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700112#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
113#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100114#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
115#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
116#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
117#define OMAP24XX_GPIO_SETWKUENA 0x0084
118#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
119#define OMAP24XX_GPIO_SETDATAOUT 0x0094
120
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800121/*
122 * omap34xx specific GPIO registers
123 */
124
125#define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
126#define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
127#define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
128#define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
129#define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
130#define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
131
132
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100134 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100135 u16 irq;
136 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100137 int method;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800138#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100139 u32 suspend_wakeup;
140 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800141#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800142#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800143 u32 non_wakeup_gpios;
144 u32 enabled_non_wakeup_gpios;
145
146 u32 saved_datain;
147 u32 saved_fallingdetect;
148 u32 saved_risingdetect;
149#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800150 u32 level_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100151 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800152 struct gpio_chip chip;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153};
154
155#define METHOD_MPUIO 0
156#define METHOD_GPIO_1510 1
157#define METHOD_GPIO_1610 2
158#define METHOD_GPIO_730 3
Tony Lindgren92105bb2005-09-07 17:20:26 +0100159#define METHOD_GPIO_24XX 4
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100160
Tony Lindgren92105bb2005-09-07 17:20:26 +0100161#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162static struct gpio_bank gpio_bank_1610[5] = {
163 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
164 { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
165 { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
166 { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
167 { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
168};
169#endif
170
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000171#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100172static struct gpio_bank gpio_bank_1510[2] = {
173 { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
174 { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
175};
176#endif
177
178#ifdef CONFIG_ARCH_OMAP730
179static struct gpio_bank gpio_bank_730[7] = {
180 { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
181 { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
182 { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
183 { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
184 { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
185 { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
186 { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
187};
188#endif
189
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800191
192static struct gpio_bank gpio_bank_242x[4] = {
193 { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
194 { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
195 { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
196 { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100197};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800198
199static struct gpio_bank gpio_bank_243x[5] = {
200 { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
201 { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
202 { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
203 { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
204 { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
205};
206
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207#endif
208
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800209#ifdef CONFIG_ARCH_OMAP34XX
210static struct gpio_bank gpio_bank_34xx[6] = {
211 { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
212 { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
213 { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
214 { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
215 { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
216 { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
217};
218
219#endif
220
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100221static struct gpio_bank *gpio_bank;
222static int gpio_bank_count;
223
224static inline struct gpio_bank *get_gpio_bank(int gpio)
225{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100226 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100227 if (OMAP_GPIO_IS_MPUIO(gpio))
228 return &gpio_bank[0];
229 return &gpio_bank[1];
230 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100231 if (cpu_is_omap16xx()) {
232 if (OMAP_GPIO_IS_MPUIO(gpio))
233 return &gpio_bank[0];
234 return &gpio_bank[1 + (gpio >> 4)];
235 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100236 if (cpu_is_omap730()) {
237 if (OMAP_GPIO_IS_MPUIO(gpio))
238 return &gpio_bank[0];
239 return &gpio_bank[1 + (gpio >> 5)];
240 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100241 if (cpu_is_omap24xx())
242 return &gpio_bank[gpio >> 5];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800243 if (cpu_is_omap34xx())
244 return &gpio_bank[gpio >> 5];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100245}
246
247static inline int get_gpio_index(int gpio)
248{
249 if (cpu_is_omap730())
250 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100251 if (cpu_is_omap24xx())
252 return gpio & 0x1f;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800253 if (cpu_is_omap34xx())
254 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100255 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100256}
257
258static inline int gpio_valid(int gpio)
259{
260 if (gpio < 0)
261 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800262 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300263 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264 return -1;
265 return 0;
266 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100267 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100268 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100269 if ((cpu_is_omap16xx()) && gpio < 64)
270 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 if (cpu_is_omap730() && gpio < 192)
272 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100273 if (cpu_is_omap24xx() && gpio < 128)
274 return 0;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800275 if (cpu_is_omap34xx() && gpio < 160)
276 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100277 return -1;
278}
279
280static int check_gpio(int gpio)
281{
282 if (unlikely(gpio_valid(gpio)) < 0) {
283 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
284 dump_stack();
285 return -1;
286 }
287 return 0;
288}
289
290static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
291{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100292 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100293 u32 l;
294
295 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800296#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100297 case METHOD_MPUIO:
298 reg += OMAP_MPUIO_IO_CNTL;
299 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800300#endif
301#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100302 case METHOD_GPIO_1510:
303 reg += OMAP1510_GPIO_DIR_CONTROL;
304 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800305#endif
306#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100307 case METHOD_GPIO_1610:
308 reg += OMAP1610_GPIO_DIRECTION;
309 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800310#endif
311#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100312 case METHOD_GPIO_730:
313 reg += OMAP730_GPIO_DIR_CONTROL;
314 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800315#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800316#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100317 case METHOD_GPIO_24XX:
318 reg += OMAP24XX_GPIO_OE;
319 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800320#endif
321 default:
322 WARN_ON(1);
323 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100324 }
325 l = __raw_readl(reg);
326 if (is_input)
327 l |= 1 << gpio;
328 else
329 l &= ~(1 << gpio);
330 __raw_writel(l, reg);
331}
332
333void omap_set_gpio_direction(int gpio, int is_input)
334{
335 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800336 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337
338 if (check_gpio(gpio) < 0)
339 return;
340 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800341 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100342 _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
David Brownella6472532008-03-03 04:33:30 -0800343 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100344}
345
346static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
347{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100348 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349 u32 l = 0;
350
351 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800352#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100353 case METHOD_MPUIO:
354 reg += OMAP_MPUIO_OUTPUT;
355 l = __raw_readl(reg);
356 if (enable)
357 l |= 1 << gpio;
358 else
359 l &= ~(1 << gpio);
360 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800361#endif
362#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100363 case METHOD_GPIO_1510:
364 reg += OMAP1510_GPIO_DATA_OUTPUT;
365 l = __raw_readl(reg);
366 if (enable)
367 l |= 1 << gpio;
368 else
369 l &= ~(1 << gpio);
370 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800371#endif
372#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373 case METHOD_GPIO_1610:
374 if (enable)
375 reg += OMAP1610_GPIO_SET_DATAOUT;
376 else
377 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
378 l = 1 << gpio;
379 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800380#endif
381#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100382 case METHOD_GPIO_730:
383 reg += OMAP730_GPIO_DATA_OUTPUT;
384 l = __raw_readl(reg);
385 if (enable)
386 l |= 1 << gpio;
387 else
388 l &= ~(1 << gpio);
389 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800390#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800391#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100392 case METHOD_GPIO_24XX:
393 if (enable)
394 reg += OMAP24XX_GPIO_SETDATAOUT;
395 else
396 reg += OMAP24XX_GPIO_CLEARDATAOUT;
397 l = 1 << gpio;
398 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800399#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800401 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402 return;
403 }
404 __raw_writel(l, reg);
405}
406
407void omap_set_gpio_dataout(int gpio, int enable)
408{
409 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800410 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100411
412 if (check_gpio(gpio) < 0)
413 return;
414 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800415 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100416 _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
David Brownella6472532008-03-03 04:33:30 -0800417 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418}
419
420int omap_get_gpio_datain(int gpio)
421{
422 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100423 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100424
425 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800426 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100427 bank = get_gpio_bank(gpio);
428 reg = bank->base;
429 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800430#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100431 case METHOD_MPUIO:
432 reg += OMAP_MPUIO_INPUT_LATCH;
433 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800434#endif
435#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100436 case METHOD_GPIO_1510:
437 reg += OMAP1510_GPIO_DATA_INPUT;
438 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800439#endif
440#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100441 case METHOD_GPIO_1610:
442 reg += OMAP1610_GPIO_DATAIN;
443 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800444#endif
445#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100446 case METHOD_GPIO_730:
447 reg += OMAP730_GPIO_DATA_INPUT;
448 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800449#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800450#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100451 case METHOD_GPIO_24XX:
452 reg += OMAP24XX_GPIO_DATAIN;
453 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800454#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800456 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100457 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100458 return (__raw_readl(reg)
459 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100460}
461
Tony Lindgren92105bb2005-09-07 17:20:26 +0100462#define MOD_REG_BIT(reg, bit_mask, set) \
463do { \
464 int l = __raw_readl(base + reg); \
465 if (set) l |= bit_mask; \
466 else l &= ~bit_mask; \
467 __raw_writel(l, base + reg); \
468} while(0)
469
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700470void omap_set_gpio_debounce(int gpio, int enable)
471{
472 struct gpio_bank *bank;
473 void __iomem *reg;
474 u32 val, l = 1 << get_gpio_index(gpio);
475
476 if (cpu_class_is_omap1())
477 return;
478
479 bank = get_gpio_bank(gpio);
480 reg = bank->base;
481
482 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
483 val = __raw_readl(reg);
484
485 if (enable)
486 val |= l;
487 else
488 val &= ~l;
489
490 __raw_writel(val, reg);
491}
492EXPORT_SYMBOL(omap_set_gpio_debounce);
493
494void omap_set_gpio_debounce_time(int gpio, int enc_time)
495{
496 struct gpio_bank *bank;
497 void __iomem *reg;
498
499 if (cpu_class_is_omap1())
500 return;
501
502 bank = get_gpio_bank(gpio);
503 reg = bank->base;
504
505 enc_time &= 0xff;
506 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
507 __raw_writel(enc_time, reg);
508}
509EXPORT_SYMBOL(omap_set_gpio_debounce_time);
510
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800511#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700512static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
513 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100514{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800515 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100516 u32 gpio_bit = 1 << gpio;
517
518 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100519 trigger & IRQ_TYPE_LEVEL_LOW);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100520 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100521 trigger & IRQ_TYPE_LEVEL_HIGH);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100522 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100523 trigger & IRQ_TYPE_EDGE_RISING);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100525 trigger & IRQ_TYPE_EDGE_FALLING);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700526
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800527 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
528 if (trigger != 0)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700529 __raw_writel(1 << gpio, bank->base
530 + OMAP24XX_GPIO_SETWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800531 else
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700532 __raw_writel(1 << gpio, bank->base
533 + OMAP24XX_GPIO_CLEARWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800534 } else {
535 if (trigger != 0)
536 bank->enabled_non_wakeup_gpios |= gpio_bit;
537 else
538 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
539 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700540
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800541 bank->level_mask =
542 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
543 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100544}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800545#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100546
547static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
548{
549 void __iomem *reg = bank->base;
550 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100551
552 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800553#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100554 case METHOD_MPUIO:
555 reg += OMAP_MPUIO_GPIO_INT_EDGE;
556 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100557 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100559 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100561 else
562 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100563 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800564#endif
565#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566 case METHOD_GPIO_1510:
567 reg += OMAP1510_GPIO_INT_CONTROL;
568 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100569 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100571 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100573 else
574 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800576#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800577#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100578 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100579 if (gpio & 0x08)
580 reg += OMAP1610_GPIO_EDGE_CTRL2;
581 else
582 reg += OMAP1610_GPIO_EDGE_CTRL1;
583 gpio &= 0x07;
584 l = __raw_readl(reg);
585 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100586 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100587 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100588 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100589 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800590 if (trigger)
591 /* Enable wake-up during idle for dynamic tick */
592 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
593 else
594 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800596#endif
597#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598 case METHOD_GPIO_730:
599 reg += OMAP730_GPIO_INT_CONTROL;
600 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100601 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100602 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100603 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605 else
606 goto bad;
607 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800608#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800609#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610 case METHOD_GPIO_24XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800611 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100612 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800613#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100615 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100616 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100617 __raw_writel(l, reg);
618 return 0;
619bad:
620 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621}
622
Tony Lindgren92105bb2005-09-07 17:20:26 +0100623static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100624{
625 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100626 unsigned gpio;
627 int retval;
David Brownella6472532008-03-03 04:33:30 -0800628 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100629
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800630 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100631 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
632 else
633 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100634
635 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100636 return -EINVAL;
637
David Brownelle5c56ed2006-12-06 17:13:59 -0800638 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100639 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800640
641 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800642 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800643 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100644 return -EINVAL;
645
David Brownell58781012006-12-06 17:14:10 -0800646 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800647 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100648 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800649 if (retval == 0) {
650 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
651 irq_desc[irq].status |= type;
652 }
David Brownella6472532008-03-03 04:33:30 -0800653 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800654
655 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
656 __set_irq_handler_unlocked(irq, handle_level_irq);
657 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
658 __set_irq_handler_unlocked(irq, handle_edge_irq);
659
Tony Lindgren92105bb2005-09-07 17:20:26 +0100660 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100661}
662
663static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
664{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666
667 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800668#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100669 case METHOD_MPUIO:
670 /* MPUIO irqstatus is reset by reading the status register,
671 * so do nothing here */
672 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800673#endif
674#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675 case METHOD_GPIO_1510:
676 reg += OMAP1510_GPIO_INT_STATUS;
677 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800678#endif
679#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100680 case METHOD_GPIO_1610:
681 reg += OMAP1610_GPIO_IRQSTATUS1;
682 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800683#endif
684#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 case METHOD_GPIO_730:
686 reg += OMAP730_GPIO_INT_STATUS;
687 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800688#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800689#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690 case METHOD_GPIO_24XX:
691 reg += OMAP24XX_GPIO_IRQSTATUS1;
692 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800693#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800695 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100696 return;
697 }
698 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300699
700 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800701#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
702 if (cpu_is_omap24xx() || cpu_is_omap34xx())
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300703 __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800704#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100705}
706
707static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
708{
709 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
710}
711
Imre Deakea6dedd2006-06-26 16:16:00 -0700712static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
713{
714 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700715 int inv = 0;
716 u32 l;
717 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700718
719 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800720#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700721 case METHOD_MPUIO:
722 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700723 mask = 0xffff;
724 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700725 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800726#endif
727#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700728 case METHOD_GPIO_1510:
729 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700730 mask = 0xffff;
731 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700732 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800733#endif
734#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700735 case METHOD_GPIO_1610:
736 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700737 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700738 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800739#endif
740#ifdef CONFIG_ARCH_OMAP730
Imre Deakea6dedd2006-06-26 16:16:00 -0700741 case METHOD_GPIO_730:
742 reg += OMAP730_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700743 mask = 0xffffffff;
744 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700745 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800746#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800747#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Imre Deakea6dedd2006-06-26 16:16:00 -0700748 case METHOD_GPIO_24XX:
749 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700750 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700751 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800752#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700753 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800754 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700755 return 0;
756 }
757
Imre Deak99c47702006-06-26 16:16:07 -0700758 l = __raw_readl(reg);
759 if (inv)
760 l = ~l;
761 l &= mask;
762 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700763}
764
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100765static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
766{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100767 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100768 u32 l;
769
770 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800771#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100772 case METHOD_MPUIO:
773 reg += OMAP_MPUIO_GPIO_MASKIT;
774 l = __raw_readl(reg);
775 if (enable)
776 l &= ~(gpio_mask);
777 else
778 l |= gpio_mask;
779 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800780#endif
781#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100782 case METHOD_GPIO_1510:
783 reg += OMAP1510_GPIO_INT_MASK;
784 l = __raw_readl(reg);
785 if (enable)
786 l &= ~(gpio_mask);
787 else
788 l |= gpio_mask;
789 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800790#endif
791#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100792 case METHOD_GPIO_1610:
793 if (enable)
794 reg += OMAP1610_GPIO_SET_IRQENABLE1;
795 else
796 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
797 l = gpio_mask;
798 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800799#endif
800#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100801 case METHOD_GPIO_730:
802 reg += OMAP730_GPIO_INT_MASK;
803 l = __raw_readl(reg);
804 if (enable)
805 l &= ~(gpio_mask);
806 else
807 l |= gpio_mask;
808 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800809#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800810#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100811 case METHOD_GPIO_24XX:
812 if (enable)
813 reg += OMAP24XX_GPIO_SETIRQENABLE1;
814 else
815 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
816 l = gpio_mask;
817 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800818#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100819 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800820 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100821 return;
822 }
823 __raw_writel(l, reg);
824}
825
826static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
827{
828 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
829}
830
Tony Lindgren92105bb2005-09-07 17:20:26 +0100831/*
832 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
833 * 1510 does not seem to have a wake-up register. If JTAG is connected
834 * to the target, system will wake up always on GPIO events. While
835 * system is running all registered GPIO interrupts need to have wake-up
836 * enabled. When system is suspended, only selected GPIO interrupts need
837 * to have wake-up enabled.
838 */
839static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
840{
David Brownella6472532008-03-03 04:33:30 -0800841 unsigned long flags;
842
Tony Lindgren92105bb2005-09-07 17:20:26 +0100843 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800844#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800845 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100846 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800847 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800848 if (enable) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100849 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800850 enable_irq_wake(bank->irq);
851 } else {
852 disable_irq_wake(bank->irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100853 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800854 }
David Brownella6472532008-03-03 04:33:30 -0800855 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100856 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800857#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800858#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800859 case METHOD_GPIO_24XX:
David Brownell11a78b72006-12-06 17:14:11 -0800860 if (bank->non_wakeup_gpios & (1 << gpio)) {
861 printk(KERN_ERR "Unable to modify wakeup on "
862 "non-wakeup GPIO%d\n",
863 (bank - gpio_bank) * 32 + gpio);
864 return -EINVAL;
865 }
David Brownella6472532008-03-03 04:33:30 -0800866 spin_lock_irqsave(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800867 if (enable) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800868 bank->suspend_wakeup |= (1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800869 enable_irq_wake(bank->irq);
870 } else {
871 disable_irq_wake(bank->irq);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800872 bank->suspend_wakeup &= ~(1 << gpio);
David Brownell11a78b72006-12-06 17:14:11 -0800873 }
David Brownella6472532008-03-03 04:33:30 -0800874 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800875 return 0;
876#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100877 default:
878 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
879 bank->method);
880 return -EINVAL;
881 }
882}
883
Tony Lindgren4196dd62006-09-25 12:41:38 +0300884static void _reset_gpio(struct gpio_bank *bank, int gpio)
885{
886 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
887 _set_gpio_irqenable(bank, gpio, 0);
888 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100889 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300890}
891
Tony Lindgren92105bb2005-09-07 17:20:26 +0100892/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
893static int gpio_wake_enable(unsigned int irq, unsigned int enable)
894{
895 unsigned int gpio = irq - IH_GPIO_BASE;
896 struct gpio_bank *bank;
897 int retval;
898
899 if (check_gpio(gpio) < 0)
900 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -0800901 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100902 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100903
904 return retval;
905}
906
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100907int omap_request_gpio(int gpio)
908{
909 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800910 unsigned long flags;
David Brownell52e31342008-03-03 12:43:23 -0800911 int status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100912
913 if (check_gpio(gpio) < 0)
914 return -EINVAL;
915
David Brownell52e31342008-03-03 12:43:23 -0800916 status = gpio_request(gpio, NULL);
917 if (status < 0)
918 return status;
919
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100920 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800921 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100922
Tony Lindgren4196dd62006-09-25 12:41:38 +0300923 /* Set trigger to none. You need to enable the desired trigger with
924 * request_irq() or set_irq_type().
925 */
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100926 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100927
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000928#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100929 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100930 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100931
Tony Lindgren92105bb2005-09-07 17:20:26 +0100932 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100933 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
934 __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
935 }
936#endif
David Brownella6472532008-03-03 04:33:30 -0800937 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100938
939 return 0;
940}
941
942void omap_free_gpio(int gpio)
943{
944 struct gpio_bank *bank;
David Brownella6472532008-03-03 04:33:30 -0800945 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100946
947 if (check_gpio(gpio) < 0)
948 return;
949 bank = get_gpio_bank(gpio);
David Brownella6472532008-03-03 04:33:30 -0800950 spin_lock_irqsave(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800951 if (unlikely(!gpiochip_is_requested(&bank->chip,
952 get_gpio_index(gpio)))) {
953 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100954 printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
955 dump_stack();
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100956 return;
957 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100958#ifdef CONFIG_ARCH_OMAP16XX
959 if (bank->method == METHOD_GPIO_1610) {
960 /* Disable wake-up during idle for dynamic tick */
961 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
962 __raw_writel(1 << get_gpio_index(gpio), reg);
963 }
964#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800965#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100966 if (bank->method == METHOD_GPIO_24XX) {
967 /* Disable wake-up during idle for dynamic tick */
968 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
969 __raw_writel(1 << get_gpio_index(gpio), reg);
970 }
971#endif
Tony Lindgren4196dd62006-09-25 12:41:38 +0300972 _reset_gpio(bank, gpio);
David Brownella6472532008-03-03 04:33:30 -0800973 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800974 gpio_free(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100975}
976
977/*
978 * We need to unmask the GPIO bank interrupt as soon as possible to
979 * avoid missing GPIO interrupts for other lines in the bank.
980 * Then we need to mask-read-clear-unmask the triggered GPIO lines
981 * in the bank to avoid missing nested interrupts for a GPIO line.
982 * If we wait to unmask individual GPIO lines in the bank after the
983 * line's interrupt handler has been run, we may miss some nested
984 * interrupts.
985 */
Russell King10dd5ce2006-11-23 11:41:32 +0000986static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100987{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100988 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100989 u32 isr;
990 unsigned int gpio_irq;
991 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700992 u32 retrigger = 0;
993 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100994
995 desc->chip->ack(irq);
996
Thomas Gleixner418ca1f2006-07-01 22:32:41 +0100997 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -0800998#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100999 if (bank->method == METHOD_MPUIO)
1000 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001001#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001002#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001003 if (bank->method == METHOD_GPIO_1510)
1004 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1005#endif
1006#if defined(CONFIG_ARCH_OMAP16XX)
1007 if (bank->method == METHOD_GPIO_1610)
1008 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1009#endif
1010#ifdef CONFIG_ARCH_OMAP730
1011 if (bank->method == METHOD_GPIO_730)
1012 isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
1013#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001014#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001015 if (bank->method == METHOD_GPIO_24XX)
1016 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1017#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001018 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001019 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001020 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001021
Imre Deakea6dedd2006-06-26 16:16:00 -07001022 enabled = _get_gpio_irqbank_mask(bank);
1023 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001024
1025 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1026 isr &= 0x0000ffff;
1027
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001028 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001029 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001030 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001031
1032 /* clear edge sensitive interrupts before handler(s) are
1033 called so that we don't miss any interrupt occurred while
1034 executing them */
1035 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1036 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1037 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1038
1039 /* if there is only edge sensitive GPIO pin interrupts
1040 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001041 if (!level_mask && !unmasked) {
1042 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001043 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001044 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001045
Imre Deakea6dedd2006-06-26 16:16:00 -07001046 isr |= retrigger;
1047 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001048 if (!isr)
1049 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001050
Tony Lindgren92105bb2005-09-07 17:20:26 +01001051 gpio_irq = bank->virtual_irq_start;
1052 for (; isr != 0; isr >>= 1, gpio_irq++) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001053 if (!(isr & 1))
1054 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001055
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001056 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001057 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001058 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001059 /* if bank has any level sensitive GPIO pin interrupt
1060 configured, we must unmask the bank interrupt only after
1061 handler(s) are executed in order to avoid spurious bank
1062 interrupt */
1063 if (!unmasked)
1064 desc->chip->unmask(irq);
1065
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001066}
1067
Tony Lindgren4196dd62006-09-25 12:41:38 +03001068static void gpio_irq_shutdown(unsigned int irq)
1069{
1070 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001071 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001072
1073 _reset_gpio(bank, gpio);
1074}
1075
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001076static void gpio_ack_irq(unsigned int irq)
1077{
1078 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001079 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001080
1081 _clear_gpio_irqstatus(bank, gpio);
1082}
1083
1084static void gpio_mask_irq(unsigned int irq)
1085{
1086 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001087 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001088
1089 _set_gpio_irqenable(bank, gpio, 0);
1090}
1091
1092static void gpio_unmask_irq(unsigned int irq)
1093{
1094 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001095 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001096 unsigned int irq_mask = 1 << get_gpio_index(gpio);
1097
1098 /* For level-triggered GPIOs, the clearing must be done after
1099 * the HW source is cleared, thus after the handler has run */
1100 if (bank->level_mask & irq_mask) {
1101 _set_gpio_irqenable(bank, gpio, 0);
1102 _clear_gpio_irqstatus(bank, gpio);
1103 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001104
Kevin Hilman4de8c752008-01-16 21:56:14 -08001105 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001106}
1107
David Brownelle5c56ed2006-12-06 17:13:59 -08001108static struct irq_chip gpio_irq_chip = {
1109 .name = "GPIO",
1110 .shutdown = gpio_irq_shutdown,
1111 .ack = gpio_ack_irq,
1112 .mask = gpio_mask_irq,
1113 .unmask = gpio_unmask_irq,
1114 .set_type = gpio_irq_type,
1115 .set_wake = gpio_wake_enable,
1116};
1117
1118/*---------------------------------------------------------------------*/
1119
1120#ifdef CONFIG_ARCH_OMAP1
1121
1122/* MPUIO uses the always-on 32k clock */
1123
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001124static void mpuio_ack_irq(unsigned int irq)
1125{
1126 /* The ISR is reset automatically, so do nothing here. */
1127}
1128
1129static void mpuio_mask_irq(unsigned int irq)
1130{
1131 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001132 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001133
1134 _set_gpio_irqenable(bank, gpio, 0);
1135}
1136
1137static void mpuio_unmask_irq(unsigned int irq)
1138{
1139 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001140 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141
1142 _set_gpio_irqenable(bank, gpio, 1);
1143}
1144
David Brownelle5c56ed2006-12-06 17:13:59 -08001145static struct irq_chip mpuio_irq_chip = {
1146 .name = "MPUIO",
1147 .ack = mpuio_ack_irq,
1148 .mask = mpuio_mask_irq,
1149 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001150 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001151#ifdef CONFIG_ARCH_OMAP16XX
1152 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1153 .set_wake = gpio_wake_enable,
1154#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001155};
1156
David Brownelle5c56ed2006-12-06 17:13:59 -08001157
1158#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1159
David Brownell11a78b72006-12-06 17:14:11 -08001160
1161#ifdef CONFIG_ARCH_OMAP16XX
1162
1163#include <linux/platform_device.h>
1164
1165static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
1166{
1167 struct gpio_bank *bank = platform_get_drvdata(pdev);
1168 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001169 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001170
David Brownella6472532008-03-03 04:33:30 -08001171 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001172 bank->saved_wakeup = __raw_readl(mask_reg);
1173 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001174 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001175
1176 return 0;
1177}
1178
1179static int omap_mpuio_resume_early(struct platform_device *pdev)
1180{
1181 struct gpio_bank *bank = platform_get_drvdata(pdev);
1182 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001183 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001184
David Brownella6472532008-03-03 04:33:30 -08001185 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001186 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001187 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001188
1189 return 0;
1190}
1191
1192/* use platform_driver for this, now that there's no longer any
1193 * point to sys_device (other than not disturbing old code).
1194 */
1195static struct platform_driver omap_mpuio_driver = {
1196 .suspend_late = omap_mpuio_suspend_late,
1197 .resume_early = omap_mpuio_resume_early,
1198 .driver = {
1199 .name = "mpuio",
1200 },
1201};
1202
1203static struct platform_device omap_mpuio_device = {
1204 .name = "mpuio",
1205 .id = -1,
1206 .dev = {
1207 .driver = &omap_mpuio_driver.driver,
1208 }
1209 /* could list the /proc/iomem resources */
1210};
1211
1212static inline void mpuio_init(void)
1213{
David Brownellfcf126d2007-04-02 12:46:47 -07001214 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1215
David Brownell11a78b72006-12-06 17:14:11 -08001216 if (platform_driver_register(&omap_mpuio_driver) == 0)
1217 (void) platform_device_register(&omap_mpuio_device);
1218}
1219
1220#else
1221static inline void mpuio_init(void) {}
1222#endif /* 16xx */
1223
David Brownelle5c56ed2006-12-06 17:13:59 -08001224#else
1225
1226extern struct irq_chip mpuio_irq_chip;
1227
1228#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001229static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001230
1231#endif
1232
1233/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001234
David Brownell52e31342008-03-03 12:43:23 -08001235/* REVISIT these are stupid implementations! replace by ones that
1236 * don't switch on METHOD_* and which mostly avoid spinlocks
1237 */
1238
1239static int gpio_input(struct gpio_chip *chip, unsigned offset)
1240{
1241 struct gpio_bank *bank;
1242 unsigned long flags;
1243
1244 bank = container_of(chip, struct gpio_bank, chip);
1245 spin_lock_irqsave(&bank->lock, flags);
1246 _set_gpio_direction(bank, offset, 1);
1247 spin_unlock_irqrestore(&bank->lock, flags);
1248 return 0;
1249}
1250
1251static int gpio_get(struct gpio_chip *chip, unsigned offset)
1252{
1253 return omap_get_gpio_datain(chip->base + offset);
1254}
1255
1256static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1257{
1258 struct gpio_bank *bank;
1259 unsigned long flags;
1260
1261 bank = container_of(chip, struct gpio_bank, chip);
1262 spin_lock_irqsave(&bank->lock, flags);
1263 _set_gpio_dataout(bank, offset, value);
1264 _set_gpio_direction(bank, offset, 0);
1265 spin_unlock_irqrestore(&bank->lock, flags);
1266 return 0;
1267}
1268
1269static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1270{
1271 struct gpio_bank *bank;
1272 unsigned long flags;
1273
1274 bank = container_of(chip, struct gpio_bank, chip);
1275 spin_lock_irqsave(&bank->lock, flags);
1276 _set_gpio_dataout(bank, offset, value);
1277 spin_unlock_irqrestore(&bank->lock, flags);
1278}
1279
1280/*---------------------------------------------------------------------*/
1281
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001282static int initialized;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001283#if !defined(CONFIG_ARCH_OMAP3)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001284static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001285#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001286
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001287#if defined(CONFIG_ARCH_OMAP2)
1288static struct clk * gpio_fck;
1289#endif
1290
1291#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001292static struct clk * gpio5_ick;
1293static struct clk * gpio5_fck;
1294#endif
1295
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001296#if defined(CONFIG_ARCH_OMAP3)
1297static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
1298static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1299#endif
1300
David Brownell8ba55c52008-02-26 11:10:50 -08001301/* This lock class tells lockdep that GPIO irqs are in a different
1302 * category than their parents, so it won't report false recursion.
1303 */
1304static struct lock_class_key gpio_lock_class;
1305
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001306static int __init _omap_gpio_init(void)
1307{
1308 int i;
David Brownell52e31342008-03-03 12:43:23 -08001309 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001310 struct gpio_bank *bank;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001311#if defined(CONFIG_ARCH_OMAP3)
1312 char clk_name[11];
1313#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001314
1315 initialized = 1;
1316
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001317#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001318 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001319 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1320 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001321 printk("Could not get arm_gpio_ck\n");
1322 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001323 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001324 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001325#endif
1326#if defined(CONFIG_ARCH_OMAP2)
1327 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001328 gpio_ick = clk_get(NULL, "gpios_ick");
1329 if (IS_ERR(gpio_ick))
1330 printk("Could not get gpios_ick\n");
1331 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001332 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001333 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001334 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001335 printk("Could not get gpios_fck\n");
1336 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001337 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001338
1339 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001340 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001341 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001342#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001343 if (cpu_is_omap2430()) {
1344 gpio5_ick = clk_get(NULL, "gpio5_ick");
1345 if (IS_ERR(gpio5_ick))
1346 printk("Could not get gpio5_ick\n");
1347 else
1348 clk_enable(gpio5_ick);
1349 gpio5_fck = clk_get(NULL, "gpio5_fck");
1350 if (IS_ERR(gpio5_fck))
1351 printk("Could not get gpio5_fck\n");
1352 else
1353 clk_enable(gpio5_fck);
1354 }
1355#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001356 }
1357#endif
1358
1359#if defined(CONFIG_ARCH_OMAP3)
1360 if (cpu_is_omap34xx()) {
1361 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1362 sprintf(clk_name, "gpio%d_ick", i + 1);
1363 gpio_iclks[i] = clk_get(NULL, clk_name);
1364 if (IS_ERR(gpio_iclks[i]))
1365 printk(KERN_ERR "Could not get %s\n", clk_name);
1366 else
1367 clk_enable(gpio_iclks[i]);
1368 sprintf(clk_name, "gpio%d_fck", i + 1);
1369 gpio_fclks[i] = clk_get(NULL, clk_name);
1370 if (IS_ERR(gpio_fclks[i]))
1371 printk(KERN_ERR "Could not get %s\n", clk_name);
1372 else
1373 clk_enable(gpio_fclks[i]);
1374 }
1375 }
1376#endif
1377
Tony Lindgren92105bb2005-09-07 17:20:26 +01001378
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001379#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001380 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001381 printk(KERN_INFO "OMAP1510 GPIO hardware\n");
1382 gpio_bank_count = 2;
1383 gpio_bank = gpio_bank_1510;
1384 }
1385#endif
1386#if defined(CONFIG_ARCH_OMAP16XX)
1387 if (cpu_is_omap16xx()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001388 u32 rev;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001389
1390 gpio_bank_count = 5;
1391 gpio_bank = gpio_bank_1610;
1392 rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1393 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1394 (rev >> 4) & 0x0f, rev & 0x0f);
1395 }
1396#endif
1397#ifdef CONFIG_ARCH_OMAP730
1398 if (cpu_is_omap730()) {
1399 printk(KERN_INFO "OMAP730 GPIO hardware\n");
1400 gpio_bank_count = 7;
1401 gpio_bank = gpio_bank_730;
1402 }
1403#endif
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001404
Tony Lindgren92105bb2005-09-07 17:20:26 +01001405#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001406 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001407 int rev;
1408
1409 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001410 gpio_bank = gpio_bank_242x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001411 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001412 printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
1413 (rev >> 4) & 0x0f, rev & 0x0f);
1414 }
1415 if (cpu_is_omap243x()) {
1416 int rev;
1417
1418 gpio_bank_count = 5;
1419 gpio_bank = gpio_bank_243x;
1420 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1421 printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001422 (rev >> 4) & 0x0f, rev & 0x0f);
1423 }
1424#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001425#ifdef CONFIG_ARCH_OMAP34XX
1426 if (cpu_is_omap34xx()) {
1427 int rev;
1428
1429 gpio_bank_count = OMAP34XX_NR_GPIOS;
1430 gpio_bank = gpio_bank_34xx;
1431 rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1432 printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
1433 (rev >> 4) & 0x0f, rev & 0x0f);
1434 }
1435#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001436 for (i = 0; i < gpio_bank_count; i++) {
1437 int j, gpio_count = 16;
1438
1439 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001440 bank->base = IO_ADDRESS(bank->base);
1441 spin_lock_init(&bank->lock);
David Brownelle5c56ed2006-12-06 17:13:59 -08001442 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001443 omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001444 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001445 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1446 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1447 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001448 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001449 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1450 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001451 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001452 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001453 if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001454 __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
1455 __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
1456
1457 gpio_count = 32; /* 730 has 32-bit GPIOs */
1458 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001459
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001460#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001461 if (bank->method == METHOD_GPIO_24XX) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001462 static const u32 non_wakeup_gpios[] = {
1463 0xe203ffc0, 0x08700040
1464 };
1465
Tony Lindgren92105bb2005-09-07 17:20:26 +01001466 __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
1467 __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001468 __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1469
1470 /* Initialize interface clock ungated, module enabled */
1471 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001472 if (i < ARRAY_SIZE(non_wakeup_gpios))
1473 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001474 gpio_count = 32;
1475 }
1476#endif
David Brownell52e31342008-03-03 12:43:23 -08001477
1478 /* REVISIT eventually switch from OMAP-specific gpio structs
1479 * over to the generic ones
1480 */
1481 bank->chip.direction_input = gpio_input;
1482 bank->chip.get = gpio_get;
1483 bank->chip.direction_output = gpio_output;
1484 bank->chip.set = gpio_set;
1485 if (bank_is_mpuio(bank)) {
1486 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001487#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001488 bank->chip.dev = &omap_mpuio_device.dev;
1489#endif
David Brownell52e31342008-03-03 12:43:23 -08001490 bank->chip.base = OMAP_MPUIO(0);
1491 } else {
1492 bank->chip.label = "gpio";
1493 bank->chip.base = gpio;
1494 gpio += gpio_count;
1495 }
1496 bank->chip.ngpio = gpio_count;
1497
1498 gpiochip_add(&bank->chip);
1499
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001500 for (j = bank->virtual_irq_start;
1501 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001502 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001503 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001504 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001505 set_irq_chip(j, &mpuio_irq_chip);
1506 else
1507 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001508 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001509 set_irq_flags(j, IRQF_VALID);
1510 }
1511 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1512 set_irq_data(bank->irq, bank);
1513 }
1514
1515 /* Enable system clock for GPIO module.
1516 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001517 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001518 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1519
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001520 /* Enable autoidle for the OCP interface */
1521 if (cpu_is_omap24xx())
1522 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001523 if (cpu_is_omap34xx())
1524 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001525
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001526 return 0;
1527}
1528
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001529#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001530static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1531{
1532 int i;
1533
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001534 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001535 return 0;
1536
1537 for (i = 0; i < gpio_bank_count; i++) {
1538 struct gpio_bank *bank = &gpio_bank[i];
1539 void __iomem *wake_status;
1540 void __iomem *wake_clear;
1541 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001542 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001543
1544 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001545#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001546 case METHOD_GPIO_1610:
1547 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1548 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1549 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1550 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001551#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001552#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001553 case METHOD_GPIO_24XX:
1554 wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
1555 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1556 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1557 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001558#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001559 default:
1560 continue;
1561 }
1562
David Brownella6472532008-03-03 04:33:30 -08001563 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001564 bank->saved_wakeup = __raw_readl(wake_status);
1565 __raw_writel(0xffffffff, wake_clear);
1566 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001567 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001568 }
1569
1570 return 0;
1571}
1572
1573static int omap_gpio_resume(struct sys_device *dev)
1574{
1575 int i;
1576
1577 if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
1578 return 0;
1579
1580 for (i = 0; i < gpio_bank_count; i++) {
1581 struct gpio_bank *bank = &gpio_bank[i];
1582 void __iomem *wake_clear;
1583 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001584 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001585
1586 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001587#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001588 case METHOD_GPIO_1610:
1589 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1590 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1591 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001592#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001593#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001594 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001595 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1596 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001597 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001598#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001599 default:
1600 continue;
1601 }
1602
David Brownella6472532008-03-03 04:33:30 -08001603 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001604 __raw_writel(0xffffffff, wake_clear);
1605 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001606 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001607 }
1608
1609 return 0;
1610}
1611
1612static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001613 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001614 .suspend = omap_gpio_suspend,
1615 .resume = omap_gpio_resume,
1616};
1617
1618static struct sys_device omap_gpio_device = {
1619 .id = 0,
1620 .cls = &omap_gpio_sysclass,
1621};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001622
1623#endif
1624
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001625#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001626
1627static int workaround_enabled;
1628
1629void omap2_gpio_prepare_for_retention(void)
1630{
1631 int i, c = 0;
1632
1633 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
1634 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
1635 for (i = 0; i < gpio_bank_count; i++) {
1636 struct gpio_bank *bank = &gpio_bank[i];
1637 u32 l1, l2;
1638
1639 if (!(bank->enabled_non_wakeup_gpios))
1640 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001641#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001642 bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1643 l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1644 l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001645#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001646 bank->saved_fallingdetect = l1;
1647 bank->saved_risingdetect = l2;
1648 l1 &= ~bank->enabled_non_wakeup_gpios;
1649 l2 &= ~bank->enabled_non_wakeup_gpios;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001650#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001651 __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1652 __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001653#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001654 c++;
1655 }
1656 if (!c) {
1657 workaround_enabled = 0;
1658 return;
1659 }
1660 workaround_enabled = 1;
1661}
1662
1663void omap2_gpio_resume_after_retention(void)
1664{
1665 int i;
1666
1667 if (!workaround_enabled)
1668 return;
1669 for (i = 0; i < gpio_bank_count; i++) {
1670 struct gpio_bank *bank = &gpio_bank[i];
1671 u32 l;
1672
1673 if (!(bank->enabled_non_wakeup_gpios))
1674 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001675#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001676 __raw_writel(bank->saved_fallingdetect,
1677 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1678 __raw_writel(bank->saved_risingdetect,
1679 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001680#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001681 /* Check if any of the non-wakeup interrupt GPIOs have changed
1682 * state. If so, generate an IRQ by software. This is
1683 * horribly racy, but it's the best we can do to work around
1684 * this silicon bug. */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001685#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001686 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001687#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001688 l ^= bank->saved_datain;
1689 l &= bank->non_wakeup_gpios;
1690 if (l) {
1691 u32 old0, old1;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001692#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001693 old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1694 old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1695 __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1696 __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1697 __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1698 __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001699#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001700 }
1701 }
1702
1703}
1704
Tony Lindgren92105bb2005-09-07 17:20:26 +01001705#endif
1706
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001707/*
1708 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001709 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001710 */
David Brownell277d58e2006-12-06 17:13:59 -08001711int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001712{
1713 if (!initialized)
1714 return _omap_gpio_init();
1715 else
1716 return 0;
1717}
1718
Tony Lindgren92105bb2005-09-07 17:20:26 +01001719static int __init omap_gpio_sysinit(void)
1720{
1721 int ret = 0;
1722
1723 if (!initialized)
1724 ret = _omap_gpio_init();
1725
David Brownell11a78b72006-12-06 17:14:11 -08001726 mpuio_init();
1727
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001728#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1729 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001730 if (ret == 0) {
1731 ret = sysdev_class_register(&omap_gpio_sysclass);
1732 if (ret == 0)
1733 ret = sysdev_register(&omap_gpio_device);
1734 }
1735 }
1736#endif
1737
1738 return ret;
1739}
1740
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001741EXPORT_SYMBOL(omap_request_gpio);
1742EXPORT_SYMBOL(omap_free_gpio);
1743EXPORT_SYMBOL(omap_set_gpio_direction);
1744EXPORT_SYMBOL(omap_set_gpio_dataout);
1745EXPORT_SYMBOL(omap_get_gpio_datain);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001746
Tony Lindgren92105bb2005-09-07 17:20:26 +01001747arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08001748
1749
1750#ifdef CONFIG_DEBUG_FS
1751
1752#include <linux/debugfs.h>
1753#include <linux/seq_file.h>
1754
1755static int gpio_is_input(struct gpio_bank *bank, int mask)
1756{
1757 void __iomem *reg = bank->base;
1758
1759 switch (bank->method) {
1760 case METHOD_MPUIO:
1761 reg += OMAP_MPUIO_IO_CNTL;
1762 break;
1763 case METHOD_GPIO_1510:
1764 reg += OMAP1510_GPIO_DIR_CONTROL;
1765 break;
1766 case METHOD_GPIO_1610:
1767 reg += OMAP1610_GPIO_DIRECTION;
1768 break;
1769 case METHOD_GPIO_730:
1770 reg += OMAP730_GPIO_DIR_CONTROL;
1771 break;
1772 case METHOD_GPIO_24XX:
1773 reg += OMAP24XX_GPIO_OE;
1774 break;
1775 }
1776 return __raw_readl(reg) & mask;
1777}
1778
1779
1780static int dbg_gpio_show(struct seq_file *s, void *unused)
1781{
1782 unsigned i, j, gpio;
1783
1784 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
1785 struct gpio_bank *bank = gpio_bank + i;
1786 unsigned bankwidth = 16;
1787 u32 mask = 1;
1788
David Brownelle5c56ed2006-12-06 17:13:59 -08001789 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001790 gpio = OMAP_MPUIO(0);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001791 else if (cpu_class_is_omap2() || cpu_is_omap730())
David Brownellb9772a22006-12-06 17:13:53 -08001792 bankwidth = 32;
1793
1794 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
1795 unsigned irq, value, is_in, irqstat;
David Brownell52e31342008-03-03 12:43:23 -08001796 const char *label;
David Brownellb9772a22006-12-06 17:13:53 -08001797
David Brownell52e31342008-03-03 12:43:23 -08001798 label = gpiochip_is_requested(&bank->chip, j);
1799 if (!label)
David Brownellb9772a22006-12-06 17:13:53 -08001800 continue;
1801
1802 irq = bank->virtual_irq_start + j;
1803 value = omap_get_gpio_datain(gpio);
1804 is_in = gpio_is_input(bank, mask);
1805
David Brownelle5c56ed2006-12-06 17:13:59 -08001806 if (bank_is_mpuio(bank))
David Brownell52e31342008-03-03 12:43:23 -08001807 seq_printf(s, "MPUIO %2d ", j);
David Brownellb9772a22006-12-06 17:13:53 -08001808 else
David Brownell52e31342008-03-03 12:43:23 -08001809 seq_printf(s, "GPIO %3d ", gpio);
1810 seq_printf(s, "(%10s): %s %s",
1811 label,
David Brownellb9772a22006-12-06 17:13:53 -08001812 is_in ? "in " : "out",
1813 value ? "hi" : "lo");
1814
David Brownell52e31342008-03-03 12:43:23 -08001815/* FIXME for at least omap2, show pullup/pulldown state */
1816
David Brownellb9772a22006-12-06 17:13:53 -08001817 irqstat = irq_desc[irq].status;
1818 if (is_in && ((bank->suspend_wakeup & mask)
1819 || irqstat & IRQ_TYPE_SENSE_MASK)) {
1820 char *trigger = NULL;
1821
1822 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
1823 case IRQ_TYPE_EDGE_FALLING:
1824 trigger = "falling";
1825 break;
1826 case IRQ_TYPE_EDGE_RISING:
1827 trigger = "rising";
1828 break;
1829 case IRQ_TYPE_EDGE_BOTH:
1830 trigger = "bothedge";
1831 break;
1832 case IRQ_TYPE_LEVEL_LOW:
1833 trigger = "low";
1834 break;
1835 case IRQ_TYPE_LEVEL_HIGH:
1836 trigger = "high";
1837 break;
1838 case IRQ_TYPE_NONE:
David Brownell52e31342008-03-03 12:43:23 -08001839 trigger = "(?)";
David Brownellb9772a22006-12-06 17:13:53 -08001840 break;
1841 }
David Brownell52e31342008-03-03 12:43:23 -08001842 seq_printf(s, ", irq-%d %-8s%s",
David Brownellb9772a22006-12-06 17:13:53 -08001843 irq, trigger,
1844 (bank->suspend_wakeup & mask)
1845 ? " wakeup" : "");
1846 }
1847 seq_printf(s, "\n");
1848 }
1849
David Brownelle5c56ed2006-12-06 17:13:59 -08001850 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08001851 seq_printf(s, "\n");
1852 gpio = 0;
1853 }
1854 }
1855 return 0;
1856}
1857
1858static int dbg_gpio_open(struct inode *inode, struct file *file)
1859{
David Brownelle5c56ed2006-12-06 17:13:59 -08001860 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08001861}
1862
1863static const struct file_operations debug_fops = {
1864 .open = dbg_gpio_open,
1865 .read = seq_read,
1866 .llseek = seq_lseek,
1867 .release = single_release,
1868};
1869
1870static int __init omap_gpio_debuginit(void)
1871{
David Brownelle5c56ed2006-12-06 17:13:59 -08001872 (void) debugfs_create_file("omap_gpio", S_IRUGO,
1873 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08001874 return 0;
1875}
1876late_initcall(omap_gpio_debuginit);
1877#endif