| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  sata_sil.c - Silicon Image SATA | 
|  | 3 | * | 
|  | 4 | *  Maintained by:  Jeff Garzik <jgarzik@pobox.com> | 
|  | 5 | *  		    Please ALWAYS copy linux-ide@vger.kernel.org | 
|  | 6 | *		    on emails. | 
|  | 7 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 8 | *  Copyright 2003-2005 Red Hat, Inc. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | *  Copyright 2003 Benjamin Herrenschmidt | 
|  | 10 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 12 | *  This program is free software; you can redistribute it and/or modify | 
|  | 13 | *  it under the terms of the GNU General Public License as published by | 
|  | 14 | *  the Free Software Foundation; either version 2, or (at your option) | 
|  | 15 | *  any later version. | 
|  | 16 | * | 
|  | 17 | *  This program is distributed in the hope that it will be useful, | 
|  | 18 | *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 19 | *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 20 | *  GNU General Public License for more details. | 
|  | 21 | * | 
|  | 22 | *  You should have received a copy of the GNU General Public License | 
|  | 23 | *  along with this program; see the file COPYING.  If not, write to | 
|  | 24 | *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 25 | * | 
|  | 26 | * | 
|  | 27 | *  libata documentation is available via 'make {ps|pdf}docs', | 
|  | 28 | *  as Documentation/DocBook/libata.* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | * | 
| Jeff Garzik | 953d113 | 2005-08-26 19:46:24 -0400 | [diff] [blame] | 30 | *  Documentation for SiI 3112: | 
|  | 31 | *  http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2 | 
|  | 32 | * | 
|  | 33 | *  Other errata and documentation available under NDA. | 
|  | 34 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | */ | 
|  | 36 |  | 
|  | 37 | #include <linux/kernel.h> | 
|  | 38 | #include <linux/module.h> | 
|  | 39 | #include <linux/pci.h> | 
|  | 40 | #include <linux/init.h> | 
|  | 41 | #include <linux/blkdev.h> | 
|  | 42 | #include <linux/delay.h> | 
|  | 43 | #include <linux/interrupt.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 44 | #include <linux/device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> | 
|  | 46 | #include <linux/libata.h> | 
|  | 47 |  | 
|  | 48 | #define DRV_NAME	"sata_sil" | 
| Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 49 | #define DRV_VERSION	"2.3" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 |  | 
|  | 51 | enum { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 52 | SIL_MMIO_BAR		= 5, | 
|  | 53 |  | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 54 | /* | 
|  | 55 | * host flags | 
|  | 56 | */ | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 57 | SIL_FLAG_NO_SATA_IRQ	= (1 << 28), | 
| Tejun Heo | e4e10e3 | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 58 | SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29), | 
| Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 59 | SIL_FLAG_MOD15WRITE	= (1 << 30), | 
| Tejun Heo | 20888d8 | 2006-05-31 18:27:53 +0900 | [diff] [blame] | 60 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 61 | SIL_DFL_PORT_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
| Tejun Heo | 0c88758 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 62 | ATA_FLAG_MMIO, | 
| Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 63 |  | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 64 | /* | 
|  | 65 | * Controller IDs | 
|  | 66 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | sil_3112		= 0, | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 68 | sil_3112_no_sata_irq	= 1, | 
|  | 69 | sil_3512		= 2, | 
|  | 70 | sil_3114		= 3, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 |  | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 72 | /* | 
|  | 73 | * Register offsets | 
|  | 74 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | SIL_SYSCFG		= 0x48, | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 76 |  | 
|  | 77 | /* | 
|  | 78 | * Register bits | 
|  | 79 | */ | 
|  | 80 | /* SYSCFG */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | SIL_MASK_IDE0_INT	= (1 << 22), | 
|  | 82 | SIL_MASK_IDE1_INT	= (1 << 23), | 
|  | 83 | SIL_MASK_IDE2_INT	= (1 << 24), | 
|  | 84 | SIL_MASK_IDE3_INT	= (1 << 25), | 
|  | 85 | SIL_MASK_2PORT		= SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT, | 
|  | 86 | SIL_MASK_4PORT		= SIL_MASK_2PORT | | 
|  | 87 | SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT, | 
|  | 88 |  | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 89 | /* BMDMA/BMDMA2 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | SIL_INTR_STEERING	= (1 << 1), | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 91 |  | 
| Tejun Heo | 20888d8 | 2006-05-31 18:27:53 +0900 | [diff] [blame] | 92 | SIL_DMA_ENABLE		= (1 << 0),  /* DMA run switch */ | 
|  | 93 | SIL_DMA_RDWR		= (1 << 3),  /* DMA Rd-Wr */ | 
|  | 94 | SIL_DMA_SATA_IRQ	= (1 << 4),  /* OR of all SATA IRQs */ | 
|  | 95 | SIL_DMA_ACTIVE		= (1 << 16), /* DMA running */ | 
|  | 96 | SIL_DMA_ERROR		= (1 << 17), /* PCI bus error */ | 
|  | 97 | SIL_DMA_COMPLETE	= (1 << 18), /* cmd complete / IRQ pending */ | 
|  | 98 | SIL_DMA_N_SATA_IRQ	= (1 << 6),  /* SATA_IRQ for the next channel */ | 
|  | 99 | SIL_DMA_N_ACTIVE	= (1 << 24), /* ACTIVE for the next channel */ | 
|  | 100 | SIL_DMA_N_ERROR		= (1 << 25), /* ERROR for the next channel */ | 
|  | 101 | SIL_DMA_N_COMPLETE	= (1 << 26), /* COMPLETE for the next channel */ | 
|  | 102 |  | 
|  | 103 | /* SIEN */ | 
|  | 104 | SIL_SIEN_N		= (1 << 16), /* triggered by SError.N */ | 
|  | 105 |  | 
| Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 106 | /* | 
|  | 107 | * Others | 
|  | 108 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | SIL_QUIRK_MOD15WRITE	= (1 << 0), | 
|  | 110 | SIL_QUIRK_UDMA5MAX	= (1 << 1), | 
|  | 111 | }; | 
|  | 112 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 113 | static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 114 | #ifdef CONFIG_PM | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 115 | static int sil_pci_device_resume(struct pci_dev *pdev); | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 116 | #endif | 
| Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 117 | static void sil_dev_config(struct ata_device *dev); | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 118 | static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); | 
|  | 119 | static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 120 | static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed); | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 121 | static void sil_freeze(struct ata_port *ap); | 
|  | 122 | static void sil_thaw(struct ata_port *ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 |  | 
| Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 124 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 125 | static const struct pci_device_id sil_pci_tbl[] = { | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 126 | { PCI_VDEVICE(CMD, 0x3112), sil_3112 }, | 
|  | 127 | { PCI_VDEVICE(CMD, 0x0240), sil_3112 }, | 
|  | 128 | { PCI_VDEVICE(CMD, 0x3512), sil_3512 }, | 
|  | 129 | { PCI_VDEVICE(CMD, 0x3114), sil_3114 }, | 
|  | 130 | { PCI_VDEVICE(ATI, 0x436e), sil_3112 }, | 
|  | 131 | { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq }, | 
|  | 132 | { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq }, | 
|  | 133 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | { }	/* terminate list */ | 
|  | 135 | }; | 
|  | 136 |  | 
|  | 137 |  | 
|  | 138 | /* TODO firmware versions should be added - eric */ | 
|  | 139 | static const struct sil_drivelist { | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 140 | const char *product; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | unsigned int quirk; | 
|  | 142 | } sil_blacklist [] = { | 
|  | 143 | { "ST320012AS",		SIL_QUIRK_MOD15WRITE }, | 
|  | 144 | { "ST330013AS",		SIL_QUIRK_MOD15WRITE }, | 
|  | 145 | { "ST340017AS",		SIL_QUIRK_MOD15WRITE }, | 
|  | 146 | { "ST360015AS",		SIL_QUIRK_MOD15WRITE }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | { "ST380023AS",		SIL_QUIRK_MOD15WRITE }, | 
|  | 148 | { "ST3120023AS",	SIL_QUIRK_MOD15WRITE }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | { "ST340014ASL",	SIL_QUIRK_MOD15WRITE }, | 
|  | 150 | { "ST360014ASL",	SIL_QUIRK_MOD15WRITE }, | 
|  | 151 | { "ST380011ASL",	SIL_QUIRK_MOD15WRITE }, | 
|  | 152 | { "ST3120022ASL",	SIL_QUIRK_MOD15WRITE }, | 
|  | 153 | { "ST3160021ASL",	SIL_QUIRK_MOD15WRITE }, | 
|  | 154 | { "Maxtor 4D060H3",	SIL_QUIRK_UDMA5MAX }, | 
|  | 155 | { } | 
|  | 156 | }; | 
|  | 157 |  | 
|  | 158 | static struct pci_driver sil_pci_driver = { | 
|  | 159 | .name			= DRV_NAME, | 
|  | 160 | .id_table		= sil_pci_tbl, | 
|  | 161 | .probe			= sil_init_one, | 
|  | 162 | .remove			= ata_pci_remove_one, | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 163 | #ifdef CONFIG_PM | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 164 | .suspend		= ata_pci_device_suspend, | 
|  | 165 | .resume			= sil_pci_device_resume, | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 166 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | }; | 
|  | 168 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 169 | static struct scsi_host_template sil_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 170 | ATA_BMDMA_SHT(DRV_NAME), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | }; | 
|  | 172 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 173 | static struct ata_port_operations sil_ops = { | 
|  | 174 | .inherits		= &ata_bmdma_port_ops, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | .dev_config		= sil_dev_config, | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 176 | .set_mode		= sil_set_mode, | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 177 | .freeze			= sil_freeze, | 
|  | 178 | .thaw			= sil_thaw, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | .scr_read		= sil_scr_read, | 
|  | 180 | .scr_write		= sil_scr_write, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | }; | 
|  | 182 |  | 
| Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 183 | static const struct ata_port_info sil_port_info[] = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | /* sil_3112 */ | 
|  | 185 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 186 | .flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE, | 
| Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 187 | .pio_mask	= 0x1f,			/* pio0-4 */ | 
|  | 188 | .mwdma_mask	= 0x07,			/* mwdma0-2 */ | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 189 | .udma_mask	= ATA_UDMA5, | 
| Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 190 | .port_ops	= &sil_ops, | 
| Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 191 | }, | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 192 | /* sil_3112_no_sata_irq */ | 
|  | 193 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 194 | .flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE | | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 195 | SIL_FLAG_NO_SATA_IRQ, | 
|  | 196 | .pio_mask	= 0x1f,			/* pio0-4 */ | 
|  | 197 | .mwdma_mask	= 0x07,			/* mwdma0-2 */ | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 198 | .udma_mask	= ATA_UDMA5, | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 199 | .port_ops	= &sil_ops, | 
|  | 200 | }, | 
| Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 201 | /* sil_3512 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 203 | .flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT, | 
| Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 204 | .pio_mask	= 0x1f,			/* pio0-4 */ | 
|  | 205 | .mwdma_mask	= 0x07,			/* mwdma0-2 */ | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 206 | .udma_mask	= ATA_UDMA5, | 
| Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 207 | .port_ops	= &sil_ops, | 
|  | 208 | }, | 
|  | 209 | /* sil_3114 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 211 | .flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | .pio_mask	= 0x1f,			/* pio0-4 */ | 
|  | 213 | .mwdma_mask	= 0x07,			/* mwdma0-2 */ | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 214 | .udma_mask	= ATA_UDMA5, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | .port_ops	= &sil_ops, | 
|  | 216 | }, | 
|  | 217 | }; | 
|  | 218 |  | 
|  | 219 | /* per-port register offsets */ | 
|  | 220 | /* TODO: we can probably calculate rather than use a table */ | 
|  | 221 | static const struct { | 
|  | 222 | unsigned long tf;	/* ATA taskfile register block */ | 
|  | 223 | unsigned long ctl;	/* ATA control/altstatus register block */ | 
|  | 224 | unsigned long bmdma;	/* DMA register block */ | 
| Tejun Heo | 20888d8 | 2006-05-31 18:27:53 +0900 | [diff] [blame] | 225 | unsigned long bmdma2;	/* DMA register block #2 */ | 
| Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 226 | unsigned long fifo_cfg;	/* FIFO Valid Byte Count and Control */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | unsigned long scr;	/* SATA control register block */ | 
|  | 228 | unsigned long sien;	/* SATA Interrupt Enable register */ | 
|  | 229 | unsigned long xfer_mode;/* data transfer mode register */ | 
| Tejun Heo | e4e10e3 | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 230 | unsigned long sfis_cfg;	/* SATA FIS reception config register */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | } sil_port[] = { | 
|  | 232 | /* port 0 ... */ | 
| Jeff Garzik | 5bcd7a00 | 2007-05-26 16:35:42 -0400 | [diff] [blame] | 233 | /*   tf    ctl  bmdma  bmdma2  fifo    scr   sien   mode   sfis */ | 
|  | 234 | {  0x80,  0x8A,   0x0,  0x10,  0x40, 0x100, 0x148,  0xb4, 0x14c }, | 
|  | 235 | {  0xC0,  0xCA,   0x8,  0x18,  0x44, 0x180, 0x1c8,  0xf4, 0x1cc }, | 
| Tejun Heo | 20888d8 | 2006-05-31 18:27:53 +0900 | [diff] [blame] | 236 | { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c }, | 
|  | 237 | { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | /* ... port 3 */ | 
|  | 239 | }; | 
|  | 240 |  | 
|  | 241 | MODULE_AUTHOR("Jeff Garzik"); | 
|  | 242 | MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller"); | 
|  | 243 | MODULE_LICENSE("GPL"); | 
|  | 244 | MODULE_DEVICE_TABLE(pci, sil_pci_tbl); | 
|  | 245 | MODULE_VERSION(DRV_VERSION); | 
|  | 246 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 247 | static int slow_down; | 
| Jeff Garzik | 51e9f2f | 2006-01-27 16:50:27 -0500 | [diff] [blame] | 248 | module_param(slow_down, int, 0444); | 
|  | 249 | MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)"); | 
|  | 250 |  | 
| Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 251 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | static unsigned char sil_get_device_cache_line(struct pci_dev *pdev) | 
|  | 253 | { | 
|  | 254 | u8 cache_line = 0; | 
|  | 255 | pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line); | 
|  | 256 | return cache_line; | 
|  | 257 | } | 
|  | 258 |  | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 259 | /** | 
|  | 260 | *	sil_set_mode		-	wrap set_mode functions | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 261 | *	@link: link to set up | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 262 | *	@r_failed: returned device when we fail | 
|  | 263 | * | 
|  | 264 | *	Wrap the libata method for device setup as after the setup we need | 
|  | 265 | *	to inspect the results and do some configuration work | 
|  | 266 | */ | 
|  | 267 |  | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 268 | static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | { | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 270 | struct ata_port *ap = link->ap; | 
|  | 271 | void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR]; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 272 | void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode; | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 273 | struct ata_device *dev; | 
| Tejun Heo | f58229f | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 274 | u32 tmp, dev_mode[2] = { }; | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 275 | int rc; | 
| Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 276 |  | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 277 | rc = ata_do_set_mode(link, r_failed); | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 278 | if (rc) | 
|  | 279 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 |  | 
| Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 281 | ata_link_for_each_dev(dev, link) { | 
| Tejun Heo | e1211e3 | 2006-04-01 01:38:18 +0900 | [diff] [blame] | 282 | if (!ata_dev_enabled(dev)) | 
| Tejun Heo | f58229f | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 283 | dev_mode[dev->devno] = 0;	/* PIO0/1/2 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | else if (dev->flags & ATA_DFLAG_PIO) | 
| Tejun Heo | f58229f | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 285 | dev_mode[dev->devno] = 1;	/* PIO3/4 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | else | 
| Tejun Heo | f58229f | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 287 | dev_mode[dev->devno] = 3;	/* UDMA */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | /* value 2 indicates MDMA */ | 
|  | 289 | } | 
|  | 290 |  | 
|  | 291 | tmp = readl(addr); | 
|  | 292 | tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0)); | 
|  | 293 | tmp |= dev_mode[0]; | 
|  | 294 | tmp |= (dev_mode[1] << 4); | 
|  | 295 | writel(tmp, addr); | 
|  | 296 | readl(addr);	/* flush */ | 
| Alan Cox | 9d2c7c7 | 2007-03-08 23:09:12 +0000 | [diff] [blame] | 297 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | } | 
|  | 299 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 300 | static inline void __iomem *sil_scr_addr(struct ata_port *ap, | 
|  | 301 | unsigned int sc_reg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 303 | void __iomem *offset = ap->ioaddr.scr_addr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 |  | 
|  | 305 | switch (sc_reg) { | 
|  | 306 | case SCR_STATUS: | 
|  | 307 | return offset + 4; | 
|  | 308 | case SCR_ERROR: | 
|  | 309 | return offset + 8; | 
|  | 310 | case SCR_CONTROL: | 
|  | 311 | return offset; | 
|  | 312 | default: | 
|  | 313 | /* do nothing */ | 
|  | 314 | break; | 
|  | 315 | } | 
|  | 316 |  | 
| Randy Dunlap | 8d9db2d | 2007-02-16 01:40:06 -0800 | [diff] [blame] | 317 | return NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | } | 
|  | 319 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 320 | static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 322 | void __iomem *mmio = sil_scr_addr(link->ap, sc_reg); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 323 |  | 
|  | 324 | if (mmio) { | 
|  | 325 | *val = readl(mmio); | 
|  | 326 | return 0; | 
|  | 327 | } | 
|  | 328 | return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | } | 
|  | 330 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 331 | static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 333 | void __iomem *mmio = sil_scr_addr(link->ap, sc_reg); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 334 |  | 
|  | 335 | if (mmio) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | writel(val, mmio); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 337 | return 0; | 
|  | 338 | } | 
|  | 339 | return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | } | 
|  | 341 |  | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 342 | static void sil_host_intr(struct ata_port *ap, u32 bmdma2) | 
|  | 343 | { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 344 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
|  | 345 | struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 346 | u8 status; | 
|  | 347 |  | 
| Tejun Heo | e573890 | 2006-05-31 18:28:16 +0900 | [diff] [blame] | 348 | if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) { | 
| Tejun Heo | d4c8532 | 2006-06-12 18:45:55 +0900 | [diff] [blame] | 349 | u32 serror; | 
|  | 350 |  | 
|  | 351 | /* SIEN doesn't mask SATA IRQs on some 3112s.  Those | 
|  | 352 | * controllers continue to assert IRQ as long as | 
|  | 353 | * SError bits are pending.  Clear SError immediately. | 
|  | 354 | */ | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 355 | sil_scr_read(&ap->link, SCR_ERROR, &serror); | 
|  | 356 | sil_scr_write(&ap->link, SCR_ERROR, serror); | 
| Tejun Heo | d4c8532 | 2006-06-12 18:45:55 +0900 | [diff] [blame] | 357 |  | 
| Tejun Heo | 8cf32ac | 2007-12-08 08:45:27 +0900 | [diff] [blame] | 358 | /* Sometimes spurious interrupts occur, double check | 
|  | 359 | * it's PHYRDY CHG. | 
| Tejun Heo | d4c8532 | 2006-06-12 18:45:55 +0900 | [diff] [blame] | 360 | */ | 
| Tejun Heo | 8cf32ac | 2007-12-08 08:45:27 +0900 | [diff] [blame] | 361 | if (serror & SERR_PHYRDY_CHG) { | 
| Tejun Heo | f7fe7ad | 2007-12-08 08:47:01 +0900 | [diff] [blame] | 362 | ap->link.eh_info.serror |= serror; | 
| Tejun Heo | 8cf32ac | 2007-12-08 08:45:27 +0900 | [diff] [blame] | 363 | goto freeze; | 
| Tejun Heo | d4c8532 | 2006-06-12 18:45:55 +0900 | [diff] [blame] | 364 | } | 
|  | 365 |  | 
| Tejun Heo | 8cf32ac | 2007-12-08 08:45:27 +0900 | [diff] [blame] | 366 | if (!(bmdma2 & SIL_DMA_COMPLETE)) | 
|  | 367 | return; | 
| Tejun Heo | e573890 | 2006-05-31 18:28:16 +0900 | [diff] [blame] | 368 | } | 
|  | 369 |  | 
| Tejun Heo | 8cf32ac | 2007-12-08 08:45:27 +0900 | [diff] [blame] | 370 | if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) { | 
| Tejun Heo | e2f8fb7 | 2007-02-24 22:30:36 +0900 | [diff] [blame] | 371 | /* this sometimes happens, just clear IRQ */ | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 372 | ap->ops->sff_check_status(ap); | 
| Tejun Heo | e2f8fb7 | 2007-02-24 22:30:36 +0900 | [diff] [blame] | 373 | return; | 
|  | 374 | } | 
|  | 375 |  | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 376 | /* Check whether we are expecting interrupt in this state */ | 
|  | 377 | switch (ap->hsm_task_state) { | 
|  | 378 | case HSM_ST_FIRST: | 
|  | 379 | /* Some pre-ATAPI-4 devices assert INTRQ | 
|  | 380 | * at this state when ready to receive CDB. | 
|  | 381 | */ | 
|  | 382 |  | 
|  | 383 | /* Check the ATA_DFLAG_CDB_INTR flag is enough here. | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 384 | * The flag was turned on only for atapi devices.  No | 
|  | 385 | * need to check ata_is_atapi(qc->tf.protocol) again. | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 386 | */ | 
|  | 387 | if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) | 
|  | 388 | goto err_hsm; | 
|  | 389 | break; | 
|  | 390 | case HSM_ST_LAST: | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 391 | if (ata_is_dma(qc->tf.protocol)) { | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 392 | /* clear DMA-Start bit */ | 
|  | 393 | ap->ops->bmdma_stop(qc); | 
|  | 394 |  | 
|  | 395 | if (bmdma2 & SIL_DMA_ERROR) { | 
|  | 396 | qc->err_mask |= AC_ERR_HOST_BUS; | 
|  | 397 | ap->hsm_task_state = HSM_ST_ERR; | 
|  | 398 | } | 
|  | 399 | } | 
|  | 400 | break; | 
|  | 401 | case HSM_ST: | 
|  | 402 | break; | 
|  | 403 | default: | 
|  | 404 | goto err_hsm; | 
|  | 405 | } | 
|  | 406 |  | 
|  | 407 | /* check main status, clearing INTRQ */ | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 408 | status = ap->ops->sff_check_status(ap); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 409 | if (unlikely(status & ATA_BUSY)) | 
|  | 410 | goto err_hsm; | 
|  | 411 |  | 
|  | 412 | /* ack bmdma irq events */ | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 413 | ata_sff_irq_clear(ap); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 414 |  | 
|  | 415 | /* kick HSM in the ass */ | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 416 | ata_sff_hsm_move(ap, qc, status, 0); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 417 |  | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 418 | if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol)) | 
| Tejun Heo | ea54763 | 2006-11-17 12:06:21 +0900 | [diff] [blame] | 419 | ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2); | 
|  | 420 |  | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 421 | return; | 
|  | 422 |  | 
|  | 423 | err_hsm: | 
|  | 424 | qc->err_mask |= AC_ERR_HSM; | 
|  | 425 | freeze: | 
|  | 426 | ata_port_freeze(ap); | 
|  | 427 | } | 
|  | 428 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 429 | static irqreturn_t sil_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 430 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 431 | struct ata_host *host = dev_instance; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 432 | void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR]; | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 433 | int handled = 0; | 
|  | 434 | int i; | 
|  | 435 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 436 | spin_lock(&host->lock); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 437 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 438 | for (i = 0; i < host->n_ports; i++) { | 
|  | 439 | struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 440 | u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2); | 
|  | 441 |  | 
|  | 442 | if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED)) | 
|  | 443 | continue; | 
|  | 444 |  | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 445 | /* turn off SATA_IRQ if not supported */ | 
|  | 446 | if (ap->flags & SIL_FLAG_NO_SATA_IRQ) | 
|  | 447 | bmdma2 &= ~SIL_DMA_SATA_IRQ; | 
|  | 448 |  | 
| Tejun Heo | 23fa961 | 2006-06-12 14:18:51 +0900 | [diff] [blame] | 449 | if (bmdma2 == 0xffffffff || | 
|  | 450 | !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ))) | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 451 | continue; | 
|  | 452 |  | 
|  | 453 | sil_host_intr(ap, bmdma2); | 
|  | 454 | handled = 1; | 
|  | 455 | } | 
|  | 456 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 457 | spin_unlock(&host->lock); | 
| Tejun Heo | cbe88fb | 2006-05-31 18:27:55 +0900 | [diff] [blame] | 458 |  | 
|  | 459 | return IRQ_RETVAL(handled); | 
|  | 460 | } | 
|  | 461 |  | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 462 | static void sil_freeze(struct ata_port *ap) | 
|  | 463 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 464 | void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR]; | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 465 | u32 tmp; | 
|  | 466 |  | 
| Tejun Heo | e573890 | 2006-05-31 18:28:16 +0900 | [diff] [blame] | 467 | /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */ | 
|  | 468 | writel(0, mmio_base + sil_port[ap->port_no].sien); | 
|  | 469 |  | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 470 | /* plug IRQ */ | 
|  | 471 | tmp = readl(mmio_base + SIL_SYSCFG); | 
|  | 472 | tmp |= SIL_MASK_IDE0_INT << ap->port_no; | 
|  | 473 | writel(tmp, mmio_base + SIL_SYSCFG); | 
|  | 474 | readl(mmio_base + SIL_SYSCFG);	/* flush */ | 
|  | 475 | } | 
|  | 476 |  | 
|  | 477 | static void sil_thaw(struct ata_port *ap) | 
|  | 478 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 479 | void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR]; | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 480 | u32 tmp; | 
|  | 481 |  | 
|  | 482 | /* clear IRQ */ | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 483 | ap->ops->sff_check_status(ap); | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 484 | ata_sff_irq_clear(ap); | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 485 |  | 
| Tejun Heo | 201ce85 | 2006-06-26 21:23:52 +0900 | [diff] [blame] | 486 | /* turn on SATA IRQ if supported */ | 
|  | 487 | if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ)) | 
|  | 488 | writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien); | 
| Tejun Heo | e573890 | 2006-05-31 18:28:16 +0900 | [diff] [blame] | 489 |  | 
| Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 490 | /* turn on IRQ */ | 
|  | 491 | tmp = readl(mmio_base + SIL_SYSCFG); | 
|  | 492 | tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no); | 
|  | 493 | writel(tmp, mmio_base + SIL_SYSCFG); | 
|  | 494 | } | 
|  | 495 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | /** | 
|  | 497 | *	sil_dev_config - Apply device/host-specific errata fixups | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | *	@dev: Device to be examined | 
|  | 499 | * | 
|  | 500 | *	After the IDENTIFY [PACKET] DEVICE step is complete, and a | 
|  | 501 | *	device is known to be present, this function is called. | 
|  | 502 | *	We apply two errata fixups which are specific to Silicon Image, | 
|  | 503 | *	a Seagate and a Maxtor fixup. | 
|  | 504 | * | 
|  | 505 | *	For certain Seagate devices, we must limit the maximum sectors | 
|  | 506 | *	to under 8K. | 
|  | 507 | * | 
|  | 508 | *	For certain Maxtor devices, we must not program the drive | 
|  | 509 | *	beyond udma5. | 
|  | 510 | * | 
|  | 511 | *	Both fixups are unfairly pessimistic.  As soon as I get more | 
|  | 512 | *	information on these errata, I will create a more exhaustive | 
|  | 513 | *	list, and apply the fixups to only the specific | 
|  | 514 | *	devices/hosts/firmwares that need it. | 
|  | 515 | * | 
|  | 516 | *	20040111 - Seagate drives affected by the Mod15Write bug are blacklisted | 
|  | 517 | *	The Maxtor quirk is in the blacklist, but I'm keeping the original | 
|  | 518 | *	pessimistic fix for the following reasons... | 
|  | 519 | *	- There seems to be less info on it, only one device gleaned off the | 
|  | 520 | *	Windows	driver, maybe only one is affected.  More info would be greatly | 
|  | 521 | *	appreciated. | 
|  | 522 | *	- But then again UDMA5 is hardly anything to complain about | 
|  | 523 | */ | 
| Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 524 | static void sil_dev_config(struct ata_device *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 526 | struct ata_port *ap = dev->link->ap; | 
|  | 527 | int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | unsigned int n, quirks = 0; | 
| Tejun Heo | a0cf733 | 2007-01-02 20:18:49 +0900 | [diff] [blame] | 529 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 |  | 
| Tejun Heo | a0cf733 | 2007-01-02 20:18:49 +0900 | [diff] [blame] | 531 | ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 |  | 
| Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 533 | for (n = 0; sil_blacklist[n].product; n++) | 
| Tejun Heo | 2e02671 | 2006-02-12 22:47:04 +0900 | [diff] [blame] | 534 | if (!strcmp(sil_blacklist[n].product, model_num)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | quirks = sil_blacklist[n].quirk; | 
|  | 536 | break; | 
|  | 537 | } | 
| Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 538 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | /* limit requests to 15 sectors */ | 
| Jeff Garzik | 51e9f2f | 2006-01-27 16:50:27 -0500 | [diff] [blame] | 540 | if (slow_down || | 
|  | 541 | ((ap->flags & SIL_FLAG_MOD15WRITE) && | 
|  | 542 | (quirks & SIL_QUIRK_MOD15WRITE))) { | 
| Tejun Heo | efdaedc | 2006-11-01 18:38:52 +0900 | [diff] [blame] | 543 | if (print_info) | 
|  | 544 | ata_dev_printk(dev, KERN_INFO, "applying Seagate " | 
|  | 545 | "errata fix (mod15write workaround)\n"); | 
| Tejun Heo | b00eec1 | 2006-02-12 23:32:59 +0900 | [diff] [blame] | 546 | dev->max_sectors = 15; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | return; | 
|  | 548 | } | 
|  | 549 |  | 
|  | 550 | /* limit to udma5 */ | 
|  | 551 | if (quirks & SIL_QUIRK_UDMA5MAX) { | 
| Tejun Heo | efdaedc | 2006-11-01 18:38:52 +0900 | [diff] [blame] | 552 | if (print_info) | 
|  | 553 | ata_dev_printk(dev, KERN_INFO, "applying Maxtor " | 
|  | 554 | "errata fix %s\n", model_num); | 
| Tejun Heo | 5a52913 | 2006-03-24 14:07:50 +0900 | [diff] [blame] | 555 | dev->udma_mask &= ATA_UDMA5; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | return; | 
|  | 557 | } | 
|  | 558 | } | 
|  | 559 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 560 | static void sil_init_controller(struct ata_host *host) | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 561 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 562 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 563 | void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR]; | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 564 | u8 cls; | 
|  | 565 | u32 tmp; | 
|  | 566 | int i; | 
|  | 567 |  | 
|  | 568 | /* Initialize FIFO PCI bus arbitration */ | 
|  | 569 | cls = sil_get_device_cache_line(pdev); | 
|  | 570 | if (cls) { | 
|  | 571 | cls >>= 3; | 
|  | 572 | cls++;  /* cls = (line_size/8)+1 */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 573 | for (i = 0; i < host->n_ports; i++) | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 574 | writew(cls << 8 | cls, | 
|  | 575 | mmio_base + sil_port[i].fifo_cfg); | 
|  | 576 | } else | 
|  | 577 | dev_printk(KERN_WARNING, &pdev->dev, | 
|  | 578 | "cache line size not set.  Driver may not function\n"); | 
|  | 579 |  | 
|  | 580 | /* Apply R_ERR on DMA activate FIS errata workaround */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 581 | if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) { | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 582 | int cnt; | 
|  | 583 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 584 | for (i = 0, cnt = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 585 | tmp = readl(mmio_base + sil_port[i].sfis_cfg); | 
|  | 586 | if ((tmp & 0x3) != 0x01) | 
|  | 587 | continue; | 
|  | 588 | if (!cnt) | 
|  | 589 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 590 | "Applying R_ERR on DMA activate " | 
|  | 591 | "FIS errata fix\n"); | 
|  | 592 | writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg); | 
|  | 593 | cnt++; | 
|  | 594 | } | 
|  | 595 | } | 
|  | 596 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 597 | if (host->n_ports == 4) { | 
| Tejun Heo | 3d8ec91 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 598 | /* flip the magic "make 4 ports work" bit */ | 
|  | 599 | tmp = readl(mmio_base + sil_port[2].bmdma); | 
|  | 600 | if ((tmp & SIL_INTR_STEERING) == 0) | 
|  | 601 | writel(tmp | SIL_INTR_STEERING, | 
|  | 602 | mmio_base + sil_port[2].bmdma); | 
|  | 603 | } | 
|  | 604 | } | 
|  | 605 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 606 | static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | { | 
|  | 608 | static int printed_version; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 609 | int board_id = ent->driver_data; | 
|  | 610 | const struct ata_port_info *ppi[] = { &sil_port_info[board_id], NULL }; | 
|  | 611 | struct ata_host *host; | 
| Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 612 | void __iomem *mmio_base; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 613 | int n_ports, rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | unsigned int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 615 |  | 
|  | 616 | if (!printed_version++) | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 617 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 619 | /* allocate host */ | 
|  | 620 | n_ports = 2; | 
|  | 621 | if (board_id == sil_3114) | 
|  | 622 | n_ports = 4; | 
|  | 623 |  | 
|  | 624 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | 
|  | 625 | if (!host) | 
|  | 626 | return -ENOMEM; | 
|  | 627 |  | 
|  | 628 | /* acquire resources and fill host */ | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 629 | rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | if (rc) | 
|  | 631 | return rc; | 
|  | 632 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 633 | rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME); | 
|  | 634 | if (rc == -EBUSY) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 635 | pcim_pin_device(pdev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 636 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 637 | return rc; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 638 | host->iomap = pcim_iomap_table(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 639 |  | 
|  | 640 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); | 
|  | 641 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 642 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); | 
|  | 644 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 645 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 646 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 647 | mmio_base = host->iomap[SIL_MMIO_BAR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 649 | for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 650 | struct ata_port *ap = host->ports[i]; | 
|  | 651 | struct ata_ioports *ioaddr = &ap->ioaddr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 653 | ioaddr->cmd_addr = mmio_base + sil_port[i].tf; | 
|  | 654 | ioaddr->altstatus_addr = | 
|  | 655 | ioaddr->ctl_addr = mmio_base + sil_port[i].ctl; | 
|  | 656 | ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma; | 
|  | 657 | ioaddr->scr_addr = mmio_base + sil_port[i].scr; | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 658 | ata_sff_std_ports(ioaddr); | 
| Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 659 |  | 
|  | 660 | ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio"); | 
|  | 661 | ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 662 | } | 
|  | 663 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 664 | /* initialize and activate */ | 
|  | 665 | sil_init_controller(host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | pci_set_master(pdev); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 668 | return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED, | 
|  | 669 | &sil_sht); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | } | 
|  | 671 |  | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 672 | #ifdef CONFIG_PM | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 673 | static int sil_pci_device_resume(struct pci_dev *pdev) | 
|  | 674 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 675 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 676 | int rc; | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 677 |  | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 678 | rc = ata_pci_device_do_resume(pdev); | 
|  | 679 | if (rc) | 
|  | 680 | return rc; | 
|  | 681 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 682 | sil_init_controller(host); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 683 | ata_host_resume(host); | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 684 |  | 
|  | 685 | return 0; | 
|  | 686 | } | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 687 | #endif | 
| Tejun Heo | afb5a7c | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 688 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | static int __init sil_init(void) | 
|  | 690 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 691 | return pci_register_driver(&sil_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | } | 
|  | 693 |  | 
|  | 694 | static void __exit sil_exit(void) | 
|  | 695 | { | 
|  | 696 | pci_unregister_driver(&sil_pci_driver); | 
|  | 697 | } | 
|  | 698 |  | 
|  | 699 |  | 
|  | 700 | module_init(sil_init); | 
|  | 701 | module_exit(sil_exit); |