blob: d325ca2028651862f8fb958d0b30d210d6d39d5f [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
Joe Perchesec9c4982013-04-19 08:33:40 -070083 rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
Helmut Schaabaff8002010-04-28 09:58:59 +020084 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
Gabor Juhos379448f2013-07-08 11:25:55 +0200224static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
225 [EEPROM_CHIP_ID] = 0x0000,
226 [EEPROM_VERSION] = 0x0001,
227 [EEPROM_MAC_ADDR_0] = 0x0002,
228 [EEPROM_MAC_ADDR_1] = 0x0003,
229 [EEPROM_MAC_ADDR_2] = 0x0004,
230 [EEPROM_NIC_CONF0] = 0x001a,
231 [EEPROM_NIC_CONF1] = 0x001b,
232 [EEPROM_FREQ] = 0x001d,
233 [EEPROM_LED_AG_CONF] = 0x001e,
234 [EEPROM_LED_ACT_CONF] = 0x001f,
235 [EEPROM_LED_POLARITY] = 0x0020,
236 [EEPROM_NIC_CONF2] = 0x0021,
237 [EEPROM_LNA] = 0x0022,
238 [EEPROM_RSSI_BG] = 0x0023,
239 [EEPROM_RSSI_BG2] = 0x0024,
240 [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
241 [EEPROM_RSSI_A] = 0x0025,
242 [EEPROM_RSSI_A2] = 0x0026,
243 [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
244 [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
245 [EEPROM_TXPOWER_DELTA] = 0x0028,
246 [EEPROM_TXPOWER_BG1] = 0x0029,
247 [EEPROM_TXPOWER_BG2] = 0x0030,
248 [EEPROM_TSSI_BOUND_BG1] = 0x0037,
249 [EEPROM_TSSI_BOUND_BG2] = 0x0038,
250 [EEPROM_TSSI_BOUND_BG3] = 0x0039,
251 [EEPROM_TSSI_BOUND_BG4] = 0x003a,
252 [EEPROM_TSSI_BOUND_BG5] = 0x003b,
253 [EEPROM_TXPOWER_A1] = 0x003c,
254 [EEPROM_TXPOWER_A2] = 0x0053,
255 [EEPROM_TSSI_BOUND_A1] = 0x006a,
256 [EEPROM_TSSI_BOUND_A2] = 0x006b,
257 [EEPROM_TSSI_BOUND_A3] = 0x006c,
258 [EEPROM_TSSI_BOUND_A4] = 0x006d,
259 [EEPROM_TSSI_BOUND_A5] = 0x006e,
260 [EEPROM_TXPOWER_BYRATE] = 0x006f,
261 [EEPROM_BBP_START] = 0x0078,
262};
263
Gabor Juhosfa31d152013-07-08 11:25:56 +0200264static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
265 [EEPROM_CHIP_ID] = 0x0000,
266 [EEPROM_VERSION] = 0x0001,
267 [EEPROM_MAC_ADDR_0] = 0x0002,
268 [EEPROM_MAC_ADDR_1] = 0x0003,
269 [EEPROM_MAC_ADDR_2] = 0x0004,
270 [EEPROM_NIC_CONF0] = 0x001a,
271 [EEPROM_NIC_CONF1] = 0x001b,
272 [EEPROM_NIC_CONF2] = 0x001c,
273 [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
274 [EEPROM_FREQ] = 0x0022,
275 [EEPROM_LED_AG_CONF] = 0x0023,
276 [EEPROM_LED_ACT_CONF] = 0x0024,
277 [EEPROM_LED_POLARITY] = 0x0025,
278 [EEPROM_LNA] = 0x0026,
279 [EEPROM_EXT_LNA2] = 0x0027,
280 [EEPROM_RSSI_BG] = 0x0028,
281 [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
282 [EEPROM_RSSI_BG2] = 0x0029,
283 [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
284 [EEPROM_RSSI_A] = 0x002a,
285 [EEPROM_RSSI_A2] = 0x002b,
286 [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
287 [EEPROM_TXPOWER_BG1] = 0x0030,
288 [EEPROM_TXPOWER_BG2] = 0x0037,
289 [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
290 [EEPROM_TSSI_BOUND_BG1] = 0x0045,
291 [EEPROM_TSSI_BOUND_BG2] = 0x0046,
292 [EEPROM_TSSI_BOUND_BG3] = 0x0047,
293 [EEPROM_TSSI_BOUND_BG4] = 0x0048,
294 [EEPROM_TSSI_BOUND_BG5] = 0x0049,
295 [EEPROM_TXPOWER_A1] = 0x004b,
296 [EEPROM_TXPOWER_A2] = 0x0065,
297 [EEPROM_EXT_TXPOWER_A3] = 0x007f,
298 [EEPROM_TSSI_BOUND_A1] = 0x009a,
299 [EEPROM_TSSI_BOUND_A2] = 0x009b,
300 [EEPROM_TSSI_BOUND_A3] = 0x009c,
301 [EEPROM_TSSI_BOUND_A4] = 0x009d,
302 [EEPROM_TSSI_BOUND_A5] = 0x009e,
303 [EEPROM_TXPOWER_BYRATE] = 0x00a0,
304};
305
Gabor Juhos379448f2013-07-08 11:25:55 +0200306static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
307 const enum rt2800_eeprom_word word)
308{
309 const unsigned int *map;
310 unsigned int index;
311
312 if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
313 "%s: invalid EEPROM word %d\n",
314 wiphy_name(rt2x00dev->hw->wiphy), word))
315 return 0;
316
Gabor Juhosfa31d152013-07-08 11:25:56 +0200317 if (rt2x00_rt(rt2x00dev, RT3593))
318 map = rt2800_eeprom_map_ext;
319 else
320 map = rt2800_eeprom_map;
321
Gabor Juhos379448f2013-07-08 11:25:55 +0200322 index = map[word];
323
324 /* Index 0 is valid only for EEPROM_CHIP_ID.
325 * Otherwise it means that the offset of the
326 * given word is not initialized in the map,
327 * or that the field is not usable on the
328 * actual chipset.
329 */
330 WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
331 "%s: invalid access of EEPROM word %d\n",
332 wiphy_name(rt2x00dev->hw->wiphy), word);
333
334 return index;
335}
336
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200337static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
338 const enum rt2800_eeprom_word word)
339{
Gabor Juhos379448f2013-07-08 11:25:55 +0200340 unsigned int index;
341
342 index = rt2800_eeprom_word_index(rt2x00dev, word);
343 return rt2x00_eeprom_addr(rt2x00dev, index);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200344}
345
346static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
347 const enum rt2800_eeprom_word word, u16 *data)
348{
Gabor Juhos379448f2013-07-08 11:25:55 +0200349 unsigned int index;
350
351 index = rt2800_eeprom_word_index(rt2x00dev, word);
352 rt2x00_eeprom_read(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200353}
354
355static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
356 const enum rt2800_eeprom_word word, u16 data)
357{
Gabor Juhos379448f2013-07-08 11:25:55 +0200358 unsigned int index;
359
360 index = rt2800_eeprom_word_index(rt2x00dev, word);
361 rt2x00_eeprom_write(rt2x00dev, index, data);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200362}
363
Gabor Juhos022138c2013-07-08 11:25:54 +0200364static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
365 const enum rt2800_eeprom_word array,
366 unsigned int offset,
367 u16 *data)
368{
Gabor Juhos379448f2013-07-08 11:25:55 +0200369 unsigned int index;
370
371 index = rt2800_eeprom_word_index(rt2x00dev, array);
372 rt2x00_eeprom_read(rt2x00dev, index + offset, data);
Gabor Juhos022138c2013-07-08 11:25:54 +0200373}
374
Woody Hung16ebd602012-07-31 21:53:33 +0800375static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
376{
377 u32 reg;
378 int i, count;
379
380 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
381 if (rt2x00_get_field32(reg, WLAN_EN))
382 return 0;
383
384 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
385 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
386 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
387 rt2x00_set_field32(&reg, WLAN_EN, 1);
388 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
389
390 udelay(REGISTER_BUSY_DELAY);
391
392 count = 0;
393 do {
394 /*
395 * Check PLL_LD & XTAL_RDY.
396 */
397 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
398 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
399 if (rt2x00_get_field32(reg, PLL_LD) &&
400 rt2x00_get_field32(reg, XTAL_RDY))
401 break;
402 udelay(REGISTER_BUSY_DELAY);
403 }
404
405 if (i >= REGISTER_BUSY_COUNT) {
406
407 if (count >= 10)
408 return -EIO;
409
410 rt2800_register_write(rt2x00dev, 0x58, 0x018);
411 udelay(REGISTER_BUSY_DELAY);
412 rt2800_register_write(rt2x00dev, 0x58, 0x418);
413 udelay(REGISTER_BUSY_DELAY);
414 rt2800_register_write(rt2x00dev, 0x58, 0x618);
415 udelay(REGISTER_BUSY_DELAY);
416 count++;
417 } else {
418 count = 0;
419 }
420
421 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
422 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
423 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
424 rt2x00_set_field32(&reg, WLAN_RESET, 1);
425 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
426 udelay(10);
427 rt2x00_set_field32(&reg, WLAN_RESET, 0);
428 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
429 udelay(10);
430 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
431 } while (count != 0);
432
433 return 0;
434}
435
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100436void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
437 const u8 command, const u8 token,
438 const u8 arg0, const u8 arg1)
439{
440 u32 reg;
441
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100442 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100443 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100444 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100445 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100446 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100447
448 mutex_lock(&rt2x00dev->csr_mutex);
449
450 /*
451 * Wait until the MCU becomes available, afterwards we
452 * can safely write the new data into the register.
453 */
454 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
455 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
456 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
457 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
458 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
459 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
460
461 reg = 0;
462 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
463 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
464 }
465
466 mutex_unlock(&rt2x00dev->csr_mutex);
467}
468EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100469
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200470int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
471{
472 unsigned int i = 0;
473 u32 reg;
474
475 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
476 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
477 if (reg && reg != ~0)
478 return 0;
479 msleep(1);
480 }
481
Joe Perchesec9c4982013-04-19 08:33:40 -0700482 rt2x00_err(rt2x00dev, "Unstable hardware\n");
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200483 return -EBUSY;
484}
485EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
486
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100487int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
488{
489 unsigned int i;
490 u32 reg;
491
Helmut Schaa08e53102010-11-04 20:37:47 +0100492 /*
493 * Some devices are really slow to respond here. Wait a whole second
494 * before timing out.
495 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100496 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
497 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
498 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
499 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
500 return 0;
501
Helmut Schaa08e53102010-11-04 20:37:47 +0100502 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100503 }
504
Joe Perchesec9c4982013-04-19 08:33:40 -0700505 rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100506 return -EACCES;
507}
508EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
509
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200510void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
511{
512 u32 reg;
513
514 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
515 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
516 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
517 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
518 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
519 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
520 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
521}
522EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
523
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200524static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
525{
526 u16 fw_crc;
527 u16 crc;
528
529 /*
530 * The last 2 bytes in the firmware array are the crc checksum itself,
531 * this means that we should never pass those 2 bytes to the crc
532 * algorithm.
533 */
534 fw_crc = (data[len - 2] << 8 | data[len - 1]);
535
536 /*
537 * Use the crc ccitt algorithm.
538 * This will return the same value as the legacy driver which
539 * used bit ordering reversion on the both the firmware bytes
540 * before input input as well as on the final output.
541 * Obviously using crc ccitt directly is much more efficient.
542 */
543 crc = crc_ccitt(~0, data, len - 2);
544
545 /*
546 * There is a small difference between the crc-itu-t + bitrev and
547 * the crc-ccitt crc calculation. In the latter method the 2 bytes
548 * will be swapped, use swab16 to convert the crc to the correct
549 * value.
550 */
551 crc = swab16(crc);
552
553 return fw_crc == crc;
554}
555
556int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
557 const u8 *data, const size_t len)
558{
559 size_t offset = 0;
560 size_t fw_len;
561 bool multiple;
562
563 /*
564 * PCI(e) & SOC devices require firmware with a length
565 * of 8kb. USB devices require firmware files with a length
566 * of 4kb. Certain USB chipsets however require different firmware,
567 * which Ralink only provides attached to the original firmware
568 * file. Thus for USB devices, firmware files have a length
Woody Hunga89534e2012-06-13 15:01:16 +0800569 * which is a multiple of 4kb. The firmware for rt3290 chip also
570 * have a length which is a multiple of 4kb.
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200571 */
Woody Hunga89534e2012-06-13 15:01:16 +0800572 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200573 fw_len = 4096;
Woody Hunga89534e2012-06-13 15:01:16 +0800574 else
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200575 fw_len = 8192;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200576
Woody Hunga89534e2012-06-13 15:01:16 +0800577 multiple = true;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200578 /*
579 * Validate the firmware length
580 */
581 if (len != fw_len && (!multiple || (len % fw_len) != 0))
582 return FW_BAD_LENGTH;
583
584 /*
585 * Check if the chipset requires one of the upper parts
586 * of the firmware.
587 */
588 if (rt2x00_is_usb(rt2x00dev) &&
589 !rt2x00_rt(rt2x00dev, RT2860) &&
590 !rt2x00_rt(rt2x00dev, RT2872) &&
591 !rt2x00_rt(rt2x00dev, RT3070) &&
592 ((len / fw_len) == 1))
593 return FW_BAD_VERSION;
594
595 /*
596 * 8kb firmware files must be checked as if it were
597 * 2 separate firmware files.
598 */
599 while (offset < len) {
600 if (!rt2800_check_firmware_crc(data + offset, fw_len))
601 return FW_BAD_CRC;
602
603 offset += fw_len;
604 }
605
606 return FW_OK;
607}
608EXPORT_SYMBOL_GPL(rt2800_check_firmware);
609
610int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
611 const u8 *data, const size_t len)
612{
613 unsigned int i;
614 u32 reg;
Woody Hung16ebd602012-07-31 21:53:33 +0800615 int retval;
616
617 if (rt2x00_rt(rt2x00dev, RT3290)) {
618 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
619 if (retval)
620 return -EBUSY;
621 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200622
623 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200624 * If driver doesn't wake up firmware here,
625 * rt2800_load_firmware will hang forever when interface is up again.
626 */
627 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
628
629 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200630 * Wait for stable hardware.
631 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200632 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200633 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200634
Gabor Juhosadde5882011-03-03 11:46:45 +0100635 if (rt2x00_is_pci(rt2x00dev)) {
Woody Hunga89534e2012-06-13 15:01:16 +0800636 if (rt2x00_rt(rt2x00dev, RT3290) ||
637 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800638 rt2x00_rt(rt2x00dev, RT5390) ||
639 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100640 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
641 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
642 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
643 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
644 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200645 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100646 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200647
Jakub Kicinskib7e1d222012-04-03 03:40:48 +0200648 rt2800_disable_wpdma(rt2x00dev);
649
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200650 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200651 * Write firmware to the device.
652 */
653 rt2800_drv_write_firmware(rt2x00dev, data, len);
654
655 /*
656 * Wait for device to stabilize.
657 */
658 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
659 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
660 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
661 break;
662 msleep(1);
663 }
664
665 if (i == REGISTER_BUSY_COUNT) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700666 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200667 return -EBUSY;
668 }
669
670 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100671 * Disable DMA, will be reenabled later when enabling
672 * the radio.
673 */
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200674 rt2800_disable_wpdma(rt2x00dev);
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100675
676 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200677 * Initialize firmware.
678 */
679 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
680 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100681 if (rt2x00_is_usb(rt2x00dev)) {
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100682 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100683 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
684 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200685 msleep(1);
686
687 return 0;
688}
689EXPORT_SYMBOL_GPL(rt2800_load_firmware);
690
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200691void rt2800_write_tx_data(struct queue_entry *entry,
692 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200693{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200694 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200695 u32 word;
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200696 int i;
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200697
698 /*
699 * Initialize TX Info descriptor
700 */
701 rt2x00_desc_read(txwi, 0, &word);
702 rt2x00_set_field32(&word, TXWI_W0_FRAG,
703 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200704 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
705 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200706 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
707 rt2x00_set_field32(&word, TXWI_W0_TS,
708 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
709 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
710 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100711 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
712 txdesc->u.ht.mpdu_density);
713 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
714 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200715 rt2x00_set_field32(&word, TXWI_W0_BW,
716 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
717 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
718 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100719 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200720 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
721 rt2x00_desc_write(txwi, 0, word);
722
723 rt2x00_desc_read(txwi, 1, &word);
724 rt2x00_set_field32(&word, TXWI_W1_ACK,
725 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
726 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
727 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100728 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200729 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
730 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200731 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200732 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
733 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100734 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200735 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200736 rt2x00_desc_write(txwi, 1, word);
737
738 /*
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200739 * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
740 * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200741 * When TXD_W3_WIV is set to 1 it will use the IV data
742 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
743 * crypto entry in the registers should be used to encrypt the frame.
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200744 *
745 * Nulify all remaining words as well, we don't know how to program them.
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200746 */
Stanislaw Gruszka557985a2013-04-17 14:30:48 +0200747 for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
748 _rt2x00_desc_write(txwi, i, 0);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200749}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200750EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200751
Helmut Schaaff6133b2010-10-09 13:34:11 +0200752static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200753{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100754 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
755 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
756 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200757 u16 eeprom;
758 u8 offset0;
759 u8 offset1;
760 u8 offset2;
761
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200762 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200763 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200764 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
765 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200766 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200767 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
768 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200769 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200770 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
771 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +0200772 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Ivo van Doorn74861922010-07-11 12:23:50 +0200773 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
774 }
775
776 /*
777 * Convert the value from the descriptor into the RSSI value
778 * If the value in the descriptor is 0, it is considered invalid
779 * and the default (extremely low) rssi value is assumed
780 */
781 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
782 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
783 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
784
785 /*
786 * mac80211 only accepts a single RSSI value. Calculating the
787 * average doesn't deliver a fair answer either since -60:-60 would
788 * be considered equally good as -50:-70 while the second is the one
789 * which gives less energy...
790 */
791 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100792 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200793}
794
795void rt2800_process_rxwi(struct queue_entry *entry,
796 struct rxdone_entry_desc *rxdesc)
797{
798 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200799 u32 word;
800
801 rt2x00_desc_read(rxwi, 0, &word);
802
803 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
804 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
805
806 rt2x00_desc_read(rxwi, 1, &word);
807
808 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
809 rxdesc->flags |= RX_FLAG_SHORT_GI;
810
811 if (rt2x00_get_field32(word, RXWI_W1_BW))
812 rxdesc->flags |= RX_FLAG_40MHZ;
813
814 /*
815 * Detect RX rate, always use MCS as signal type.
816 */
817 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
818 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
819 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
820
821 /*
822 * Mask of 0x8 bit to remove the short preamble flag.
823 */
824 if (rxdesc->rate_mode == RATE_MODE_CCK)
825 rxdesc->signal &= ~0x8;
826
827 rt2x00_desc_read(rxwi, 2, &word);
828
Ivo van Doorn74861922010-07-11 12:23:50 +0200829 /*
830 * Convert descriptor AGC value to RSSI value.
831 */
832 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200833 /*
834 * Remove RXWI descriptor from start of the buffer.
835 */
836 skb_pull(entry->skb, entry->queue->winfo_size);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200837}
838EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
839
Helmut Schaa31937c42011-09-07 20:10:02 +0200840void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200841{
842 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200843 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200844 struct txdone_entry_desc txdesc;
845 u32 word;
846 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200847 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200848
849 /*
850 * Obtain the status about this packet.
851 */
852 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200853 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200854
Helmut Schaa14433332010-10-02 11:27:03 +0200855 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200856 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
857
Helmut Schaa14433332010-10-02 11:27:03 +0200858 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200859 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
860
861 /*
862 * If a frame was meant to be sent as a single non-aggregated MPDU
863 * but ended up in an aggregate the used tx rate doesn't correlate
864 * with the one specified in the TXWI as the whole aggregate is sent
865 * with the same rate.
866 *
867 * For example: two frames are sent to rt2x00, the first one sets
868 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
869 * and requests MCS15. If the hw aggregates both frames into one
870 * AMDPU the tx status for both frames will contain MCS7 although
871 * the frame was sent successfully.
872 *
873 * Hence, replace the requested rate with the real tx rate to not
874 * confuse the rate control algortihm by providing clearly wrong
875 * data.
876 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100877 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200878 skbdesc->tx_rate_idx = real_mcs;
879 mcs = real_mcs;
880 }
Helmut Schaa14433332010-10-02 11:27:03 +0200881
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200882 if (aggr == 1 || ampdu == 1)
883 __set_bit(TXDONE_AMPDU, &txdesc.flags);
884
Helmut Schaa14433332010-10-02 11:27:03 +0200885 /*
886 * Ralink has a retry mechanism using a global fallback
887 * table. We setup this fallback table to try the immediate
888 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
889 * always contains the MCS used for the last transmission, be
890 * it successful or not.
891 */
892 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
893 /*
894 * Transmission succeeded. The number of retries is
895 * mcs - real_mcs
896 */
897 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
898 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
899 } else {
900 /*
901 * Transmission failed. The number of retries is
902 * always 7 in this case (for a total number of 8
903 * frames sent).
904 */
905 __set_bit(TXDONE_FAILURE, &txdesc.flags);
906 txdesc.retry = rt2x00dev->long_retry;
907 }
908
909 /*
910 * the frame was retried at least once
911 * -> hw used fallback rates
912 */
913 if (txdesc.retry)
914 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
915
916 rt2x00lib_txdone(entry, &txdesc);
917}
918EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
919
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200920void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
921{
922 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
923 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
924 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100925 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600926 u32 orig_reg, reg;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200927 const int txwi_desc_size = entry->queue->winfo_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200928
929 /*
930 * Disable beaconing while we are reloading the beacon data,
931 * otherwise we might be sending out invalid data.
932 */
933 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600934 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200935 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
936 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
937
938 /*
939 * Add space for the TXWI in front of the skb.
940 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200941 memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200942
943 /*
944 * Register descriptor details in skb frame descriptor.
945 */
946 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
947 skbdesc->desc = entry->skb->data;
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +0200948 skbdesc->desc_len = txwi_desc_size;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200949
950 /*
951 * Add the TXWI for the beacon to the skb.
952 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200953 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200954
955 /*
956 * Dump beacon to userspace through debugfs.
957 */
958 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
959
960 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100961 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200962 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100963 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600964 if (padding_len && skb_pad(entry->skb, padding_len)) {
Joe Perchesec9c4982013-04-19 08:33:40 -0700965 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
Seth Forsheed76dfc62011-02-14 08:52:25 -0600966 /* skb freed by skb_pad() on failure */
967 entry->skb = NULL;
968 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
969 return;
970 }
971
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200972 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100973 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
974 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200975
976 /*
977 * Enable beaconing again.
978 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200979 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
980 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
981
982 /*
983 * Clean up beacon skb.
984 */
985 dev_kfree_skb_any(entry->skb);
986 entry->skb = NULL;
987}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200988EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200989
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100990static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
991 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200992{
993 int i;
Gabor Juhos0879f872013-05-01 17:17:33 +0200994 const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
Helmut Schaafdb87252010-06-29 21:48:06 +0200995
996 /*
997 * For the Beacon base registers we only need to clear
998 * the whole TXWI which (when set to 0) will invalidate
999 * the entire beacon.
1000 */
Stanislaw Gruszkaf0bda572013-04-17 14:30:47 +02001001 for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
Helmut Schaafdb87252010-06-29 21:48:06 +02001002 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1003}
1004
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001005void rt2800_clear_beacon(struct queue_entry *entry)
1006{
1007 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1008 u32 reg;
1009
1010 /*
1011 * Disable beaconing while we are reloading the beacon data,
1012 * otherwise we might be sending out invalid data.
1013 */
1014 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1015 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1016 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1017
1018 /*
1019 * Clear beacon.
1020 */
1021 rt2800_clear_beacon_register(rt2x00dev,
1022 HW_BEACON_OFFSET(entry->entry_idx));
1023
1024 /*
1025 * Enabled beaconing again.
1026 */
1027 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
1028 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1029}
1030EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1031
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001032#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1033const struct rt2x00debug rt2800_rt2x00debug = {
1034 .owner = THIS_MODULE,
1035 .csr = {
1036 .read = rt2800_register_read,
1037 .write = rt2800_register_write,
1038 .flags = RT2X00DEBUGFS_OFFSET,
1039 .word_base = CSR_REG_BASE,
1040 .word_size = sizeof(u32),
1041 .word_count = CSR_REG_SIZE / sizeof(u32),
1042 },
1043 .eeprom = {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001044 /* NOTE: The local EEPROM access functions can't
1045 * be used here, use the generic versions instead.
1046 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001047 .read = rt2x00_eeprom_read,
1048 .write = rt2x00_eeprom_write,
1049 .word_base = EEPROM_BASE,
1050 .word_size = sizeof(u16),
1051 .word_count = EEPROM_SIZE / sizeof(u16),
1052 },
1053 .bbp = {
1054 .read = rt2800_bbp_read,
1055 .write = rt2800_bbp_write,
1056 .word_base = BBP_BASE,
1057 .word_size = sizeof(u8),
1058 .word_count = BBP_SIZE / sizeof(u8),
1059 },
1060 .rf = {
1061 .read = rt2x00_rf_read,
1062 .write = rt2800_rf_write,
1063 .word_base = RF_BASE,
1064 .word_size = sizeof(u32),
1065 .word_count = RF_SIZE / sizeof(u32),
1066 },
Anisse Astierf2bd7f12012-04-19 15:53:10 +02001067 .rfcsr = {
1068 .read = rt2800_rfcsr_read,
1069 .write = rt2800_rfcsr_write,
1070 .word_base = RFCSR_BASE,
1071 .word_size = sizeof(u8),
1072 .word_count = RFCSR_SIZE / sizeof(u8),
1073 },
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001074};
1075EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1076#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1077
1078int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1079{
1080 u32 reg;
1081
Woody Hunga89534e2012-06-13 15:01:16 +08001082 if (rt2x00_rt(rt2x00dev, RT3290)) {
1083 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1084 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1085 } else {
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001086 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1087 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
Woody Hunga89534e2012-06-13 15:01:16 +08001088 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001089}
1090EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1091
1092#ifdef CONFIG_RT2X00_LIB_LEDS
1093static void rt2800_brightness_set(struct led_classdev *led_cdev,
1094 enum led_brightness brightness)
1095{
1096 struct rt2x00_led *led =
1097 container_of(led_cdev, struct rt2x00_led, led_dev);
1098 unsigned int enabled = brightness != LED_OFF;
1099 unsigned int bg_mode =
1100 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
1101 unsigned int polarity =
1102 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1103 EEPROM_FREQ_LED_POLARITY);
1104 unsigned int ledmode =
1105 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1106 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +02001107 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001108
Layne Edwards44704e52011-04-18 15:26:00 +02001109 /* Check for SoC (SOC devices don't support MCU requests) */
1110 if (rt2x00_is_soc(led->rt2x00dev)) {
1111 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1112
1113 /* Set LED Polarity */
1114 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1115
1116 /* Set LED Mode */
1117 if (led->type == LED_TYPE_RADIO) {
1118 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1119 enabled ? 3 : 0);
1120 } else if (led->type == LED_TYPE_ASSOC) {
1121 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1122 enabled ? 3 : 0);
1123 } else if (led->type == LED_TYPE_QUALITY) {
1124 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1125 enabled ? 3 : 0);
1126 }
1127
1128 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1129
1130 } else {
1131 if (led->type == LED_TYPE_RADIO) {
1132 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1133 enabled ? 0x20 : 0);
1134 } else if (led->type == LED_TYPE_ASSOC) {
1135 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1136 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1137 } else if (led->type == LED_TYPE_QUALITY) {
1138 /*
1139 * The brightness is divided into 6 levels (0 - 5),
1140 * The specs tell us the following levels:
1141 * 0, 1 ,3, 7, 15, 31
1142 * to determine the level in a simple way we can simply
1143 * work with bitshifting:
1144 * (1 << level) - 1
1145 */
1146 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1147 (1 << brightness / (LED_FULL / 6)) - 1,
1148 polarity);
1149 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001150 }
1151}
1152
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +01001153static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001154 struct rt2x00_led *led, enum led_type type)
1155{
1156 led->rt2x00dev = rt2x00dev;
1157 led->type = type;
1158 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001159 led->flags = LED_INITIALIZED;
1160}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001161#endif /* CONFIG_RT2X00_LIB_LEDS */
1162
1163/*
1164 * Configuration handlers.
1165 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001166static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1167 const u8 *address,
1168 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001169{
1170 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001171 u32 offset;
1172
1173 offset = MAC_WCID_ENTRY(wcid);
1174
1175 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1176 if (address)
1177 memcpy(wcid_entry.mac, address, ETH_ALEN);
1178
1179 rt2800_register_multiwrite(rt2x00dev, offset,
1180 &wcid_entry, sizeof(wcid_entry));
1181}
1182
1183static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1184{
1185 u32 offset;
1186 offset = MAC_WCID_ATTR_ENTRY(wcid);
1187 rt2800_register_write(rt2x00dev, offset, 0);
1188}
1189
1190static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1191 int wcid, u32 bssidx)
1192{
1193 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1194 u32 reg;
1195
1196 /*
1197 * The BSS Idx numbers is split in a main value of 3 bits,
1198 * and a extended field for adding one additional bit to the value.
1199 */
1200 rt2800_register_read(rt2x00dev, offset, &reg);
1201 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1202 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1203 (bssidx & 0x8) >> 3);
1204 rt2800_register_write(rt2x00dev, offset, reg);
1205}
1206
1207static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1208 struct rt2x00lib_crypto *crypto,
1209 struct ieee80211_key_conf *key)
1210{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001211 struct mac_iveiv_entry iveiv_entry;
1212 u32 offset;
1213 u32 reg;
1214
1215 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1216
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001217 if (crypto->cmd == SET_KEY) {
1218 rt2800_register_read(rt2x00dev, offset, &reg);
1219 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1220 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1221 /*
1222 * Both the cipher as the BSS Idx numbers are split in a main
1223 * value of 3 bits, and a extended field for adding one additional
1224 * bit to the value.
1225 */
1226 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1227 (crypto->cipher & 0x7));
1228 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1229 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001230 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1231 rt2800_register_write(rt2x00dev, offset, reg);
1232 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001233 /* Delete the cipher without touching the bssidx */
1234 rt2800_register_read(rt2x00dev, offset, &reg);
1235 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1236 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1237 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1238 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1239 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001240 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001241
1242 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1243
1244 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1245 if ((crypto->cipher == CIPHER_TKIP) ||
1246 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1247 (crypto->cipher == CIPHER_AES))
1248 iveiv_entry.iv[3] |= 0x20;
1249 iveiv_entry.iv[3] |= key->keyidx << 6;
1250 rt2800_register_multiwrite(rt2x00dev, offset,
1251 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001252}
1253
1254int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1255 struct rt2x00lib_crypto *crypto,
1256 struct ieee80211_key_conf *key)
1257{
1258 struct hw_key_entry key_entry;
1259 struct rt2x00_field32 field;
1260 u32 offset;
1261 u32 reg;
1262
1263 if (crypto->cmd == SET_KEY) {
1264 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1265
1266 memcpy(key_entry.key, crypto->key,
1267 sizeof(key_entry.key));
1268 memcpy(key_entry.tx_mic, crypto->tx_mic,
1269 sizeof(key_entry.tx_mic));
1270 memcpy(key_entry.rx_mic, crypto->rx_mic,
1271 sizeof(key_entry.rx_mic));
1272
1273 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1274 rt2800_register_multiwrite(rt2x00dev, offset,
1275 &key_entry, sizeof(key_entry));
1276 }
1277
1278 /*
1279 * The cipher types are stored over multiple registers
1280 * starting with SHARED_KEY_MODE_BASE each word will have
1281 * 32 bits and contains the cipher types for 2 bssidx each.
1282 * Using the correct defines correctly will cause overhead,
1283 * so just calculate the correct offset.
1284 */
1285 field.bit_offset = 4 * (key->hw_key_idx % 8);
1286 field.bit_mask = 0x7 << field.bit_offset;
1287
1288 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1289
1290 rt2800_register_read(rt2x00dev, offset, &reg);
1291 rt2x00_set_field32(&reg, field,
1292 (crypto->cmd == SET_KEY) * crypto->cipher);
1293 rt2800_register_write(rt2x00dev, offset, reg);
1294
1295 /*
1296 * Update WCID information
1297 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001298 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1299 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1300 crypto->bssidx);
1301 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001302
1303 return 0;
1304}
1305EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1306
Helmut Schaaa2b13282011-09-08 14:38:01 +02001307static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001308{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001309 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001310 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001311 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001312
1313 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001314 * Search for the first free WCID entry and return the corresponding
1315 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001316 *
1317 * Make sure the WCID starts _after_ the last possible shared key
1318 * entry (>32).
1319 *
1320 * Since parts of the pairwise key table might be shared with
1321 * the beacon frame buffers 6 & 7 we should only write into the
1322 * first 222 entries.
1323 */
1324 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001325 offset = MAC_WCID_ENTRY(idx);
1326 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1327 sizeof(wcid_entry));
1328 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001329 return idx;
1330 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001331
1332 /*
1333 * Use -1 to indicate that we don't have any more space in the WCID
1334 * table.
1335 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001336 return -1;
1337}
1338
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001339int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1340 struct rt2x00lib_crypto *crypto,
1341 struct ieee80211_key_conf *key)
1342{
1343 struct hw_key_entry key_entry;
1344 u32 offset;
1345
1346 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001347 /*
1348 * Allow key configuration only for STAs that are
1349 * known by the hw.
1350 */
1351 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001352 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001353 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001354
1355 memcpy(key_entry.key, crypto->key,
1356 sizeof(key_entry.key));
1357 memcpy(key_entry.tx_mic, crypto->tx_mic,
1358 sizeof(key_entry.tx_mic));
1359 memcpy(key_entry.rx_mic, crypto->rx_mic,
1360 sizeof(key_entry.rx_mic));
1361
1362 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1363 rt2800_register_multiwrite(rt2x00dev, offset,
1364 &key_entry, sizeof(key_entry));
1365 }
1366
1367 /*
1368 * Update WCID information
1369 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001370 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001371
1372 return 0;
1373}
1374EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1375
Helmut Schaaa2b13282011-09-08 14:38:01 +02001376int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1377 struct ieee80211_sta *sta)
1378{
1379 int wcid;
1380 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1381
1382 /*
1383 * Find next free WCID.
1384 */
1385 wcid = rt2800_find_wcid(rt2x00dev);
1386
1387 /*
1388 * Store selected wcid even if it is invalid so that we can
1389 * later decide if the STA is uploaded into the hw.
1390 */
1391 sta_priv->wcid = wcid;
1392
1393 /*
1394 * No space left in the device, however, we can still communicate
1395 * with the STA -> No error.
1396 */
1397 if (wcid < 0)
1398 return 0;
1399
1400 /*
1401 * Clean up WCID attributes and write STA address to the device.
1402 */
1403 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1404 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1405 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1406 rt2x00lib_get_bssidx(rt2x00dev, vif));
1407 return 0;
1408}
1409EXPORT_SYMBOL_GPL(rt2800_sta_add);
1410
1411int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1412{
1413 /*
1414 * Remove WCID entry, no need to clean the attributes as they will
1415 * get renewed when the WCID is reused.
1416 */
1417 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1418
1419 return 0;
1420}
1421EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1422
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001423void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1424 const unsigned int filter_flags)
1425{
1426 u32 reg;
1427
1428 /*
1429 * Start configuration steps.
1430 * Note that the version error will always be dropped
1431 * and broadcast frames will always be accepted since
1432 * there is no filter for it at this time.
1433 */
1434 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1435 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1436 !(filter_flags & FIF_FCSFAIL));
1437 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1438 !(filter_flags & FIF_PLCPFAIL));
1439 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1440 !(filter_flags & FIF_PROMISC_IN_BSS));
1441 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1442 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1443 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1444 !(filter_flags & FIF_ALLMULTI));
1445 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1446 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1447 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1448 !(filter_flags & FIF_CONTROL));
1449 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1450 !(filter_flags & FIF_CONTROL));
1451 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1452 !(filter_flags & FIF_CONTROL));
1453 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1454 !(filter_flags & FIF_CONTROL));
1455 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1456 !(filter_flags & FIF_CONTROL));
1457 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1458 !(filter_flags & FIF_PSPOLL));
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01001459 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
Helmut Schaa48839932011-11-24 09:13:26 +01001460 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1461 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001462 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1463 !(filter_flags & FIF_CONTROL));
1464 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1465}
1466EXPORT_SYMBOL_GPL(rt2800_config_filter);
1467
1468void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1469 struct rt2x00intf_conf *conf, const unsigned int flags)
1470{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001471 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001472 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001473
1474 if (flags & CONFIG_UPDATE_TYPE) {
1475 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001476 * Enable synchronisation.
1477 */
1478 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001479 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001480 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001481
1482 if (conf->sync == TSF_SYNC_AP_NONE) {
1483 /*
1484 * Tune beacon queue transmit parameters for AP mode
1485 */
1486 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1487 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1488 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1489 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1490 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1491 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1492 } else {
1493 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1494 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1495 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1496 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1497 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1498 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1499 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001500 }
1501
1502 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001503 if (flags & CONFIG_UPDATE_TYPE &&
1504 conf->sync == TSF_SYNC_AP_NONE) {
1505 /*
1506 * The BSSID register has to be set to our own mac
1507 * address in AP mode.
1508 */
1509 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1510 update_bssid = true;
1511 }
1512
Ivo van Doornc600c8262010-08-30 21:14:15 +02001513 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1514 reg = le32_to_cpu(conf->mac[1]);
1515 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1516 conf->mac[1] = cpu_to_le32(reg);
1517 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001518
1519 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1520 conf->mac, sizeof(conf->mac));
1521 }
1522
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001523 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c8262010-08-30 21:14:15 +02001524 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1525 reg = le32_to_cpu(conf->bssid[1]);
1526 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1527 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1528 conf->bssid[1] = cpu_to_le32(reg);
1529 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001530
1531 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1532 conf->bssid, sizeof(conf->bssid));
1533 }
1534}
1535EXPORT_SYMBOL_GPL(rt2800_config_intf);
1536
Helmut Schaa87c19152010-10-02 11:28:34 +02001537static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1538 struct rt2x00lib_erp *erp)
1539{
1540 bool any_sta_nongf = !!(erp->ht_opmode &
1541 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1542 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1543 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1544 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1545 u32 reg;
1546
1547 /* default protection rate for HT20: OFDM 24M */
1548 mm20_rate = gf20_rate = 0x4004;
1549
1550 /* default protection rate for HT40: duplicate OFDM 24M */
1551 mm40_rate = gf40_rate = 0x4084;
1552
1553 switch (protection) {
1554 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1555 /*
1556 * All STAs in this BSS are HT20/40 but there might be
1557 * STAs not supporting greenfield mode.
1558 * => Disable protection for HT transmissions.
1559 */
1560 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1561
1562 break;
1563 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1564 /*
1565 * All STAs in this BSS are HT20 or HT20/40 but there
1566 * might be STAs not supporting greenfield mode.
1567 * => Protect all HT40 transmissions.
1568 */
1569 mm20_mode = gf20_mode = 0;
1570 mm40_mode = gf40_mode = 2;
1571
1572 break;
1573 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1574 /*
1575 * Nonmember protection:
1576 * According to 802.11n we _should_ protect all
1577 * HT transmissions (but we don't have to).
1578 *
1579 * But if cts_protection is enabled we _shall_ protect
1580 * all HT transmissions using a CCK rate.
1581 *
1582 * And if any station is non GF we _shall_ protect
1583 * GF transmissions.
1584 *
1585 * We decide to protect everything
1586 * -> fall through to mixed mode.
1587 */
1588 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1589 /*
1590 * Legacy STAs are present
1591 * => Protect all HT transmissions.
1592 */
1593 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1594
1595 /*
1596 * If erp protection is needed we have to protect HT
1597 * transmissions with CCK 11M long preamble.
1598 */
1599 if (erp->cts_protection) {
1600 /* don't duplicate RTS/CTS in CCK mode */
1601 mm20_rate = mm40_rate = 0x0003;
1602 gf20_rate = gf40_rate = 0x0003;
1603 }
1604 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001605 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001606
1607 /* check for STAs not supporting greenfield mode */
1608 if (any_sta_nongf)
1609 gf20_mode = gf40_mode = 2;
1610
1611 /* Update HT protection config */
1612 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1613 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1614 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1615 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1616
1617 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1618 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1619 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1620 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1621
1622 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1623 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1624 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1625 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1626
1627 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1628 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1629 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1630 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1631}
1632
Helmut Schaa02044642010-09-08 20:56:32 +02001633void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1634 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001635{
1636 u32 reg;
1637
Helmut Schaa02044642010-09-08 20:56:32 +02001638 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1639 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1640 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1641 !!erp->short_preamble);
1642 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1643 !!erp->short_preamble);
1644 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1645 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001646
Helmut Schaa02044642010-09-08 20:56:32 +02001647 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1648 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1649 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1650 erp->cts_protection ? 2 : 0);
1651 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1652 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001653
Helmut Schaa02044642010-09-08 20:56:32 +02001654 if (changed & BSS_CHANGED_BASIC_RATES) {
1655 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1656 erp->basic_rates);
1657 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1658 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001659
Helmut Schaa02044642010-09-08 20:56:32 +02001660 if (changed & BSS_CHANGED_ERP_SLOT) {
1661 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1662 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1663 erp->slot_time);
1664 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001665
Helmut Schaa02044642010-09-08 20:56:32 +02001666 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1667 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1668 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1669 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001670
Helmut Schaa02044642010-09-08 20:56:32 +02001671 if (changed & BSS_CHANGED_BEACON_INT) {
1672 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1673 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1674 erp->beacon_int * 16);
1675 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1676 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001677
1678 if (changed & BSS_CHANGED_HT)
1679 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001680}
1681EXPORT_SYMBOL_GPL(rt2800_config_erp);
1682
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001683static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1684{
1685 u32 reg;
1686 u16 eeprom;
1687 u8 led_ctrl, led_g_mode, led_r_mode;
1688
1689 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1690 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1691 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1692 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1693 } else {
1694 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1695 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1696 }
1697 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1698
1699 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1700 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1701 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1702 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1703 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001704 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001705 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1706 if (led_ctrl == 0 || led_ctrl > 0x40) {
1707 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1708 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1709 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1710 } else {
1711 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1712 (led_g_mode << 2) | led_r_mode, 1);
1713 }
1714 }
1715}
1716
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001717static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1718 enum antenna ant)
1719{
1720 u32 reg;
1721 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1722 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1723
1724 if (rt2x00_is_pci(rt2x00dev)) {
1725 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1726 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1727 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1728 } else if (rt2x00_is_usb(rt2x00dev))
1729 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1730 eesk_pin, 0);
1731
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001732 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1733 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1734 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1735 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001736}
1737
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001738void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1739{
1740 u8 r1;
1741 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001742 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001743
1744 rt2800_bbp_read(rt2x00dev, 1, &r1);
1745 rt2800_bbp_read(rt2x00dev, 3, &r3);
1746
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001747 if (rt2x00_rt(rt2x00dev, RT3572) &&
1748 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1749 rt2800_config_3572bt_ant(rt2x00dev);
1750
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001751 /*
1752 * Configure the TX antenna.
1753 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001754 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001755 case 1:
1756 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001757 break;
1758 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001759 if (rt2x00_rt(rt2x00dev, RT3572) &&
1760 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1761 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1762 else
1763 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001764 break;
1765 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001766 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001767 break;
1768 }
1769
1770 /*
1771 * Configure the RX antenna.
1772 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001773 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001774 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001775 if (rt2x00_rt(rt2x00dev, RT3070) ||
1776 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03001777 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001778 rt2x00_rt(rt2x00dev, RT3390)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001779 rt2800_eeprom_read(rt2x00dev,
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001780 EEPROM_NIC_CONF1, &eeprom);
1781 if (rt2x00_get_field16(eeprom,
1782 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1783 rt2800_set_ant_diversity(rt2x00dev,
1784 rt2x00dev->default_ant.rx);
1785 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001786 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1787 break;
1788 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001789 if (rt2x00_rt(rt2x00dev, RT3572) &&
1790 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1791 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1792 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1793 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1794 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1795 } else {
1796 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1797 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001798 break;
1799 case 3:
1800 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1801 break;
1802 }
1803
1804 rt2800_bbp_write(rt2x00dev, 3, r3);
1805 rt2800_bbp_write(rt2x00dev, 1, r1);
1806}
1807EXPORT_SYMBOL_GPL(rt2800_config_ant);
1808
1809static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1810 struct rt2x00lib_conf *libconf)
1811{
1812 u16 eeprom;
1813 short lna_gain;
1814
1815 if (libconf->rf.channel <= 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001816 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001817 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1818 } else if (libconf->rf.channel <= 64) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001819 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001820 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1821 } else if (libconf->rf.channel <= 128) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001822 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001823 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1824 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02001825 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001826 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1827 }
1828
1829 rt2x00dev->lna_gain = lna_gain;
1830}
1831
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001832static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1833 struct ieee80211_conf *conf,
1834 struct rf_channel *rf,
1835 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001836{
1837 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1838
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001839 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001840 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1841
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001842 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001843 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1844 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001845 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001846 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1847
1848 if (rf->channel > 14) {
1849 /*
1850 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001851 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001852 * However this means that values between 0 and 7 have
1853 * double meaning, and we should set a 7DBm boost flag.
1854 */
1855 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001856 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001857
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001858 if (info->default_power1 < 0)
1859 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001860
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001861 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001862
1863 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001864 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001865
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001866 if (info->default_power2 < 0)
1867 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001868
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001869 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001870 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001871 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1872 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001873 }
1874
1875 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1876
1877 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1878 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1879 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1880 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1881
1882 udelay(200);
1883
1884 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1885 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1886 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1887 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1888
1889 udelay(200);
1890
1891 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1892 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1893 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1894 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1895}
1896
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001897static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1898 struct ieee80211_conf *conf,
1899 struct rf_channel *rf,
1900 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001901{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001902 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001903 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001904
1905 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001906
1907 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1908 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
1909 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001910
1911 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001912 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001913 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1914
1915 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001916 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001917 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1918
Helmut Schaa5a673962010-04-23 15:54:43 +02001919 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001920 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001921 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1922
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001923 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1924 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001925 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
1926 rt2x00dev->default_ant.rx_chain_num <= 1);
1927 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
1928 rt2x00dev->default_ant.rx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001929 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001930 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
1931 rt2x00dev->default_ant.tx_chain_num <= 1);
1932 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
1933 rt2x00dev->default_ant.tx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001934 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1935
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001936 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1937 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1938 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1939 msleep(1);
1940 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1941 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1942
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001943 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1944 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1945 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1946
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001947 if (rt2x00_rt(rt2x00dev, RT3390)) {
1948 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
1949 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
1950 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001951 if (conf_is_ht40(conf)) {
1952 calib_tx = drv_data->calibration_bw40;
1953 calib_rx = drv_data->calibration_bw40;
1954 } else {
1955 calib_tx = drv_data->calibration_bw20;
1956 calib_rx = drv_data->calibration_bw20;
1957 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001958 }
1959
1960 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
1961 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
1962 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
1963
1964 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
1965 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
1966 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001967
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001968 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001969 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001970 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001971
1972 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1973 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1974 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1975 msleep(1);
1976 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1977 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001978}
1979
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001980static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
1981 struct ieee80211_conf *conf,
1982 struct rf_channel *rf,
1983 struct channel_info *info)
1984{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001985 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001986 u8 rfcsr;
1987 u32 reg;
1988
1989 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01001990 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
1991 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001992 } else {
1993 rt2800_bbp_write(rt2x00dev, 25, 0x09);
1994 rt2800_bbp_write(rt2x00dev, 26, 0xff);
1995 }
1996
1997 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
1998 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
1999
2000 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2001 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2002 if (rf->channel <= 14)
2003 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2004 else
2005 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2006 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2007
2008 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2009 if (rf->channel <= 14)
2010 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2011 else
2012 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2013 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2014
2015 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2016 if (rf->channel <= 14) {
2017 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2018 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002019 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002020 } else {
2021 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2022 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2023 (info->default_power1 & 0x3) |
2024 ((info->default_power1 & 0xC) << 1));
2025 }
2026 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2027
2028 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2029 if (rf->channel <= 14) {
2030 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2031 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01002032 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002033 } else {
2034 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2035 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2036 (info->default_power2 & 0x3) |
2037 ((info->default_power2 & 0xC) << 1));
2038 }
2039 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2040
2041 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002042 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2043 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2044 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2045 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01002046 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2047 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002048 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
2049 if (rf->channel <= 14) {
2050 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2051 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2052 }
2053 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2054 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2055 } else {
2056 switch (rt2x00dev->default_ant.tx_chain_num) {
2057 case 1:
2058 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2059 case 2:
2060 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2061 break;
2062 }
2063
2064 switch (rt2x00dev->default_ant.rx_chain_num) {
2065 case 1:
2066 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2067 case 2:
2068 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2069 break;
2070 }
2071 }
2072 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2073
2074 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2075 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2076 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2077
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01002078 if (conf_is_ht40(conf)) {
2079 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2080 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2081 } else {
2082 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2083 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2084 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002085
2086 if (rf->channel <= 14) {
2087 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2088 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2089 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2090 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2091 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002092 rfcsr = 0x4c;
2093 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2094 drv_data->txmixer_gain_24g);
2095 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002096 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2097 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2098 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2099 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2100 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2101 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2102 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2103 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01002104 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2105 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2106 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2107 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2108 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2109 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002110 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2111 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2112 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2113 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01002114 rfcsr = 0x7a;
2115 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2116 drv_data->txmixer_gain_5g);
2117 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002118 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2119 if (rf->channel <= 64) {
2120 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2121 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2122 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2123 } else if (rf->channel <= 128) {
2124 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2125 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2126 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2127 } else {
2128 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2129 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2130 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2131 }
2132 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2133 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2134 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2135 }
2136
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002137 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2138 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002139 if (rf->channel <= 14)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002140 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002141 else
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002142 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2143 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002144
2145 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2146 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2147 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2148}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002149
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002150#define POWER_BOUND 0x27
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002151#define POWER_BOUND_5G 0x2b
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002152#define FREQ_OFFSET_BOUND 0x5f
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002153
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002154static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
2155{
2156 u8 rfcsr;
2157
2158 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2159 if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
2160 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
2161 else
2162 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
2163 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2164}
2165
Woody Hunga89534e2012-06-13 15:01:16 +08002166static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2167 struct ieee80211_conf *conf,
2168 struct rf_channel *rf,
2169 struct channel_info *info)
2170{
2171 u8 rfcsr;
2172
2173 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2174 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2175 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2176 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2177 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2178
2179 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002180 if (info->default_power1 > POWER_BOUND)
2181 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Woody Hunga89534e2012-06-13 15:01:16 +08002182 else
2183 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2184 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2185
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002186 rt2800_adjust_freq_offset(rt2x00dev);
Woody Hunga89534e2012-06-13 15:01:16 +08002187
2188 if (rf->channel <= 14) {
2189 if (rf->channel == 6)
2190 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2191 else
2192 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2193
2194 if (rf->channel >= 1 && rf->channel <= 6)
2195 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2196 else if (rf->channel >= 7 && rf->channel <= 11)
2197 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2198 else if (rf->channel >= 12 && rf->channel <= 14)
2199 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2200 }
2201}
2202
Daniel Golle03839952012-09-09 14:24:39 +03002203static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2204 struct ieee80211_conf *conf,
2205 struct rf_channel *rf,
2206 struct channel_info *info)
2207{
2208 u8 rfcsr;
2209
2210 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2211 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2212
2213 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2214 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2215 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2216
2217 if (info->default_power1 > POWER_BOUND)
2218 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2219 else
2220 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2221
2222 if (info->default_power2 > POWER_BOUND)
2223 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2224 else
2225 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2226
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002227 rt2800_adjust_freq_offset(rt2x00dev);
Daniel Golle03839952012-09-09 14:24:39 +03002228
2229 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2230 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2231 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2232
2233 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2234 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2235 else
2236 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2237
2238 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2239 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2240 else
2241 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2242
2243 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2244 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2245
2246 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2247
2248 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2249}
2250
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002251static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01002252 struct ieee80211_conf *conf,
2253 struct rf_channel *rf,
2254 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002255{
Gabor Juhosadde5882011-03-03 11:46:45 +01002256 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002257
Gabor Juhosadde5882011-03-03 11:46:45 +01002258 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2259 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2260 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2261 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2262 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002263
Gabor Juhosadde5882011-03-03 11:46:45 +01002264 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002265 if (info->default_power1 > POWER_BOUND)
2266 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Gabor Juhosadde5882011-03-03 11:46:45 +01002267 else
2268 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2269 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002270
Zero.Lincff3d1f2012-05-29 16:11:09 +08002271 if (rt2x00_rt(rt2x00dev, RT5392)) {
2272 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Stanislaw Gruszka7573cb5b2012-07-09 14:41:48 +02002273 if (info->default_power1 > POWER_BOUND)
2274 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002275 else
2276 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2277 info->default_power2);
2278 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2279 }
2280
Gabor Juhosadde5882011-03-03 11:46:45 +01002281 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002282 if (rt2x00_rt(rt2x00dev, RT5392)) {
2283 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2284 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2285 }
Gabor Juhosadde5882011-03-03 11:46:45 +01002286 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2287 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2288 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2289 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2290 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002291
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002292 rt2800_adjust_freq_offset(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002293
Gabor Juhosadde5882011-03-03 11:46:45 +01002294 if (rf->channel <= 14) {
2295 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002296
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02002297 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002298 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2299 /* r55/r59 value array of channel 1~14 */
2300 static const char r55_bt_rev[] = {0x83, 0x83,
2301 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2302 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2303 static const char r59_bt_rev[] = {0x0e, 0x0e,
2304 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2305 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002306
Gabor Juhosadde5882011-03-03 11:46:45 +01002307 rt2800_rfcsr_write(rt2x00dev, 55,
2308 r55_bt_rev[idx]);
2309 rt2800_rfcsr_write(rt2x00dev, 59,
2310 r59_bt_rev[idx]);
2311 } else {
2312 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2313 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2314 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002315
Gabor Juhosadde5882011-03-03 11:46:45 +01002316 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2317 }
2318 } else {
2319 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2320 static const char r55_nonbt_rev[] = {0x23, 0x23,
2321 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2322 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2323 static const char r59_nonbt_rev[] = {0x07, 0x07,
2324 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2325 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002326
Gabor Juhosadde5882011-03-03 11:46:45 +01002327 rt2800_rfcsr_write(rt2x00dev, 55,
2328 r55_nonbt_rev[idx]);
2329 rt2800_rfcsr_write(rt2x00dev, 59,
2330 r59_nonbt_rev[idx]);
John Li2ed71882012-02-17 17:33:06 +08002331 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01002332 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002333 static const char r59_non_bt[] = {0x8f, 0x8f,
2334 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2335 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002336
Gabor Juhosadde5882011-03-03 11:46:45 +01002337 rt2800_rfcsr_write(rt2x00dev, 59,
2338 r59_non_bt[idx]);
2339 }
2340 }
2341 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002342}
2343
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002344static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2345 struct ieee80211_conf *conf,
2346 struct rf_channel *rf,
2347 struct channel_info *info)
2348{
2349 u8 rfcsr, ep_reg;
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002350 u32 reg;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002351 int power_bound;
2352
2353 /* TODO */
2354 const bool is_11b = false;
2355 const bool is_type_ep = false;
2356
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002357 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2358 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2359 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2360 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002361
2362 /* Order of values on rf_channel entry: N, K, mod, R */
2363 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2364
2365 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2366 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2367 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2368 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2369 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2370
2371 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2372 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2373 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2374 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2375
2376 if (rf->channel <= 14) {
2377 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2378 /* FIXME: RF11 owerwrite ? */
2379 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2380 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2381 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2382 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2383 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2384 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2385 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2386 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2387 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2388 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2389 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2390 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2391 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2392 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2393 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2394 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2395 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2396 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2397 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2398 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2399 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2400 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2401 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2402 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2403 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2404 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2405 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2406 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2407
2408 /* TODO RF27 <- tssi */
2409
2410 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2411 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2412 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2413
2414 if (is_11b) {
2415 /* CCK */
2416 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2417 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2418 if (is_type_ep)
2419 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2420 else
2421 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2422 } else {
2423 /* OFDM */
2424 if (is_type_ep)
2425 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2426 else
2427 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2428 }
2429
2430 power_bound = POWER_BOUND;
2431 ep_reg = 0x2;
2432 } else {
2433 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2434 /* FIMXE: RF11 overwrite */
2435 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2436 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2437 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2438 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2439 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2440 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2441 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2442 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2443 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2444 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2445 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2446 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2447 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2448 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2449
2450 /* TODO RF27 <- tssi */
2451
2452 if (rf->channel >= 36 && rf->channel <= 64) {
2453
2454 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2455 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2456 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2457 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2458 if (rf->channel <= 50)
2459 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2460 else if (rf->channel >= 52)
2461 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2462 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2463 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2464 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2465 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2466 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2467 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2468 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2469 if (rf->channel <= 50) {
2470 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2471 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2472 } else if (rf->channel >= 52) {
2473 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2474 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2475 }
2476
2477 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2478 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2479 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2480
2481 } else if (rf->channel >= 100 && rf->channel <= 165) {
2482
2483 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2484 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2485 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2486 if (rf->channel <= 153) {
2487 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2488 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2489 } else if (rf->channel >= 155) {
2490 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2491 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2492 }
2493 if (rf->channel <= 138) {
2494 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2495 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2496 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2497 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2498 } else if (rf->channel >= 140) {
2499 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2500 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2501 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2502 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2503 }
2504 if (rf->channel <= 124)
2505 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2506 else if (rf->channel >= 126)
2507 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2508 if (rf->channel <= 138)
2509 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2510 else if (rf->channel >= 140)
2511 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2512 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2513 if (rf->channel <= 138)
2514 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2515 else if (rf->channel >= 140)
2516 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2517 if (rf->channel <= 128)
2518 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2519 else if (rf->channel >= 130)
2520 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2521 if (rf->channel <= 116)
2522 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2523 else if (rf->channel >= 118)
2524 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2525 if (rf->channel <= 138)
2526 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2527 else if (rf->channel >= 140)
2528 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2529 if (rf->channel <= 116)
2530 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2531 else if (rf->channel >= 118)
2532 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2533 }
2534
2535 power_bound = POWER_BOUND_5G;
2536 ep_reg = 0x3;
2537 }
2538
2539 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2540 if (info->default_power1 > power_bound)
2541 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2542 else
2543 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2544 if (is_type_ep)
2545 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2546 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2547
2548 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Gabor Juhos0847beb2013-06-25 22:57:29 +02002549 if (info->default_power2 > power_bound)
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002550 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2551 else
2552 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2553 if (is_type_ep)
2554 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2555 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2556
2557 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2558 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2559 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2560
2561 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2562 rt2x00dev->default_ant.tx_chain_num >= 1);
2563 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2564 rt2x00dev->default_ant.tx_chain_num == 2);
2565 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2566
2567 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2568 rt2x00dev->default_ant.rx_chain_num >= 1);
2569 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2570 rt2x00dev->default_ant.rx_chain_num == 2);
2571 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2572
2573 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2574 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2575
2576 if (conf_is_ht40(conf))
2577 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2578 else
2579 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2580
2581 if (!is_11b) {
2582 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2583 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2584 }
2585
2586 /* TODO proper frequency adjustment */
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002587 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002588
2589 /* TODO merge with others */
2590 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2591 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2592 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002593
2594 /* BBP settings */
2595 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2596 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2597 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2598
2599 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2600 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2601 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2602 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2603
2604 /* GLRT band configuration */
2605 rt2800_bbp_write(rt2x00dev, 195, 128);
2606 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2607 rt2800_bbp_write(rt2x00dev, 195, 129);
2608 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2609 rt2800_bbp_write(rt2x00dev, 195, 130);
2610 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2611 rt2800_bbp_write(rt2x00dev, 195, 131);
2612 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
2613 rt2800_bbp_write(rt2x00dev, 195, 133);
2614 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
2615 rt2800_bbp_write(rt2x00dev, 195, 124);
2616 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002617}
2618
Stanislaw Gruszka5bc2dd02013-03-16 19:19:47 +01002619static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
2620 const unsigned int word,
2621 const u8 value)
2622{
2623 u8 chain, reg;
2624
2625 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
2626 rt2800_bbp_read(rt2x00dev, 27, &reg);
2627 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
2628 rt2800_bbp_write(rt2x00dev, 27, reg);
2629
2630 rt2800_bbp_write(rt2x00dev, word, value);
2631 }
2632}
2633
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002634static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
2635{
2636 u8 cal;
2637
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002638 /* TX0 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002639 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002640 if (channel <= 14)
2641 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
2642 else if (channel >= 36 && channel <= 64)
2643 cal = rt2x00_eeprom_byte(rt2x00dev,
2644 EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
2645 else if (channel >= 100 && channel <= 138)
2646 cal = rt2x00_eeprom_byte(rt2x00dev,
2647 EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
2648 else if (channel >= 140 && channel <= 165)
2649 cal = rt2x00_eeprom_byte(rt2x00dev,
2650 EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
2651 else
2652 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002653 rt2800_bbp_write(rt2x00dev, 159, cal);
2654
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002655 /* TX0 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002656 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002657 if (channel <= 14)
2658 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
2659 else if (channel >= 36 && channel <= 64)
2660 cal = rt2x00_eeprom_byte(rt2x00dev,
2661 EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
2662 else if (channel >= 100 && channel <= 138)
2663 cal = rt2x00_eeprom_byte(rt2x00dev,
2664 EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
2665 else if (channel >= 140 && channel <= 165)
2666 cal = rt2x00_eeprom_byte(rt2x00dev,
2667 EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
2668 else
2669 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002670 rt2800_bbp_write(rt2x00dev, 159, cal);
2671
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002672 /* TX1 IQ Gain */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002673 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002674 if (channel <= 14)
2675 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
2676 else if (channel >= 36 && channel <= 64)
2677 cal = rt2x00_eeprom_byte(rt2x00dev,
2678 EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
2679 else if (channel >= 100 && channel <= 138)
2680 cal = rt2x00_eeprom_byte(rt2x00dev,
2681 EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
2682 else if (channel >= 140 && channel <= 165)
2683 cal = rt2x00_eeprom_byte(rt2x00dev,
2684 EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
2685 else
2686 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002687 rt2800_bbp_write(rt2x00dev, 159, cal);
2688
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002689 /* TX1 IQ Phase */
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002690 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002691 if (channel <= 14)
2692 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
2693 else if (channel >= 36 && channel <= 64)
2694 cal = rt2x00_eeprom_byte(rt2x00dev,
2695 EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
2696 else if (channel >= 100 && channel <= 138)
2697 cal = rt2x00_eeprom_byte(rt2x00dev,
2698 EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
2699 else if (channel >= 140 && channel <= 165)
2700 cal = rt2x00_eeprom_byte(rt2x00dev,
2701 EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
2702 else
2703 cal = 0;
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002704 rt2800_bbp_write(rt2x00dev, 159, cal);
2705
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002706 /* FIXME: possible RX0, RX1 callibration ? */
2707
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002708 /* RF IQ compensation control */
2709 rt2800_bbp_write(rt2x00dev, 158, 0x04);
2710 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
2711 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2712
2713 /* RF IQ imbalance compensation control */
2714 rt2800_bbp_write(rt2x00dev, 158, 0x03);
Stanislaw Gruszka415e3f22013-03-16 19:19:52 +01002715 cal = rt2x00_eeprom_byte(rt2x00dev,
2716 EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002717 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2718}
2719
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002720static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
2721 struct ieee80211_conf *conf,
2722 struct rf_channel *rf,
2723 struct channel_info *info)
2724{
2725 u32 reg;
2726 unsigned int tx_pin;
Woody Hunga89534e2012-06-13 15:01:16 +08002727 u8 bbp, rfcsr;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002728
Ivo van Doorn46323e12010-08-23 19:55:43 +02002729 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002730 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
2731 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002732 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002733 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
2734 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002735 }
2736
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002737 switch (rt2x00dev->chip.rf) {
2738 case RF2020:
2739 case RF3020:
2740 case RF3021:
2741 case RF3022:
2742 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002743 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002744 break;
2745 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002746 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002747 break;
Woody Hunga89534e2012-06-13 15:01:16 +08002748 case RF3290:
2749 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
2750 break;
Daniel Golle03839952012-09-09 14:24:39 +03002751 case RF3322:
2752 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
2753 break;
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02002754 case RF5360:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002755 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08002756 case RF5372:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002757 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08002758 case RF5392:
Gabor Juhosadde5882011-03-03 11:46:45 +01002759 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002760 break;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002761 case RF5592:
2762 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
2763 break;
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002764 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002765 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002766 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002767
Woody Hunga89534e2012-06-13 15:01:16 +08002768 if (rt2x00_rf(rt2x00dev, RF3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03002769 rt2x00_rf(rt2x00dev, RF3322) ||
Woody Hunga89534e2012-06-13 15:01:16 +08002770 rt2x00_rf(rt2x00dev, RF5360) ||
2771 rt2x00_rf(rt2x00dev, RF5370) ||
2772 rt2x00_rf(rt2x00dev, RF5372) ||
2773 rt2x00_rf(rt2x00dev, RF5390) ||
2774 rt2x00_rf(rt2x00dev, RF5392)) {
2775 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2776 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
2777 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
2778 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2779
2780 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01002781 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08002782 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2783 }
2784
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002785 /*
2786 * Change BBP settings
2787 */
Daniel Golle03839952012-09-09 14:24:39 +03002788 if (rt2x00_rt(rt2x00dev, RT3352)) {
2789 rt2800_bbp_write(rt2x00dev, 27, 0x0);
Daniel Gollecf193f62012-10-04 01:20:41 +02002790 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002791 rt2800_bbp_write(rt2x00dev, 27, 0x20);
Daniel Gollecf193f62012-10-04 01:20:41 +02002792 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002793 } else {
2794 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2795 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2796 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2797 rt2800_bbp_write(rt2x00dev, 86, 0);
2798 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002799
2800 if (rf->channel <= 14) {
John Li2ed71882012-02-17 17:33:06 +08002801 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01002802 !rt2x00_rt(rt2x00dev, RT5392)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002803 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
2804 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002805 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2806 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2807 } else {
2808 rt2800_bbp_write(rt2x00dev, 82, 0x84);
2809 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2810 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002811 }
2812 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002813 if (rt2x00_rt(rt2x00dev, RT3572))
2814 rt2800_bbp_write(rt2x00dev, 82, 0x94);
2815 else
2816 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002817
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002818 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002819 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2820 else
2821 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2822 }
2823
2824 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002825 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002826 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
2827 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
2828 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
2829
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002830 if (rt2x00_rt(rt2x00dev, RT3572))
2831 rt2800_rfcsr_write(rt2x00dev, 8, 0);
2832
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002833 tx_pin = 0;
2834
Gabor Juhosbb16d482013-06-24 23:03:24 +02002835 switch (rt2x00dev->default_ant.tx_chain_num) {
2836 case 3:
2837 /* Turn on tertiary PAs */
2838 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
2839 rf->channel > 14);
2840 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
2841 rf->channel <= 14);
2842 /* fall-through */
2843 case 2:
2844 /* Turn on secondary PAs */
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02002845 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
2846 rf->channel > 14);
2847 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
2848 rf->channel <= 14);
Gabor Juhosbb16d482013-06-24 23:03:24 +02002849 /* fall-through */
2850 case 1:
2851 /* Turn on primary PAs */
2852 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
2853 rf->channel > 14);
2854 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
2855 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
2856 else
2857 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
2858 rf->channel <= 14);
2859 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002860 }
2861
Gabor Juhosbb16d482013-06-24 23:03:24 +02002862 switch (rt2x00dev->default_ant.rx_chain_num) {
2863 case 3:
2864 /* Turn on tertiary LNAs */
2865 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
2866 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
2867 /* fall-through */
2868 case 2:
2869 /* Turn on secondary LNAs */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002870 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
2871 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
Gabor Juhosbb16d482013-06-24 23:03:24 +02002872 /* fall-through */
2873 case 1:
2874 /* Turn on primary LNAs */
2875 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
2876 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
2877 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002878 }
2879
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002880 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
2881 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002882
2883 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2884
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002885 if (rt2x00_rt(rt2x00dev, RT3572))
2886 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
2887
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002888 if (rt2x00_rt(rt2x00dev, RT5592)) {
2889 rt2800_bbp_write(rt2x00dev, 195, 141);
2890 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
2891
Stanislaw Gruszka8ba0ebf2013-03-16 19:19:48 +01002892 /* AGC init */
2893 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
2894 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
2895
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002896 rt2800_iq_calibrate(rt2x00dev, rf->channel);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002897 }
2898
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002899 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2900 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
2901 rt2800_bbp_write(rt2x00dev, 4, bbp);
2902
2903 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002904 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002905 rt2800_bbp_write(rt2x00dev, 3, bbp);
2906
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002907 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002908 if (conf_is_ht40(conf)) {
2909 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
2910 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
2911 rt2800_bbp_write(rt2x00dev, 73, 0x16);
2912 } else {
2913 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2914 rt2800_bbp_write(rt2x00dev, 70, 0x08);
2915 rt2800_bbp_write(rt2x00dev, 73, 0x11);
2916 }
2917 }
2918
2919 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01002920
2921 /*
2922 * Clear channel statistic counters
2923 */
2924 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
2925 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
2926 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Daniel Golle03839952012-09-09 14:24:39 +03002927
2928 /*
2929 * Clear update flag
2930 */
2931 if (rt2x00_rt(rt2x00dev, RT3352)) {
2932 rt2800_bbp_read(rt2x00dev, 49, &bbp);
2933 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
2934 rt2800_bbp_write(rt2x00dev, 49, bbp);
2935 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002936}
2937
Helmut Schaa9e33a352011-03-28 13:33:40 +02002938static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
2939{
2940 u8 tssi_bounds[9];
2941 u8 current_tssi;
2942 u16 eeprom;
2943 u8 step;
2944 int i;
2945
2946 /*
2947 * Read TSSI boundaries for temperature compensation from
2948 * the EEPROM.
2949 *
2950 * Array idx 0 1 2 3 4 5 6 7 8
2951 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
2952 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
2953 */
2954 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002955 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002956 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2957 EEPROM_TSSI_BOUND_BG1_MINUS4);
2958 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2959 EEPROM_TSSI_BOUND_BG1_MINUS3);
2960
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002961 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002962 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2963 EEPROM_TSSI_BOUND_BG2_MINUS2);
2964 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2965 EEPROM_TSSI_BOUND_BG2_MINUS1);
2966
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002967 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002968 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2969 EEPROM_TSSI_BOUND_BG3_REF);
2970 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2971 EEPROM_TSSI_BOUND_BG3_PLUS1);
2972
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002973 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002974 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2975 EEPROM_TSSI_BOUND_BG4_PLUS2);
2976 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2977 EEPROM_TSSI_BOUND_BG4_PLUS3);
2978
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002979 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002980 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2981 EEPROM_TSSI_BOUND_BG5_PLUS4);
2982
2983 step = rt2x00_get_field16(eeprom,
2984 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
2985 } else {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002986 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002987 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2988 EEPROM_TSSI_BOUND_A1_MINUS4);
2989 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2990 EEPROM_TSSI_BOUND_A1_MINUS3);
2991
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002992 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002993 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2994 EEPROM_TSSI_BOUND_A2_MINUS2);
2995 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2996 EEPROM_TSSI_BOUND_A2_MINUS1);
2997
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02002998 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02002999 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3000 EEPROM_TSSI_BOUND_A3_REF);
3001 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3002 EEPROM_TSSI_BOUND_A3_PLUS1);
3003
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003004 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003005 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3006 EEPROM_TSSI_BOUND_A4_PLUS2);
3007 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3008 EEPROM_TSSI_BOUND_A4_PLUS3);
3009
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003010 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
Helmut Schaa9e33a352011-03-28 13:33:40 +02003011 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3012 EEPROM_TSSI_BOUND_A5_PLUS4);
3013
3014 step = rt2x00_get_field16(eeprom,
3015 EEPROM_TSSI_BOUND_A5_AGC_STEP);
3016 }
3017
3018 /*
3019 * Check if temperature compensation is supported.
3020 */
Stanislaw Gruszkabf7e1ab2012-10-25 09:51:39 +02003021 if (tssi_bounds[4] == 0xff || step == 0xff)
Helmut Schaa9e33a352011-03-28 13:33:40 +02003022 return 0;
3023
3024 /*
3025 * Read current TSSI (BBP 49).
3026 */
3027 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3028
3029 /*
3030 * Compare TSSI value (BBP49) with the compensation boundaries
3031 * from the EEPROM and increase or decrease tx power.
3032 */
3033 for (i = 0; i <= 3; i++) {
3034 if (current_tssi > tssi_bounds[i])
3035 break;
3036 }
3037
3038 if (i == 4) {
3039 for (i = 8; i >= 5; i--) {
3040 if (current_tssi < tssi_bounds[i])
3041 break;
3042 }
3043 }
3044
3045 return (i - 4) * step;
3046}
3047
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003048static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
3049 enum ieee80211_band band)
3050{
3051 u16 eeprom;
3052 u8 comp_en;
3053 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02003054 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003055
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003056 rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003057
Helmut Schaa75faae82011-03-28 13:31:30 +02003058 /*
3059 * HT40 compensation not required.
3060 */
3061 if (eeprom == 0xffff ||
3062 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003063 return 0;
3064
3065 if (band == IEEE80211_BAND_2GHZ) {
3066 comp_en = rt2x00_get_field16(eeprom,
3067 EEPROM_TXPOWER_DELTA_ENABLE_2G);
3068 if (comp_en) {
3069 comp_type = rt2x00_get_field16(eeprom,
3070 EEPROM_TXPOWER_DELTA_TYPE_2G);
3071 comp_value = rt2x00_get_field16(eeprom,
3072 EEPROM_TXPOWER_DELTA_VALUE_2G);
3073 if (!comp_type)
3074 comp_value = -comp_value;
3075 }
3076 } else {
3077 comp_en = rt2x00_get_field16(eeprom,
3078 EEPROM_TXPOWER_DELTA_ENABLE_5G);
3079 if (comp_en) {
3080 comp_type = rt2x00_get_field16(eeprom,
3081 EEPROM_TXPOWER_DELTA_TYPE_5G);
3082 comp_value = rt2x00_get_field16(eeprom,
3083 EEPROM_TXPOWER_DELTA_VALUE_5G);
3084 if (!comp_type)
3085 comp_value = -comp_value;
3086 }
3087 }
3088
3089 return comp_value;
3090}
3091
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003092static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3093 int power_level, int max_power)
3094{
3095 int delta;
3096
3097 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
3098 return 0;
3099
3100 /*
3101 * XXX: We don't know the maximum transmit power of our hardware since
3102 * the EEPROM doesn't expose it. We only know that we are calibrated
3103 * to 100% tx power.
3104 *
3105 * Hence, we assume the regulatory limit that cfg80211 calulated for
3106 * the current channel is our maximum and if we are requested to lower
3107 * the value we just reduce our tx power accordingly.
3108 */
3109 delta = power_level - max_power;
3110 return min(delta, 0);
3111}
3112
Helmut Schaafa71a162011-03-28 13:32:32 +02003113static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
3114 enum ieee80211_band band, int power_level,
3115 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003116{
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003117 u16 eeprom;
3118 u8 criterion;
3119 u8 eirp_txpower;
3120 u8 eirp_txpower_criterion;
3121 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003122
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02003123 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003124 /*
3125 * Check if eirp txpower exceed txpower_limit.
3126 * We use OFDM 6M as criterion and its eirp txpower
3127 * is stored at EEPROM_EIRP_MAX_TX_POWER.
3128 * .11b data rate need add additional 4dbm
3129 * when calculating eirp txpower.
3130 */
Gabor Juhos022138c2013-07-08 11:25:54 +02003131 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3132 1, &eeprom);
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003133 criterion = rt2x00_get_field16(eeprom,
3134 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003135
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003136 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02003137 &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003138
3139 if (band == IEEE80211_BAND_2GHZ)
3140 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3141 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3142 else
3143 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3144 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3145
3146 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02003147 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003148
3149 reg_limit = (eirp_txpower > power_level) ?
3150 (eirp_txpower - power_level) : 0;
3151 } else
3152 reg_limit = 0;
3153
Stanislaw Gruszka19f3fa22012-10-05 13:44:10 +02003154 txpower = max(0, txpower + delta - reg_limit);
3155 return min_t(u8, txpower, 0xc);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003156}
3157
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003158/*
3159 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
3160 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
3161 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
3162 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
3163 * Reference per rate transmit power values are located in the EEPROM at
3164 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
3165 * current conditions (i.e. band, bandwidth, temperature, user settings).
3166 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003167static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003168 struct ieee80211_channel *chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003169 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003170{
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003171 u8 txpower, r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02003172 u16 eeprom;
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003173 u32 reg, offset;
3174 int i, is_rate_b, delta, power_ctrl;
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003175 enum ieee80211_band band = chan->band;
Helmut Schaa2af242e2011-03-28 13:32:01 +02003176
3177 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003178 * Calculate HT40 compensation. For 40MHz we need to add or subtract
3179 * value read from EEPROM (different for 2GHz and for 5GHz).
Helmut Schaa2af242e2011-03-28 13:32:01 +02003180 */
3181 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003182
Helmut Schaa5e846002010-07-11 12:23:09 +02003183 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003184 * Calculate temperature compensation. Depends on measurement of current
3185 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
3186 * to temperature or maybe other factors) is smaller or bigger than
3187 * expected. We adjust it, based on TSSI reference and boundaries values
3188 * provided in EEPROM.
Helmut Schaa9e33a352011-03-28 13:33:40 +02003189 */
3190 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003191
Helmut Schaa5e846002010-07-11 12:23:09 +02003192 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02003193 * Decrease power according to user settings, on devices with unknown
3194 * maximum tx power. For other devices we take user power_level into
3195 * consideration on rt2800_compensate_txpower().
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02003196 */
3197 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
3198 chan->max_power);
3199
3200 /*
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003201 * BBP_R1 controls TX power for all rates, it allow to set the following
3202 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
3203 *
3204 * TODO: we do not use +6 dBm option to do not increase power beyond
3205 * regulatory limit, however this could be utilized for devices with
3206 * CAPABILITY_POWER_LIMIT.
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003207 *
3208 * TODO: add different temperature compensation code for RT3290 & RT5390
3209 * to allow to use BBP_R1 for those chips.
Helmut Schaa5e846002010-07-11 12:23:09 +02003210 */
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003211 if (!rt2x00_rt(rt2x00dev, RT3290) &&
3212 !rt2x00_rt(rt2x00dev, RT5390)) {
3213 rt2800_bbp_read(rt2x00dev, 1, &r1);
3214 if (delta <= -12) {
3215 power_ctrl = 2;
3216 delta += 12;
3217 } else if (delta <= -6) {
3218 power_ctrl = 1;
3219 delta += 6;
3220 } else {
3221 power_ctrl = 0;
3222 }
3223 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
3224 rt2800_bbp_write(rt2x00dev, 1, r1);
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02003225 }
Stanislaw Gruszka8c8d20172013-06-11 18:48:53 +02003226
Helmut Schaa5e846002010-07-11 12:23:09 +02003227 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003228
Helmut Schaa5e846002010-07-11 12:23:09 +02003229 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
3230 /* just to be safe */
3231 if (offset > TX_PWR_CFG_4)
3232 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003233
Helmut Schaa5e846002010-07-11 12:23:09 +02003234 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003235
Helmut Schaa5e846002010-07-11 12:23:09 +02003236 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02003237 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3238 i, &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003239
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003240 is_rate_b = i ? 0 : 1;
3241 /*
3242 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003243 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003244 * TX_PWR_CFG_4: unknown
3245 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003246 txpower = rt2x00_get_field16(eeprom,
3247 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003248 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003249 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003250 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003251
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003252 /*
3253 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003254 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003255 * TX_PWR_CFG_4: unknown
3256 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003257 txpower = rt2x00_get_field16(eeprom,
3258 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003259 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003260 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003261 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003262
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003263 /*
3264 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003265 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003266 * TX_PWR_CFG_4: unknown
3267 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003268 txpower = rt2x00_get_field16(eeprom,
3269 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003270 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003271 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003272 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003273
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003274 /*
3275 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003276 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003277 * TX_PWR_CFG_4: unknown
3278 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003279 txpower = rt2x00_get_field16(eeprom,
3280 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003281 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003282 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003283 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003284
3285 /* read the next four txpower values */
Gabor Juhos022138c2013-07-08 11:25:54 +02003286 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3287 i + 1, &eeprom);
Helmut Schaa5e846002010-07-11 12:23:09 +02003288
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003289 is_rate_b = 0;
3290 /*
3291 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02003292 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003293 * TX_PWR_CFG_4: unknown
3294 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003295 txpower = rt2x00_get_field16(eeprom,
3296 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003297 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003298 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003299 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003300
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003301 /*
3302 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02003303 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003304 * TX_PWR_CFG_4: unknown
3305 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003306 txpower = rt2x00_get_field16(eeprom,
3307 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003308 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003309 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003310 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003311
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003312 /*
3313 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02003314 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003315 * TX_PWR_CFG_4: unknown
3316 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003317 txpower = rt2x00_get_field16(eeprom,
3318 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003319 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003320 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003321 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003322
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003323 /*
3324 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02003325 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003326 * TX_PWR_CFG_4: unknown
3327 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003328 txpower = rt2x00_get_field16(eeprom,
3329 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003330 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003331 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003332 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003333
3334 rt2800_register_write(rt2x00dev, offset, reg);
3335
3336 /* next TX_PWR_CFG register */
3337 offset += 4;
3338 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003339}
3340
Helmut Schaa9e33a352011-03-28 13:33:40 +02003341void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
3342{
Karl Beldan675a0b02013-03-25 16:26:57 +01003343 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003344 rt2x00dev->tx_power);
3345}
3346EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
3347
John Li2e9c43d2012-02-16 21:40:57 +08003348void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
3349{
3350 u32 tx_pin;
3351 u8 rfcsr;
3352
3353 /*
3354 * A voltage-controlled oscillator(VCO) is an electronic oscillator
3355 * designed to be controlled in oscillation frequency by a voltage
3356 * input. Maybe the temperature will affect the frequency of
3357 * oscillation to be shifted. The VCO calibration will be called
3358 * periodically to adjust the frequency to be precision.
3359 */
3360
3361 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3362 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
3363 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3364
3365 switch (rt2x00dev->chip.rf) {
3366 case RF2020:
3367 case RF3020:
3368 case RF3021:
3369 case RF3022:
3370 case RF3320:
3371 case RF3052:
3372 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
3373 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
3374 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
3375 break;
Woody Hunga89534e2012-06-13 15:01:16 +08003376 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02003377 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08003378 case RF5370:
3379 case RF5372:
3380 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08003381 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08003382 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01003383 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
John Li2e9c43d2012-02-16 21:40:57 +08003384 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3385 break;
3386 default:
3387 return;
3388 }
3389
3390 mdelay(1);
3391
3392 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3393 if (rt2x00dev->rf_channel <= 14) {
3394 switch (rt2x00dev->default_ant.tx_chain_num) {
3395 case 3:
3396 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
3397 /* fall through */
3398 case 2:
3399 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
3400 /* fall through */
3401 case 1:
3402 default:
3403 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3404 break;
3405 }
3406 } else {
3407 switch (rt2x00dev->default_ant.tx_chain_num) {
3408 case 3:
3409 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
3410 /* fall through */
3411 case 2:
3412 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
3413 /* fall through */
3414 case 1:
3415 default:
3416 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
3417 break;
3418 }
3419 }
3420 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3421
3422}
3423EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
3424
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003425static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
3426 struct rt2x00lib_conf *libconf)
3427{
3428 u32 reg;
3429
3430 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
3431 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
3432 libconf->conf->short_frame_max_tx_count);
3433 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
3434 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003435 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
3436}
3437
3438static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
3439 struct rt2x00lib_conf *libconf)
3440{
3441 enum dev_state state =
3442 (libconf->conf->flags & IEEE80211_CONF_PS) ?
3443 STATE_SLEEP : STATE_AWAKE;
3444 u32 reg;
3445
3446 if (state == STATE_SLEEP) {
3447 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
3448
3449 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3450 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
3451 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
3452 libconf->conf->listen_interval - 1);
3453 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
3454 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
3455
3456 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
3457 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003458 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3459 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
3460 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
3461 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
3462 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02003463
3464 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003465 }
3466}
3467
3468void rt2800_config(struct rt2x00_dev *rt2x00dev,
3469 struct rt2x00lib_conf *libconf,
3470 const unsigned int flags)
3471{
3472 /* Always recalculate LNA gain before changing configuration */
3473 rt2800_config_lna_gain(rt2x00dev, libconf);
3474
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003475 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003476 rt2800_config_channel(rt2x00dev, libconf->conf,
3477 &libconf->rf, &libconf->channel);
Karl Beldan675a0b02013-03-25 16:26:57 +01003478 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003479 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003480 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003481 if (flags & IEEE80211_CONF_CHANGE_POWER)
Karl Beldan675a0b02013-03-25 16:26:57 +01003482 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003483 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003484 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3485 rt2800_config_retry_limit(rt2x00dev, libconf);
3486 if (flags & IEEE80211_CONF_CHANGE_PS)
3487 rt2800_config_ps(rt2x00dev, libconf);
3488}
3489EXPORT_SYMBOL_GPL(rt2800_config);
3490
3491/*
3492 * Link tuning
3493 */
3494void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3495{
3496 u32 reg;
3497
3498 /*
3499 * Update FCS error count from register.
3500 */
3501 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
3502 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
3503}
3504EXPORT_SYMBOL_GPL(rt2800_link_stats);
3505
3506static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
3507{
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003508 u8 vgc;
3509
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003510 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003511 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003512 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003513 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003514 rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003515 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003516 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08003517 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003518 rt2x00_rt(rt2x00dev, RT5392) ||
3519 rt2x00_rt(rt2x00dev, RT5592))
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003520 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003521 else
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003522 vgc = 0x2e + rt2x00dev->lna_gain;
3523 } else { /* 5GHZ band */
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003524 if (rt2x00_rt(rt2x00dev, RT3572))
3525 vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003526 else if (rt2x00_rt(rt2x00dev, RT5592))
3527 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003528 else {
3529 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3530 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
3531 else
3532 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
3533 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003534 }
3535
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003536 return vgc;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003537}
3538
3539static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
3540 struct link_qual *qual, u8 vgc_level)
3541{
3542 if (qual->vgc_level != vgc_level) {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003543 if (rt2x00_rt(rt2x00dev, RT5592)) {
3544 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
3545 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
3546 } else
3547 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003548 qual->vgc_level = vgc_level;
3549 qual->vgc_level_reg = vgc_level;
3550 }
3551}
3552
3553void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3554{
3555 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
3556}
3557EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
3558
3559void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
3560 const u32 count)
3561{
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003562 u8 vgc;
3563
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003564 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003565 return;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003566 /*
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003567 * When RSSI is better then -80 increase VGC level with 0x10, except
3568 * for rt5592 chip.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003569 */
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003570
3571 vgc = rt2800_get_default_vgc(rt2x00dev);
3572
3573 if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
3574 vgc += 0x20;
3575 else if (qual->rssi > -80)
3576 vgc += 0x10;
3577
3578 rt2800_set_vgc(rt2x00dev, qual, vgc);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003579}
3580EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003581
3582/*
3583 * Initialization functions.
3584 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003585static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003586{
3587 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003588 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003589 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02003590 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003591
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02003592 rt2800_disable_wpdma(rt2x00dev);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003593
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02003594 ret = rt2800_drv_init_registers(rt2x00dev);
3595 if (ret)
3596 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003597
3598 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
3599 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
3600 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
3601 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
3602 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
3603 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
3604
3605 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
3606 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
3607 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
3608 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
3609 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
3610 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
3611
3612 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
3613 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
3614
3615 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
3616
3617 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02003618 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003619 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
3620 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
3621 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
3622 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
3623 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
3624 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
3625
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003626 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
3627
3628 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
3629 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
3630 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
3631 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
3632
Woody Hunga89534e2012-06-13 15:01:16 +08003633 if (rt2x00_rt(rt2x00dev, RT3290)) {
3634 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
3635 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
3636 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
3637 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
3638 }
3639
3640 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
3641 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
3642 rt2x00_set_field32(&reg, LDO0_EN, 1);
3643 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
3644 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
3645 }
3646
3647 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
3648 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
3649 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
3650 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
3651 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
3652
3653 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
3654 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
3655 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
3656
3657 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
3658 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
3659 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
3660 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
3661 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
3662 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
3663
3664 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
3665 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
3666 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
3667 }
3668
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003669 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003670 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003671 rt2x00_rt(rt2x00dev, RT3290) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003672 rt2x00_rt(rt2x00dev, RT3390)) {
Woody Hunga89534e2012-06-13 15:01:16 +08003673
3674 if (rt2x00_rt(rt2x00dev, RT3290))
3675 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
3676 0x00000404);
3677 else
3678 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
3679 0x00000400);
3680
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003681 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003682 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003683 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3684 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02003685 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
3686 &eeprom);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003687 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003688 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
3689 0x0000002c);
3690 else
3691 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
3692 0x0000000f);
3693 } else {
3694 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
3695 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003696 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003697 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003698
3699 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
3700 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
3701 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
3702 } else {
3703 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3704 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
3705 }
Helmut Schaac295a812010-06-03 10:52:13 +02003706 } else if (rt2800_is_305x_soc(rt2x00dev)) {
3707 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
3708 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02003709 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Daniel Golle03839952012-09-09 14:24:39 +03003710 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
3711 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
3712 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3713 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003714 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
3715 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
3716 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
John Li2ed71882012-02-17 17:33:06 +08003717 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka76413282013-03-16 19:19:33 +01003718 rt2x00_rt(rt2x00dev, RT5392) ||
3719 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01003720 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
3721 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3722 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003723 } else {
3724 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
3725 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3726 }
3727
3728 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
3729 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
3730 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
3731 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
3732 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
3733 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
3734 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
3735 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
3736 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
3737 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
3738
3739 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
3740 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003741 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003742 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
3743 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
3744
3745 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
3746 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003747 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003748 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003749 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003750 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
3751 else
3752 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
3753 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
3754 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
3755 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
3756
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003757 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
3758 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
3759 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
3760 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
3761 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
3762 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
3763 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
3764 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
3765 rt2800_register_write(rt2x00dev, LED_CFG, reg);
3766
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003767 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
3768
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003769 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
3770 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
3771 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
3772 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
3773 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
3774 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
3775 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
3776 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
3777
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003778 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
3779 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003780 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003781 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
3782 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003783 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003784 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
3785 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
3786 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
3787
3788 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003789 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003790 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003791 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003792 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3793 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3794 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003795 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003796 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003797 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
3798 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003799 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3800
3801 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003802 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003803 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003804 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003805 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3806 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3807 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003808 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003809 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003810 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
3811 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003812 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3813
3814 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3815 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
3816 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003817 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003818 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3819 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3820 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3821 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
3822 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3823 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003824 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003825 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3826
3827 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3828 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02003829 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003830 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003831 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3832 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3833 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3834 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
3835 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3836 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003837 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003838 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3839
3840 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3841 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
3842 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003843 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003844 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3845 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3846 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3847 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
3848 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3849 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003850 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003851 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3852
3853 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3854 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
3855 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003856 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003857 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3858 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3859 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3860 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
3861 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3862 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003863 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003864 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3865
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003866 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003867 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
3868
3869 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3870 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
3871 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
3872 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
3873 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
3874 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
3875 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
3876 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
3877 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
3878 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
3879 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3880 }
3881
Helmut Schaa961621a2010-11-04 20:36:59 +01003882 /*
3883 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
3884 * although it is reserved.
3885 */
3886 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
3887 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
3888 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
3889 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
3890 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
3891 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
3892 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
3893 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
3894 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
3895 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
3896 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
3897 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
3898
Stanislaw Gruszka76413282013-03-16 19:19:33 +01003899 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
3900 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003901
3902 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3903 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
3904 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
3905 IEEE80211_MAX_RTS_THRESHOLD);
3906 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
3907 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3908
3909 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003910
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02003911 /*
3912 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
3913 * time should be set to 16. However, the original Ralink driver uses
3914 * 16 for both and indeed using a value of 10 for CCK SIFS results in
3915 * connection problems with 11g + CTS protection. Hence, use the same
3916 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
3917 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003918 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02003919 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
3920 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003921 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
3922 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
3923 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
3924 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
3925
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003926 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
3927
3928 /*
3929 * ASIC will keep garbage value after boot, clear encryption keys.
3930 */
3931 for (i = 0; i < 4; i++)
3932 rt2800_register_write(rt2x00dev,
3933 SHARED_KEY_MODE_ENTRY(i), 0);
3934
3935 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02003936 rt2800_config_wcid(rt2x00dev, NULL, i);
3937 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003938 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
3939 }
3940
3941 /*
3942 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003943 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01003944 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
3945 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
3946 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
3947 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
3948 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
3949 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
3950 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
3951 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003952
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003953 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02003954 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3955 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
3956 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01003957 } else if (rt2x00_is_pcie(rt2x00dev)) {
3958 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3959 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
3960 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003961 }
3962
3963 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
3964 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
3965 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
3966 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
3967 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
3968 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
3969 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
3970 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
3971 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
3972 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
3973
3974 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
3975 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
3976 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
3977 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
3978 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
3979 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
3980 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
3981 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
3982 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
3983 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
3984
3985 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
3986 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
3987 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
3988 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
3989 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
3990 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
3991 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
3992 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
3993 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
3994 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
3995
3996 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
3997 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
3998 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
3999 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4000 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4001 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4002
4003 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02004004 * Do not force the BA window size, we use the TXWI to set it
4005 */
4006 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4007 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4008 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4009 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4010
4011 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004012 * We must clear the error counters.
4013 * These registers are cleared on read,
4014 * so we may pass a useless variable to store the value.
4015 */
4016 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4017 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4018 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4019 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4020 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4021 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4022
Helmut Schaa9f926fb2010-07-11 12:28:23 +02004023 /*
4024 * Setup leadtime for pre tbtt interrupt to 6ms
4025 */
4026 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4027 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4028 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4029
Helmut Schaa977206d2010-12-13 12:31:58 +01004030 /*
4031 * Set up channel statistics timer
4032 */
4033 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4034 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4035 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4036 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4037 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4038 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4039 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4040
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004041 return 0;
4042}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004043
4044static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4045{
4046 unsigned int i;
4047 u32 reg;
4048
4049 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4050 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
4051 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
4052 return 0;
4053
4054 udelay(REGISTER_BUSY_DELAY);
4055 }
4056
Joe Perchesec9c4982013-04-19 08:33:40 -07004057 rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004058 return -EACCES;
4059}
4060
4061static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
4062{
4063 unsigned int i;
4064 u8 value;
4065
4066 /*
4067 * BBP was enabled after firmware was loaded,
4068 * but we need to reactivate it now.
4069 */
4070 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
4071 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
4072 msleep(1);
4073
4074 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4075 rt2800_bbp_read(rt2x00dev, 0, &value);
4076 if ((value != 0xff) && (value != 0x00))
4077 return 0;
4078 udelay(REGISTER_BUSY_DELAY);
4079 }
4080
Joe Perchesec9c4982013-04-19 08:33:40 -07004081 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004082 return -EACCES;
4083}
4084
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004085static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
4086{
4087 u8 value;
4088
4089 rt2800_bbp_read(rt2x00dev, 4, &value);
4090 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
4091 rt2800_bbp_write(rt2x00dev, 4, value);
4092}
4093
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01004094static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
4095{
4096 rt2800_bbp_write(rt2x00dev, 142, 1);
4097 rt2800_bbp_write(rt2x00dev, 143, 57);
4098}
4099
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004100static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
4101{
4102 const u8 glrt_table[] = {
4103 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
4104 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
4105 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
4106 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
4107 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
4108 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
4109 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
4110 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
4111 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
4112 };
4113 int i;
4114
4115 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
4116 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
4117 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
4118 }
4119};
4120
Gabor Juhos624708b2013-04-19 10:13:52 +02004121static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01004122{
4123 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
4124 rt2800_bbp_write(rt2x00dev, 66, 0x38);
4125 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
4126 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4127 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
4128 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4129 rt2800_bbp_write(rt2x00dev, 81, 0x37);
4130 rt2800_bbp_write(rt2x00dev, 82, 0x62);
4131 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
4132 rt2800_bbp_write(rt2x00dev, 84, 0x99);
4133 rt2800_bbp_write(rt2x00dev, 86, 0x00);
4134 rt2800_bbp_write(rt2x00dev, 91, 0x04);
4135 rt2800_bbp_write(rt2x00dev, 92, 0x00);
4136 rt2800_bbp_write(rt2x00dev, 103, 0x00);
4137 rt2800_bbp_write(rt2x00dev, 105, 0x05);
4138 rt2800_bbp_write(rt2x00dev, 106, 0x35);
4139}
4140
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004141static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
4142{
4143 u16 eeprom;
4144 u8 value;
4145
4146 rt2800_bbp_read(rt2x00dev, 138, &value);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004147 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004148 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
4149 value |= 0x20;
4150 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
4151 value &= ~0x02;
4152 rt2800_bbp_write(rt2x00dev, 138, value);
4153}
4154
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02004155static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
4156{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004157 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004158
4159 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4160 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004161
4162 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4163 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004164
4165 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004166
4167 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4168 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004169
4170 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004171
4172 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004173
4174 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004175
4176 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004177
4178 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004179
4180 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004181
4182 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004183
4184 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004185
4186 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02004187}
4188
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004189static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
4190{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004191 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4192 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004193
4194 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
4195 rt2800_bbp_write(rt2x00dev, 69, 0x16);
4196 rt2800_bbp_write(rt2x00dev, 73, 0x12);
4197 } else {
4198 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4199 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4200 }
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004201
4202 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004203
4204 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004205
4206 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004207
4208 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004209
4210 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
4211 rt2800_bbp_write(rt2x00dev, 84, 0x19);
4212 else
4213 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004214
4215 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004216
4217 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004218
4219 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004220
4221 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004222
4223 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004224
4225 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004226}
4227
4228static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
4229{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004230 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4231 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004232
4233 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4234 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004235
4236 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004237
4238 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4239 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4240 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004241
4242 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004243
4244 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004245
4246 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004247
4248 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004249
4250 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004251
4252 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004253
4254 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
4255 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
4256 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
4257 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4258 else
4259 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004260
4261 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004262
4263 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004264
4265 if (rt2x00_rt(rt2x00dev, RT3071) ||
4266 rt2x00_rt(rt2x00dev, RT3090))
4267 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004268}
4269
4270static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
4271{
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02004272 u8 value;
4273
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02004274 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004275
4276 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004277
4278 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4279 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004280
4281 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004282
4283 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4284 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4285 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4286 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4287
4288 rt2800_bbp_write(rt2x00dev, 77, 0x58);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004289
4290 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004291
4292 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
4293 rt2800_bbp_write(rt2x00dev, 79, 0x18);
4294 rt2800_bbp_write(rt2x00dev, 80, 0x09);
4295 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004296
4297 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004298
4299 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004300
4301 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004302
4303 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004304
4305 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004306
4307 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004308
4309 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004310
4311 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004312
4313 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004314
4315 rt2800_bbp_write(rt2x00dev, 106, 0x03);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02004316
4317 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka6addb242013-05-18 14:03:54 +02004318
4319 rt2800_bbp_write(rt2x00dev, 67, 0x24);
4320 rt2800_bbp_write(rt2x00dev, 143, 0x04);
4321 rt2800_bbp_write(rt2x00dev, 142, 0x99);
4322 rt2800_bbp_write(rt2x00dev, 150, 0x30);
4323 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
4324 rt2800_bbp_write(rt2x00dev, 152, 0x20);
4325 rt2800_bbp_write(rt2x00dev, 153, 0x34);
4326 rt2800_bbp_write(rt2x00dev, 154, 0x40);
4327 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
4328 rt2800_bbp_write(rt2x00dev, 253, 0x04);
4329
4330 rt2800_bbp_read(rt2x00dev, 47, &value);
4331 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
4332 rt2800_bbp_write(rt2x00dev, 47, value);
4333
4334 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
4335 rt2800_bbp_read(rt2x00dev, 3, &value);
4336 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
4337 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
4338 rt2800_bbp_write(rt2x00dev, 3, value);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004339}
4340
4341static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
4342{
Stanislaw Gruszka29f3a582013-05-18 14:03:27 +02004343 rt2800_bbp_write(rt2x00dev, 3, 0x00);
4344 rt2800_bbp_write(rt2x00dev, 4, 0x50);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004345
4346 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszka3420f792013-05-18 14:03:30 +02004347
4348 rt2800_bbp_write(rt2x00dev, 47, 0x48);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004349
4350 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4351 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004352
4353 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004354
4355 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4356 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4357 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4358 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4359
4360 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004361
4362 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004363
4364 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4365 rt2800_bbp_write(rt2x00dev, 80, 0x08);
4366 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004367
4368 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004369
4370 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004371
4372 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004373
4374 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02004375
4376 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004377
4378 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004379
4380 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004381
4382 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004383
4384 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004385
4386 rt2800_bbp_write(rt2x00dev, 105, 0x34);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004387
4388 rt2800_bbp_write(rt2x00dev, 106, 0x05);
Stanislaw Gruszka46b90d32013-05-18 14:03:48 +02004389
4390 rt2800_bbp_write(rt2x00dev, 120, 0x50);
Stanislaw Gruszkab7feb9b2013-05-18 14:03:51 +02004391
4392 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
Stanislaw Gruszkac2da5272013-05-18 14:03:53 +02004393
4394 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
4395 /* Set ITxBF timeout to 0x9c40=1000msec */
4396 rt2800_bbp_write(rt2x00dev, 179, 0x02);
4397 rt2800_bbp_write(rt2x00dev, 180, 0x00);
4398 rt2800_bbp_write(rt2x00dev, 182, 0x40);
4399 rt2800_bbp_write(rt2x00dev, 180, 0x01);
4400 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
4401 rt2800_bbp_write(rt2x00dev, 179, 0x00);
4402 /* Reprogram the inband interface to put right values in RXWI */
4403 rt2800_bbp_write(rt2x00dev, 142, 0x04);
4404 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
4405 rt2800_bbp_write(rt2x00dev, 142, 0x06);
4406 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
4407 rt2800_bbp_write(rt2x00dev, 142, 0x07);
4408 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
4409 rt2800_bbp_write(rt2x00dev, 142, 0x08);
4410 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
4411
4412 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004413}
4414
4415static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
4416{
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004417 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4418 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004419
4420 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4421 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004422
4423 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004424
4425 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4426 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4427 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004428
4429 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004430
4431 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004432
4433 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004434
4435 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004436
4437 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004438
4439 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004440
4441 if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
4442 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4443 else
4444 rt2800_bbp_write(rt2x00dev, 103, 0x00);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004445
4446 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004447
4448 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004449
4450 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004451}
4452
4453static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
4454{
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004455 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004456
4457 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4458 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004459
4460 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4461 rt2800_bbp_write(rt2x00dev, 73, 0x10);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004462
4463 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004464
4465 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4466 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4467 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004468
4469 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004470
4471 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004472
4473 rt2800_bbp_write(rt2x00dev, 84, 0x99);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004474
4475 rt2800_bbp_write(rt2x00dev, 86, 0x00);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004476
4477 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004478
4479 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004480
4481 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004482
4483 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004484
4485 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004486
4487 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004488}
4489
4490static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
4491{
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02004492 int ant, div_mode;
4493 u16 eeprom;
4494 u8 value;
4495
Stanislaw Gruszkac3223572013-05-18 14:03:28 +02004496 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
Stanislaw Gruszkab2f8e0b2013-05-18 14:03:29 +02004497
4498 rt2800_bbp_write(rt2x00dev, 31, 0x08);
Stanislaw Gruszkae379de12013-05-18 14:03:31 +02004499
4500 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4501 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Stanislaw Gruszka59dcabb2013-05-18 14:03:32 +02004502
4503 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
Stanislaw Gruszka72ffe142013-05-18 14:03:33 +02004504
4505 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4506 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4507 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4508 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4509
4510 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Stanislaw Gruszka8d97be32013-05-18 14:03:34 +02004511
4512 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Stanislaw Gruszka43f535e2013-05-18 14:03:35 +02004513
4514 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4515 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4516 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Stanislaw Gruszkafa1e3422013-05-18 14:03:36 +02004517
4518 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Stanislaw Gruszka885f2412013-05-18 14:03:37 +02004519
4520 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
Stanislaw Gruszka3c20a122013-05-18 14:03:38 +02004521
4522 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Stanislaw Gruszkaaef9f382013-05-18 14:03:39 +02004523
4524 rt2800_bbp_write(rt2x00dev, 86, 0x38);
Stanislaw Gruszka9400fa82013-05-18 14:03:40 +02004525
4526 if (rt2x00_rt(rt2x00dev, RT5392))
4527 rt2800_bbp_write(rt2x00dev, 88, 0x90);
Stanislaw Gruszka7af98742013-05-18 14:03:41 +02004528
4529 rt2800_bbp_write(rt2x00dev, 91, 0x04);
Stanislaw Gruszkab4e121d2013-05-18 14:03:42 +02004530
4531 rt2800_bbp_write(rt2x00dev, 92, 0x02);
Stanislaw Gruszka90fed532013-05-18 14:03:43 +02004532
4533 if (rt2x00_rt(rt2x00dev, RT5392)) {
4534 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
4535 rt2800_bbp_write(rt2x00dev, 98, 0x12);
4536 }
Stanislaw Gruszka672d1182013-05-18 14:03:44 +02004537
4538 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszka1ad44082013-05-18 14:03:45 +02004539
4540 rt2800_bbp_write(rt2x00dev, 104, 0x92);
Stanislaw Gruszka49d61112013-05-18 14:03:46 +02004541
4542 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Stanislaw Gruszkaf8670852013-05-18 14:03:47 +02004543
4544 if (rt2x00_rt(rt2x00dev, RT5390))
4545 rt2800_bbp_write(rt2x00dev, 106, 0x03);
4546 else if (rt2x00_rt(rt2x00dev, RT5392))
4547 rt2800_bbp_write(rt2x00dev, 106, 0x12);
4548 else
4549 WARN_ON(1);
Stanislaw Gruszkaf2b67772013-05-18 14:03:49 +02004550
4551 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Stanislaw Gruszka72917142013-05-18 14:03:50 +02004552
4553 if (rt2x00_rt(rt2x00dev, RT5392)) {
4554 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
4555 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
4556 }
Stanislaw Gruszka5df1ff32013-05-18 14:03:52 +02004557
4558 rt2800_disable_unused_dac_adc(rt2x00dev);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02004559
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004560 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszka32ef8f42013-05-18 14:03:55 +02004561 div_mode = rt2x00_get_field16(eeprom,
4562 EEPROM_NIC_CONF1_ANT_DIVERSITY);
4563 ant = (div_mode == 3) ? 1 : 0;
4564
4565 /* check if this is a Bluetooth combo card */
4566 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
4567 u32 reg;
4568
4569 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
4570 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
4571 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
4572 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
4573 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
4574 if (ant == 0)
4575 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
4576 else if (ant == 1)
4577 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
4578 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
4579 }
4580
4581 /* This chip has hardware antenna diversity*/
4582 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
4583 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
4584 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
4585 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
4586 }
4587
4588 rt2800_bbp_read(rt2x00dev, 152, &value);
4589 if (ant == 0)
4590 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
4591 else
4592 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
4593 rt2800_bbp_write(rt2x00dev, 152, value);
4594
4595 rt2800_init_freq_calibration(rt2x00dev);
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004596}
4597
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004598static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
4599{
4600 int ant, div_mode;
4601 u16 eeprom;
4602 u8 value;
4603
Gabor Juhos624708b2013-04-19 10:13:52 +02004604 rt2800_init_bbp_early(rt2x00dev);
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01004605
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004606 rt2800_bbp_read(rt2x00dev, 105, &value);
4607 rt2x00_set_field8(&value, BBP105_MLD,
4608 rt2x00dev->default_ant.rx_chain_num == 2);
4609 rt2800_bbp_write(rt2x00dev, 105, value);
4610
4611 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
4612
4613 rt2800_bbp_write(rt2x00dev, 20, 0x06);
4614 rt2800_bbp_write(rt2x00dev, 31, 0x08);
4615 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
4616 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
4617 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
4618 rt2800_bbp_write(rt2x00dev, 70, 0x05);
4619 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4620 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
4621 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
4622 rt2800_bbp_write(rt2x00dev, 76, 0x28);
4623 rt2800_bbp_write(rt2x00dev, 77, 0x59);
4624 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
4625 rt2800_bbp_write(rt2x00dev, 86, 0x38);
4626 rt2800_bbp_write(rt2x00dev, 88, 0x90);
4627 rt2800_bbp_write(rt2x00dev, 91, 0x04);
4628 rt2800_bbp_write(rt2x00dev, 92, 0x02);
4629 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
4630 rt2800_bbp_write(rt2x00dev, 98, 0x12);
4631 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
4632 rt2800_bbp_write(rt2x00dev, 104, 0x92);
4633 /* FIXME BBP105 owerwrite */
4634 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
4635 rt2800_bbp_write(rt2x00dev, 106, 0x35);
4636 rt2800_bbp_write(rt2x00dev, 128, 0x12);
4637 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
4638 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
4639 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
4640
4641 /* Initialize GLRT (Generalized Likehood Radio Test) */
4642 rt2800_init_bbp_5592_glrt(rt2x00dev);
4643
4644 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
4645
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004646 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004647 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
4648 ant = (div_mode == 3) ? 1 : 0;
4649 rt2800_bbp_read(rt2x00dev, 152, &value);
4650 if (ant == 0) {
4651 /* Main antenna */
4652 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
4653 } else {
4654 /* Auxiliary antenna */
4655 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
4656 }
4657 rt2800_bbp_write(rt2x00dev, 152, value);
4658
4659 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
4660 rt2800_bbp_read(rt2x00dev, 254, &value);
4661 rt2x00_set_field8(&value, BBP254_BIT7, 1);
4662 rt2800_bbp_write(rt2x00dev, 254, value);
4663 }
4664
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01004665 rt2800_init_freq_calibration(rt2x00dev);
4666
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004667 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Stanislaw Gruszka6e04f252013-03-16 19:19:38 +01004668 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
4669 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004670}
4671
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02004672static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004673{
4674 unsigned int i;
4675 u16 eeprom;
4676 u8 reg_id;
4677 u8 value;
4678
Stanislaw Gruszkadae62952013-05-18 14:03:26 +02004679 if (rt2800_is_305x_soc(rt2x00dev))
4680 rt2800_init_bbp_305x_soc(rt2x00dev);
4681
Stanislaw Gruszka39ab3e82013-05-18 14:03:25 +02004682 switch (rt2x00dev->chip.rt) {
4683 case RT2860:
4684 case RT2872:
4685 case RT2883:
4686 rt2800_init_bbp_28xx(rt2x00dev);
4687 break;
4688 case RT3070:
4689 case RT3071:
4690 case RT3090:
4691 rt2800_init_bbp_30xx(rt2x00dev);
4692 break;
4693 case RT3290:
4694 rt2800_init_bbp_3290(rt2x00dev);
4695 break;
4696 case RT3352:
4697 rt2800_init_bbp_3352(rt2x00dev);
4698 break;
4699 case RT3390:
4700 rt2800_init_bbp_3390(rt2x00dev);
4701 break;
4702 case RT3572:
4703 rt2800_init_bbp_3572(rt2x00dev);
4704 break;
4705 case RT5390:
4706 case RT5392:
4707 rt2800_init_bbp_53xx(rt2x00dev);
4708 break;
4709 case RT5592:
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004710 rt2800_init_bbp_5592(rt2x00dev);
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02004711 return;
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01004712 }
4713
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004714 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
Gabor Juhos022138c2013-07-08 11:25:54 +02004715 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
4716 &eeprom);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004717
4718 if (eeprom != 0xffff && eeprom != 0x0000) {
4719 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
4720 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
4721 rt2800_bbp_write(rt2x00dev, reg_id, value);
4722 }
4723 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004724}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004725
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02004726static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
4727{
4728 u32 reg;
4729
4730 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
4731 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
4732 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
4733}
4734
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02004735static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
4736 u8 filter_target)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004737{
4738 unsigned int i;
4739 u8 bbp;
4740 u8 rfcsr;
4741 u8 passband;
4742 u8 stopband;
4743 u8 overtuned = 0;
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02004744 u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004745
4746 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4747
4748 rt2800_bbp_read(rt2x00dev, 4, &bbp);
4749 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
4750 rt2800_bbp_write(rt2x00dev, 4, bbp);
4751
RA-Jay Hung80d184e2011-01-10 11:28:10 +01004752 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
4753 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
4754 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
4755
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004756 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
4757 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
4758 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
4759
4760 /*
4761 * Set power & frequency of passband test tone
4762 */
4763 rt2800_bbp_write(rt2x00dev, 24, 0);
4764
4765 for (i = 0; i < 100; i++) {
4766 rt2800_bbp_write(rt2x00dev, 25, 0x90);
4767 msleep(1);
4768
4769 rt2800_bbp_read(rt2x00dev, 55, &passband);
4770 if (passband)
4771 break;
4772 }
4773
4774 /*
4775 * Set power & frequency of stopband test tone
4776 */
4777 rt2800_bbp_write(rt2x00dev, 24, 0x06);
4778
4779 for (i = 0; i < 100; i++) {
4780 rt2800_bbp_write(rt2x00dev, 25, 0x90);
4781 msleep(1);
4782
4783 rt2800_bbp_read(rt2x00dev, 55, &stopband);
4784
4785 if ((passband - stopband) <= filter_target) {
4786 rfcsr24++;
4787 overtuned += ((passband - stopband) == filter_target);
4788 } else
4789 break;
4790
4791 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4792 }
4793
4794 rfcsr24 -= !!overtuned;
4795
4796 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4797 return rfcsr24;
4798}
4799
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02004800static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
4801 const unsigned int rf_reg)
4802{
4803 u8 rfcsr;
4804
4805 rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
4806 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
4807 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
4808 msleep(1);
4809 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
4810 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
4811}
4812
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02004813static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
4814{
4815 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
4816 u8 filter_tgt_bw20;
4817 u8 filter_tgt_bw40;
4818 u8 rfcsr, bbp;
4819
4820 /*
4821 * TODO: sync filter_tgt values with vendor driver
4822 */
4823 if (rt2x00_rt(rt2x00dev, RT3070)) {
4824 filter_tgt_bw20 = 0x16;
4825 filter_tgt_bw40 = 0x19;
4826 } else {
4827 filter_tgt_bw20 = 0x13;
4828 filter_tgt_bw40 = 0x15;
4829 }
4830
4831 drv_data->calibration_bw20 =
4832 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
4833 drv_data->calibration_bw40 =
4834 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
4835
4836 /*
4837 * Save BBP 25 & 26 values for later use in channel switching (for 3052)
4838 */
4839 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
4840 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
4841
4842 /*
4843 * Set back to initial state
4844 */
4845 rt2800_bbp_write(rt2x00dev, 24, 0);
4846
4847 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
4848 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
4849 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
4850
4851 /*
4852 * Set BBP back to BW20
4853 */
4854 rt2800_bbp_read(rt2x00dev, 4, &bbp);
4855 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
4856 rt2800_bbp_write(rt2x00dev, 4, bbp);
4857}
4858
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02004859static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
4860{
4861 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
4862 u8 min_gain, rfcsr, bbp;
4863 u16 eeprom;
4864
4865 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
4866
4867 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
4868 if (rt2x00_rt(rt2x00dev, RT3070) ||
4869 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
4870 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4871 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
4872 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
4873 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
4874 }
4875
4876 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
4877 if (drv_data->txmixer_gain_24g >= min_gain) {
4878 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
4879 drv_data->txmixer_gain_24g);
4880 }
4881
4882 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
4883
4884 if (rt2x00_rt(rt2x00dev, RT3090)) {
4885 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
4886 rt2800_bbp_read(rt2x00dev, 138, &bbp);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004887 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02004888 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
4889 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
4890 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
4891 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
4892 rt2800_bbp_write(rt2x00dev, 138, bbp);
4893 }
4894
4895 if (rt2x00_rt(rt2x00dev, RT3070)) {
4896 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
4897 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
4898 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
4899 else
4900 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
4901 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
4902 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
4903 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
4904 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
4905 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
4906 rt2x00_rt(rt2x00dev, RT3090) ||
4907 rt2x00_rt(rt2x00dev, RT3390)) {
4908 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
4909 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
4910 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
4911 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
4912 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
4913 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
4914 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
4915
4916 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
4917 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
4918 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
4919
4920 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
4921 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
4922 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
4923
4924 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
4925 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
4926 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
4927 }
4928}
4929
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02004930static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
4931{
4932 u8 reg;
4933 u16 eeprom;
4934
4935 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
4936 rt2800_bbp_read(rt2x00dev, 138, &reg);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02004937 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02004938 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
4939 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
4940 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
4941 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
4942 rt2800_bbp_write(rt2x00dev, 138, reg);
4943
4944 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
4945 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
4946 rt2800_rfcsr_write(rt2x00dev, 38, reg);
4947
4948 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
4949 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
4950 rt2800_rfcsr_write(rt2x00dev, 39, reg);
4951
4952 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
4953
4954 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
4955 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
4956 rt2800_rfcsr_write(rt2x00dev, 30, reg);
4957}
4958
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004959static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
4960{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02004961 rt2800_rf_init_calibration(rt2x00dev, 30);
4962
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004963 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
4964 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
4965 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
4966 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
4967 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
4968 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
4969 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
4970 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
4971 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
4972 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
4973 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
4974 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
4975 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
4976 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
4977 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
4978 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
4979 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
4980 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
4981 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
4982 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
4983 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
4984 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
4985 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
4986 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
4987 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
4988 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
4989 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
4990 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
4991 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
4992 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
4993 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
4994 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
4995}
4996
4997static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
4998{
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02004999 u8 rfcsr;
5000 u16 eeprom;
5001 u32 reg;
5002
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005003 /* XXX vendor driver do this only for 3070 */
5004 rt2800_rf_init_calibration(rt2x00dev, 30);
5005
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005006 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5007 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5008 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5009 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
5010 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5011 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
5012 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5013 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
5014 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5015 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5016 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5017 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5018 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5019 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5020 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5021 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5022 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
5023 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5024 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005025
5026 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
5027 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5028 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5029 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5030 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5031 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5032 rt2x00_rt(rt2x00dev, RT3090)) {
5033 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
5034
5035 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
5036 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
5037 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
5038
5039 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5040 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5041 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5042 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005043 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
5044 &eeprom);
Stanislaw Gruszkac9a221b2013-04-17 14:08:13 +02005045 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
5046 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5047 else
5048 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5049 }
5050 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5051
5052 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5053 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
5054 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
5055 }
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005056
5057 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005058
5059 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
5060 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5061 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
5062 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005063
5064 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005065 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005066}
5067
5068static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
5069{
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02005070 u8 rfcsr;
5071
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005072 rt2800_rf_init_calibration(rt2x00dev, 2);
5073
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005074 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
5075 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5076 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
5077 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
5078 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
5079 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
5080 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
5081 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
5082 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
5083 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
5084 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
5085 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
5086 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5087 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
5088 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
5089 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
5090 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5091 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5092 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5093 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5094 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5095 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
5096 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5097 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
5098 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
5099 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
5100 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
5101 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
5102 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
5103 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
5104 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
5105 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
5106 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
5107 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
5108 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
5109 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
5110 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
5111 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
5112 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
5113 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
5114 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
5115 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
5116 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
5117 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
5118 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
5119 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
Stanislaw Gruszkaf9cdcbb2013-04-17 14:08:12 +02005120
5121 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
5122 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
5123 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005124
5125 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005126 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005127}
5128
5129static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
5130{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005131 rt2800_rf_init_calibration(rt2x00dev, 30);
5132
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005133 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
5134 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
5135 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
5136 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
5137 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
5138 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
5139 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
5140 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5141 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
5142 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
5143 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
5144 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
5145 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
5146 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
5147 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
5148 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5149 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
5150 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
5151 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5152 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
5153 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
5154 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5155 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
5156 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
5157 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
5158 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
5159 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
5160 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
5161 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
5162 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5163 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5164 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5165 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5166 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
5167 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
5168 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
5169 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
5170 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
5171 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
5172 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
5173 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
5174 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
5175 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
5176 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
5177 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
5178 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
5179 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
5180 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
5181 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
5182 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
5183 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
5184 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
5185 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
5186 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
5187 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
5188 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
5189 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
5190 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
5191 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
5192 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
5193 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
5194 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
5195 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005196
5197 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005198 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005199 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005200}
5201
5202static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
5203{
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02005204 u32 reg;
5205
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005206 rt2800_rf_init_calibration(rt2x00dev, 30);
5207
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005208 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
5209 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
5210 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
5211 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
5212 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5213 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
5214 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
5215 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
5216 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
5217 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
5218 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
5219 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5220 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
5221 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
5222 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5223 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
5224 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
5225 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
5226 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
5227 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
5228 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
5229 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
5230 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5231 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
5232 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5233 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
5234 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
5235 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
5236 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
5237 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
5238 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
5239 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Stanislaw Gruszka2971e662013-04-17 14:08:14 +02005240
5241 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
5242 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
5243 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005244
5245 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005246
5247 if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
5248 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005249
5250 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005251 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005252}
5253
5254static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
5255{
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02005256 u8 rfcsr;
5257 u32 reg;
5258
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005259 rt2800_rf_init_calibration(rt2x00dev, 30);
5260
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005261 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
5262 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
5263 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
5264 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
5265 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
5266 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
5267 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
5268 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
5269 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
5270 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
5271 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
5272 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
5273 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
5274 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
5275 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
5276 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
5277 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
5278 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
5279 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
5280 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
5281 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
5282 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5283 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
5284 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
5285 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
5286 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
5287 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
5288 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5289 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
5290 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
5291 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
Stanislaw Gruszka87d91db2013-04-17 14:08:15 +02005292
5293 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
5294 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
5295 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
5296
5297 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5298 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
5299 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5300 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
5301 msleep(1);
5302 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
5303 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
5304 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
5305 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszkac5b3c352013-04-17 14:08:16 +02005306
5307 rt2800_rx_filter_calibration(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005308 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkada8064c2013-04-17 14:08:19 +02005309 rt2800_normal_mode_setup_3xxx(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005310}
5311
5312static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
5313{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005314 rt2800_rf_init_calibration(rt2x00dev, 2);
5315
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005316 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
5317 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5318 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
5319 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
5320 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5321 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
5322 else
5323 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
5324 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5325 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
5326 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
5327 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
5328 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
5329 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
5330 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5331 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
5332 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
5333 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
5334
5335 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
5336 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
5337 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5338 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
5339 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
5340 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5341 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
5342 else
5343 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
5344 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
5345 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
5346 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5347 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5348
5349 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5350 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5351 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
5352 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
5353 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
5354 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5355 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
5356 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
5357 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
5358 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
5359
5360 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5361 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
5362 else
5363 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
5364 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
5365 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
5366 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
5367 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
5368 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
5369 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5370 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
5371 else
5372 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
5373 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
5374 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
5375 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
5376
5377 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
5378 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5379 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
5380 else
5381 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
5382 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
5383 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
5384 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
5385 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
5386 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
5387 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
5388
5389 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
5390 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
5391 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
5392 else
5393 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
5394 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
5395 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005396
5397 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005398
5399 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005400}
5401
5402static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
5403{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005404 rt2800_rf_init_calibration(rt2x00dev, 2);
5405
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005406 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
5407 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5408 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
5409 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
5410 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
5411 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5412 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
5413 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
5414 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
5415 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
5416 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
5417 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5418 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
5419 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
5420 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
5421 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
5422 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
5423 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
5424 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
5425 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
5426 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
5427 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
5428 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
5429 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5430 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5431 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
5432 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
5433 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
5434 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
5435 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
5436 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5437 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
5438 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
5439 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
5440 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
5441 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
5442 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
5443 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
5444 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
5445 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
5446 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
5447 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
5448 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
5449 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
5450 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
5451 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
5452 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
5453 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
5454 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
5455 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
5456 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
5457 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
5458 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
5459 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
5460 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
5461 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
5462 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
5463 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
5464 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005465
5466 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005467
5468 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005469}
5470
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01005471static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
5472{
Stanislaw Gruszkace94ede92013-04-17 14:08:11 +02005473 rt2800_rf_init_calibration(rt2x00dev, 30);
5474
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01005475 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
5476 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
5477 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
5478 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
5479 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
5480 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
5481 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
5482 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
5483 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
5484 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
5485 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
5486 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
5487 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
5488 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
5489 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
5490 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
5491 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
5492 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
5493 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
5494 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
5495 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
5496 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
5497
5498 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
5499 msleep(1);
5500
5501 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005502
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005503 /* Enable DC filter */
5504 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5505 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5506
Stanislaw Gruszkaf7df8fe2013-04-17 14:08:10 +02005507 rt2800_normal_mode_setup_5xxx(rt2x00dev);
Stanislaw Gruszka5de5a1f2013-04-17 14:08:17 +02005508
5509 if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
5510 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
Stanislaw Gruszkad9517f22013-04-17 14:08:18 +02005511
5512 rt2800_led_open_drain_enable(rt2x00dev);
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01005513}
5514
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02005515static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005516{
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005517 if (rt2800_is_305x_soc(rt2x00dev)) {
5518 rt2800_init_rfcsr_305x_soc(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02005519 return;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005520 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01005521
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01005522 switch (rt2x00dev->chip.rt) {
5523 case RT3070:
5524 case RT3071:
5525 case RT3090:
5526 rt2800_init_rfcsr_30xx(rt2x00dev);
5527 break;
5528 case RT3290:
5529 rt2800_init_rfcsr_3290(rt2x00dev);
5530 break;
5531 case RT3352:
5532 rt2800_init_rfcsr_3352(rt2x00dev);
5533 break;
5534 case RT3390:
5535 rt2800_init_rfcsr_3390(rt2x00dev);
5536 break;
5537 case RT3572:
5538 rt2800_init_rfcsr_3572(rt2x00dev);
5539 break;
5540 case RT5390:
5541 rt2800_init_rfcsr_5390(rt2x00dev);
5542 break;
5543 case RT5392:
5544 rt2800_init_rfcsr_5392(rt2x00dev);
5545 break;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01005546 case RT5592:
5547 rt2800_init_rfcsr_5592(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02005548 break;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02005549 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005550}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005551
5552int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
5553{
5554 u32 reg;
5555 u16 word;
5556
5557 /*
5558 * Initialize all registers.
5559 */
5560 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005561 rt2800_init_registers(rt2x00dev)))
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005562 return -EIO;
5563
5564 /*
5565 * Send signal to firmware during boot time.
5566 */
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005567 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
5568 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
5569 if (rt2x00_is_usb(rt2x00dev)) {
5570 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
5571 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
5572 }
5573 msleep(1);
5574
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005575 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
5576 rt2800_wait_bbp_ready(rt2x00dev)))
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005577 return -EIO;
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005578
Stanislaw Gruszkaa1ef5032013-05-18 14:03:24 +02005579 rt2800_init_bbp(rt2x00dev);
Stanislaw Gruszka074f2522013-04-17 14:08:20 +02005580 rt2800_init_rfcsr(rt2x00dev);
5581
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005582 if (rt2x00_is_usb(rt2x00dev) &&
5583 (rt2x00_rt(rt2x00dev, RT3070) ||
5584 rt2x00_rt(rt2x00dev, RT3071) ||
5585 rt2x00_rt(rt2x00dev, RT3572))) {
5586 udelay(200);
5587 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
5588 udelay(10);
5589 }
5590
5591 /*
5592 * Enable RX.
5593 */
5594 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5595 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
5596 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
5597 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
5598
5599 udelay(50);
5600
5601 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
5602 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
5603 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
5604 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
5605 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
5606 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
5607
5608 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5609 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
5610 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
5611 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
5612
5613 /*
5614 * Initialize LED control
5615 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005616 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005617 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005618 word & 0xff, (word >> 8) & 0xff);
5619
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005620 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005621 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005622 word & 0xff, (word >> 8) & 0xff);
5623
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005624 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005625 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005626 word & 0xff, (word >> 8) & 0xff);
5627
5628 return 0;
5629}
5630EXPORT_SYMBOL_GPL(rt2800_enable_radio);
5631
5632void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
5633{
5634 u32 reg;
5635
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02005636 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005637
5638 /* Wait for DMA, ignore error */
5639 rt2800_wait_wpdma_ready(rt2x00dev);
5640
5641 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5642 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
5643 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
5644 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005645}
5646EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01005647
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005648int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
5649{
5650 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08005651 u16 efuse_ctrl_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005652
Woody Hunga89534e2012-06-13 15:01:16 +08005653 if (rt2x00_rt(rt2x00dev, RT3290))
5654 efuse_ctrl_reg = EFUSE_CTRL_3290;
5655 else
5656 efuse_ctrl_reg = EFUSE_CTRL;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005657
Woody Hunga89534e2012-06-13 15:01:16 +08005658 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005659 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
5660}
5661EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
5662
5663static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
5664{
5665 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08005666 u16 efuse_ctrl_reg;
5667 u16 efuse_data0_reg;
5668 u16 efuse_data1_reg;
5669 u16 efuse_data2_reg;
5670 u16 efuse_data3_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005671
Woody Hunga89534e2012-06-13 15:01:16 +08005672 if (rt2x00_rt(rt2x00dev, RT3290)) {
5673 efuse_ctrl_reg = EFUSE_CTRL_3290;
5674 efuse_data0_reg = EFUSE_DATA0_3290;
5675 efuse_data1_reg = EFUSE_DATA1_3290;
5676 efuse_data2_reg = EFUSE_DATA2_3290;
5677 efuse_data3_reg = EFUSE_DATA3_3290;
5678 } else {
5679 efuse_ctrl_reg = EFUSE_CTRL;
5680 efuse_data0_reg = EFUSE_DATA0;
5681 efuse_data1_reg = EFUSE_DATA1;
5682 efuse_data2_reg = EFUSE_DATA2;
5683 efuse_data3_reg = EFUSE_DATA3;
5684 }
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01005685 mutex_lock(&rt2x00dev->csr_mutex);
5686
Woody Hunga89534e2012-06-13 15:01:16 +08005687 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005688 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
5689 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
5690 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08005691 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005692
5693 /* Wait until the EEPROM has been loaded */
Woody Hunga89534e2012-06-13 15:01:16 +08005694 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005695 /* Apparently the data is read from end to start */
Woody Hunga89534e2012-06-13 15:01:16 +08005696 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005697 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01005698 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005699 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005700 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005701 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005702 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005703 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005704 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01005705
5706 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005707}
5708
Gabor Juhosa02308e2012-12-29 14:51:51 +01005709int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005710{
5711 unsigned int i;
5712
5713 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
5714 rt2800_efuse_read(rt2x00dev, i);
Gabor Juhosa02308e2012-12-29 14:51:51 +01005715
5716 return 0;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005717}
5718EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
5719
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005720static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005721{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005722 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005723 u16 word;
5724 u8 *mac;
5725 u8 default_lna_gain;
Gabor Juhosa02308e2012-12-29 14:51:51 +01005726 int retval;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005727
5728 /*
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005729 * Read the EEPROM.
5730 */
Gabor Juhosa02308e2012-12-29 14:51:51 +01005731 retval = rt2800_read_eeprom(rt2x00dev);
5732 if (retval)
5733 return retval;
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005734
5735 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005736 * Start validation of the data that has been read.
5737 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005738 mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005739 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00005740 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07005741 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005742 }
5743
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005744 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005745 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005746 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
5747 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
5748 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005749 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07005750 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01005751 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02005752 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005753 /*
5754 * There is a max of 2 RX streams for RT28x0 series
5755 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005756 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
5757 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005758 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005759 }
5760
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005761 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005762 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005763 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
5764 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
5765 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
5766 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
5767 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
5768 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
5769 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
5770 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
5771 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
5772 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
5773 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
5774 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
5775 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
5776 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
5777 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005778 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07005779 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005780 }
5781
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005782 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005783 if ((word & 0x00ff) == 0x00ff) {
5784 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005785 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07005786 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02005787 }
5788 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005789 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
5790 LED_MODE_TXRX_ACTIVITY);
5791 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005792 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
5793 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
5794 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
5795 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Joe Perchesec9c4982013-04-19 08:33:40 -07005796 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005797 }
5798
5799 /*
5800 * During the LNA validation we are going to use
5801 * lna0 as correct value. Note that EEPROM_LNA
5802 * is never validated.
5803 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005804 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005805 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
5806
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005807 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005808 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
5809 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
5810 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
5811 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005812 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005813
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005814 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005815 if ((word & 0x00ff) != 0x00ff) {
5816 drv_data->txmixer_gain_24g =
5817 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
5818 } else {
5819 drv_data->txmixer_gain_24g = 0;
5820 }
5821
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005822 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005823 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
5824 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
5825 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
5826 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
5827 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
5828 default_lna_gain);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005829 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005830
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005831 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005832 if ((word & 0x00ff) != 0x00ff) {
5833 drv_data->txmixer_gain_5g =
5834 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
5835 } else {
5836 drv_data->txmixer_gain_5g = 0;
5837 }
5838
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005839 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005840 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
5841 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
5842 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
5843 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005844 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005845
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005846 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005847 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
5848 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
5849 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
5850 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
5851 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
5852 default_lna_gain);
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005853 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005854
5855 return 0;
5856}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005857
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005858static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005859{
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005860 u16 value;
5861 u16 eeprom;
Gabor Juhos86868b22013-03-30 14:53:09 +01005862 u16 rf;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005863
Gabor Juhos86868b22013-03-30 14:53:09 +01005864 /*
5865 * Read EEPROM word for configuration.
5866 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005867 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Gabor Juhos86868b22013-03-30 14:53:09 +01005868
5869 /*
5870 * Identify RF chipset by EEPROM value
5871 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
5872 * RT53xx: defined in "EEPROM_CHIP_ID" field
5873 */
5874 if (rt2x00_rt(rt2x00dev, RT3290) ||
5875 rt2x00_rt(rt2x00dev, RT5390) ||
5876 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005877 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
Gabor Juhos86868b22013-03-30 14:53:09 +01005878 else
5879 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
5880
5881 switch (rf) {
Larry Fingerd331eb52011-09-14 16:50:22 -05005882 case RF2820:
5883 case RF2850:
5884 case RF2720:
5885 case RF2750:
5886 case RF3020:
5887 case RF2020:
5888 case RF3021:
5889 case RF3022:
5890 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08005891 case RF3290:
Larry Fingerd331eb52011-09-14 16:50:22 -05005892 case RF3320:
Daniel Golle03839952012-09-09 14:24:39 +03005893 case RF3322:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02005894 case RF5360:
Larry Fingerd331eb52011-09-14 16:50:22 -05005895 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08005896 case RF5372:
Larry Fingerd331eb52011-09-14 16:50:22 -05005897 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08005898 case RF5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01005899 case RF5592:
Larry Fingerd331eb52011-09-14 16:50:22 -05005900 break;
5901 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07005902 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
5903 rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005904 return -ENODEV;
5905 }
5906
Gabor Juhos86868b22013-03-30 14:53:09 +01005907 rt2x00_set_rf(rt2x00dev, rf);
5908
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005909 /*
5910 * Identify default antenna configuration.
5911 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005912 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005913 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005914 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005915 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005916
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005917 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005918
5919 if (rt2x00_rt(rt2x00dev, RT3070) ||
5920 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03005921 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005922 rt2x00_rt(rt2x00dev, RT3390)) {
5923 value = rt2x00_get_field16(eeprom,
5924 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5925 switch (value) {
5926 case 0:
5927 case 1:
5928 case 2:
5929 rt2x00dev->default_ant.tx = ANTENNA_A;
5930 rt2x00dev->default_ant.rx = ANTENNA_A;
5931 break;
5932 case 3:
5933 rt2x00dev->default_ant.tx = ANTENNA_A;
5934 rt2x00dev->default_ant.rx = ANTENNA_B;
5935 break;
5936 }
5937 } else {
5938 rt2x00dev->default_ant.tx = ANTENNA_A;
5939 rt2x00dev->default_ant.rx = ANTENNA_A;
5940 }
5941
Anisse Astier0586a112012-04-23 12:33:11 +02005942 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5943 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
5944 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
5945 }
5946
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005947 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005948 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005949 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005950 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005951 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005952 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005953 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005954
5955 /*
5956 * Detect if this device has an hardware controlled radio.
5957 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005958 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005959 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005960
5961 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02005962 * Detect if this device has Bluetooth co-existence.
5963 */
5964 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
5965 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
5966
5967 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005968 * Read frequency offset and RF programming sequence.
5969 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005970 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005971 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
5972
5973 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005974 * Store led settings, for correct led behaviour.
5975 */
5976#ifdef CONFIG_RT2X00_LIB_LEDS
5977 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
5978 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
5979 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
5980
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005981 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005982#endif /* CONFIG_RT2X00_LIB_LEDS */
5983
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005984 /*
5985 * Check if support EIRP tx power limit feature.
5986 */
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02005987 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005988
5989 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
5990 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005991 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005992
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005993 return 0;
5994}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005995
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01005996/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02005997 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005998 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
5999 */
6000static const struct rf_channel rf_vals[] = {
6001 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
6002 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
6003 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
6004 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
6005 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
6006 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
6007 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
6008 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
6009 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
6010 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
6011 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
6012 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
6013 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
6014 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
6015
6016 /* 802.11 UNI / HyperLan 2 */
6017 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
6018 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
6019 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
6020 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
6021 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
6022 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
6023 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
6024 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
6025 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
6026 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
6027 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
6028 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
6029
6030 /* 802.11 HyperLan 2 */
6031 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
6032 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
6033 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
6034 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
6035 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
6036 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
6037 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
6038 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
6039 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
6040 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
6041 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
6042 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
6043 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
6044 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
6045 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
6046 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
6047
6048 /* 802.11 UNII */
6049 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
6050 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
6051 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
6052 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
6053 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
6054 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
6055 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
6056 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
6057 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
6058 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
6059 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
6060
6061 /* 802.11 Japan */
6062 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
6063 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
6064 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
6065 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
6066 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
6067 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
6068 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
6069};
6070
6071/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02006072 * RF value list for rt3xxx
6073 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006074 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02006075static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006076 {1, 241, 2, 2 },
6077 {2, 241, 2, 7 },
6078 {3, 242, 2, 2 },
6079 {4, 242, 2, 7 },
6080 {5, 243, 2, 2 },
6081 {6, 243, 2, 7 },
6082 {7, 244, 2, 2 },
6083 {8, 244, 2, 7 },
6084 {9, 245, 2, 2 },
6085 {10, 245, 2, 7 },
6086 {11, 246, 2, 2 },
6087 {12, 246, 2, 7 },
6088 {13, 247, 2, 2 },
6089 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02006090
6091 /* 802.11 UNI / HyperLan 2 */
6092 {36, 0x56, 0, 4},
6093 {38, 0x56, 0, 6},
6094 {40, 0x56, 0, 8},
6095 {44, 0x57, 0, 0},
6096 {46, 0x57, 0, 2},
6097 {48, 0x57, 0, 4},
6098 {52, 0x57, 0, 8},
6099 {54, 0x57, 0, 10},
6100 {56, 0x58, 0, 0},
6101 {60, 0x58, 0, 4},
6102 {62, 0x58, 0, 6},
6103 {64, 0x58, 0, 8},
6104
6105 /* 802.11 HyperLan 2 */
6106 {100, 0x5b, 0, 8},
6107 {102, 0x5b, 0, 10},
6108 {104, 0x5c, 0, 0},
6109 {108, 0x5c, 0, 4},
6110 {110, 0x5c, 0, 6},
6111 {112, 0x5c, 0, 8},
6112 {116, 0x5d, 0, 0},
6113 {118, 0x5d, 0, 2},
6114 {120, 0x5d, 0, 4},
6115 {124, 0x5d, 0, 8},
6116 {126, 0x5d, 0, 10},
6117 {128, 0x5e, 0, 0},
6118 {132, 0x5e, 0, 4},
6119 {134, 0x5e, 0, 6},
6120 {136, 0x5e, 0, 8},
6121 {140, 0x5f, 0, 0},
6122
6123 /* 802.11 UNII */
6124 {149, 0x5f, 0, 9},
6125 {151, 0x5f, 0, 11},
6126 {153, 0x60, 0, 1},
6127 {157, 0x60, 0, 5},
6128 {159, 0x60, 0, 7},
6129 {161, 0x60, 0, 9},
6130 {165, 0x61, 0, 1},
6131 {167, 0x61, 0, 3},
6132 {169, 0x61, 0, 5},
6133 {171, 0x61, 0, 7},
6134 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006135};
6136
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006137static const struct rf_channel rf_vals_5592_xtal20[] = {
6138 /* Channel, N, K, mod, R */
6139 {1, 482, 4, 10, 3},
6140 {2, 483, 4, 10, 3},
6141 {3, 484, 4, 10, 3},
6142 {4, 485, 4, 10, 3},
6143 {5, 486, 4, 10, 3},
6144 {6, 487, 4, 10, 3},
6145 {7, 488, 4, 10, 3},
6146 {8, 489, 4, 10, 3},
6147 {9, 490, 4, 10, 3},
6148 {10, 491, 4, 10, 3},
6149 {11, 492, 4, 10, 3},
6150 {12, 493, 4, 10, 3},
6151 {13, 494, 4, 10, 3},
6152 {14, 496, 8, 10, 3},
6153 {36, 172, 8, 12, 1},
6154 {38, 173, 0, 12, 1},
6155 {40, 173, 4, 12, 1},
6156 {42, 173, 8, 12, 1},
6157 {44, 174, 0, 12, 1},
6158 {46, 174, 4, 12, 1},
6159 {48, 174, 8, 12, 1},
6160 {50, 175, 0, 12, 1},
6161 {52, 175, 4, 12, 1},
6162 {54, 175, 8, 12, 1},
6163 {56, 176, 0, 12, 1},
6164 {58, 176, 4, 12, 1},
6165 {60, 176, 8, 12, 1},
6166 {62, 177, 0, 12, 1},
6167 {64, 177, 4, 12, 1},
6168 {100, 183, 4, 12, 1},
6169 {102, 183, 8, 12, 1},
6170 {104, 184, 0, 12, 1},
6171 {106, 184, 4, 12, 1},
6172 {108, 184, 8, 12, 1},
6173 {110, 185, 0, 12, 1},
6174 {112, 185, 4, 12, 1},
6175 {114, 185, 8, 12, 1},
6176 {116, 186, 0, 12, 1},
6177 {118, 186, 4, 12, 1},
6178 {120, 186, 8, 12, 1},
6179 {122, 187, 0, 12, 1},
6180 {124, 187, 4, 12, 1},
6181 {126, 187, 8, 12, 1},
6182 {128, 188, 0, 12, 1},
6183 {130, 188, 4, 12, 1},
6184 {132, 188, 8, 12, 1},
6185 {134, 189, 0, 12, 1},
6186 {136, 189, 4, 12, 1},
6187 {138, 189, 8, 12, 1},
6188 {140, 190, 0, 12, 1},
6189 {149, 191, 6, 12, 1},
6190 {151, 191, 10, 12, 1},
6191 {153, 192, 2, 12, 1},
6192 {155, 192, 6, 12, 1},
6193 {157, 192, 10, 12, 1},
6194 {159, 193, 2, 12, 1},
6195 {161, 193, 6, 12, 1},
6196 {165, 194, 2, 12, 1},
6197 {184, 164, 0, 12, 1},
6198 {188, 164, 4, 12, 1},
6199 {192, 165, 8, 12, 1},
6200 {196, 166, 0, 12, 1},
6201};
6202
6203static const struct rf_channel rf_vals_5592_xtal40[] = {
6204 /* Channel, N, K, mod, R */
6205 {1, 241, 2, 10, 3},
6206 {2, 241, 7, 10, 3},
6207 {3, 242, 2, 10, 3},
6208 {4, 242, 7, 10, 3},
6209 {5, 243, 2, 10, 3},
6210 {6, 243, 7, 10, 3},
6211 {7, 244, 2, 10, 3},
6212 {8, 244, 7, 10, 3},
6213 {9, 245, 2, 10, 3},
6214 {10, 245, 7, 10, 3},
6215 {11, 246, 2, 10, 3},
6216 {12, 246, 7, 10, 3},
6217 {13, 247, 2, 10, 3},
6218 {14, 248, 4, 10, 3},
6219 {36, 86, 4, 12, 1},
6220 {38, 86, 6, 12, 1},
6221 {40, 86, 8, 12, 1},
6222 {42, 86, 10, 12, 1},
6223 {44, 87, 0, 12, 1},
6224 {46, 87, 2, 12, 1},
6225 {48, 87, 4, 12, 1},
6226 {50, 87, 6, 12, 1},
6227 {52, 87, 8, 12, 1},
6228 {54, 87, 10, 12, 1},
6229 {56, 88, 0, 12, 1},
6230 {58, 88, 2, 12, 1},
6231 {60, 88, 4, 12, 1},
6232 {62, 88, 6, 12, 1},
6233 {64, 88, 8, 12, 1},
6234 {100, 91, 8, 12, 1},
6235 {102, 91, 10, 12, 1},
6236 {104, 92, 0, 12, 1},
6237 {106, 92, 2, 12, 1},
6238 {108, 92, 4, 12, 1},
6239 {110, 92, 6, 12, 1},
6240 {112, 92, 8, 12, 1},
6241 {114, 92, 10, 12, 1},
6242 {116, 93, 0, 12, 1},
6243 {118, 93, 2, 12, 1},
6244 {120, 93, 4, 12, 1},
6245 {122, 93, 6, 12, 1},
6246 {124, 93, 8, 12, 1},
6247 {126, 93, 10, 12, 1},
6248 {128, 94, 0, 12, 1},
6249 {130, 94, 2, 12, 1},
6250 {132, 94, 4, 12, 1},
6251 {134, 94, 6, 12, 1},
6252 {136, 94, 8, 12, 1},
6253 {138, 94, 10, 12, 1},
6254 {140, 95, 0, 12, 1},
6255 {149, 95, 9, 12, 1},
6256 {151, 95, 11, 12, 1},
6257 {153, 96, 1, 12, 1},
6258 {155, 96, 3, 12, 1},
6259 {157, 96, 5, 12, 1},
6260 {159, 96, 7, 12, 1},
6261 {161, 96, 9, 12, 1},
6262 {165, 97, 1, 12, 1},
6263 {184, 82, 0, 12, 1},
6264 {188, 82, 4, 12, 1},
6265 {192, 82, 8, 12, 1},
6266 {196, 83, 0, 12, 1},
6267};
6268
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006269static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006270{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006271 struct hw_mode_spec *spec = &rt2x00dev->spec;
6272 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02006273 char *default_power1;
6274 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006275 unsigned int i;
6276 u16 eeprom;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006277 u32 reg;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006278
6279 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01006280 * Disable powersaving as default on PCI devices.
6281 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01006282 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01006283 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
6284
6285 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006286 * Initialize all hw fields.
6287 */
6288 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006289 IEEE80211_HW_SIGNAL_DBM |
6290 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02006291 IEEE80211_HW_PS_NULLFUNC_STACK |
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01006292 IEEE80211_HW_AMPDU_AGGREGATION |
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01006293 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01006294
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02006295 /*
6296 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
6297 * unless we are capable of sending the buffered frames out after the
6298 * DTIM transmission using rt2x00lib_beacondone. This will send out
6299 * multicast and broadcast traffic immediately instead of buffering it
6300 * infinitly and thus dropping it after some time.
6301 */
6302 if (!rt2x00_is_usb(rt2x00dev))
6303 rt2x00dev->hw->flags |=
6304 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006305
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006306 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
6307 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006308 rt2800_eeprom_addr(rt2x00dev,
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006309 EEPROM_MAC_ADDR_0));
6310
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006311 /*
6312 * As rt2800 has a global fallback table we cannot specify
6313 * more then one tx rate per frame but since the hw will
6314 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02006315 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006316 * we are going to try. Otherwise mac80211 will truncate our
6317 * reported tx rates and the rc algortihm will end up with
6318 * incorrect data.
6319 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02006320 rt2x00dev->hw->max_rates = 1;
6321 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02006322 rt2x00dev->hw->max_rate_tries = 1;
6323
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006324 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006325
6326 /*
6327 * Initialize hw_mode information.
6328 */
6329 spec->supported_bands = SUPPORT_BAND_2GHZ;
6330 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
6331
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01006332 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02006333 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006334 spec->num_channels = 14;
6335 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02006336 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
6337 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006338 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6339 spec->num_channels = ARRAY_SIZE(rf_vals);
6340 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01006341 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
6342 rt2x00_rf(rt2x00dev, RF2020) ||
6343 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01006344 rt2x00_rf(rt2x00dev, RF3022) ||
Woody Hunga89534e2012-06-13 15:01:16 +08006345 rt2x00_rf(rt2x00dev, RF3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01006346 rt2x00_rf(rt2x00dev, RF3320) ||
Daniel Golle03839952012-09-09 14:24:39 +03006347 rt2x00_rf(rt2x00dev, RF3322) ||
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006348 rt2x00_rf(rt2x00dev, RF5360) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02006349 rt2x00_rf(rt2x00dev, RF5370) ||
John Li2ed71882012-02-17 17:33:06 +08006350 rt2x00_rf(rt2x00dev, RF5372) ||
Zero.Lincff3d1f2012-05-29 16:11:09 +08006351 rt2x00_rf(rt2x00dev, RF5390) ||
6352 rt2x00_rf(rt2x00dev, RF5392)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02006353 spec->num_channels = 14;
6354 spec->channels = rf_vals_3x;
6355 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
6356 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6357 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
6358 spec->channels = rf_vals_3x;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01006359 } else if (rt2x00_rf(rt2x00dev, RF5592)) {
6360 spec->supported_bands |= SUPPORT_BAND_5GHZ;
6361
6362 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
6363 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
6364 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
6365 spec->channels = rf_vals_5592_xtal40;
6366 } else {
6367 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
6368 spec->channels = rf_vals_5592_xtal20;
6369 }
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006370 }
6371
Stanislaw Gruszka53216d62013-03-16 19:19:29 +01006372 if (WARN_ON_ONCE(!spec->channels))
6373 return -ENODEV;
6374
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006375 /*
6376 * Initialize HT information.
6377 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01006378 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01006379 spec->ht.ht_supported = true;
6380 else
6381 spec->ht.ht_supported = false;
6382
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006383 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02006384 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006385 IEEE80211_HT_CAP_GRN_FLD |
6386 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02006387 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02006388
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006389 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02006390 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
6391
Ivo van Doornaa674632010-06-29 21:48:37 +02006392 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006393 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02006394 IEEE80211_HT_CAP_RX_STBC_SHIFT;
6395
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006396 spec->ht.ampdu_factor = 3;
6397 spec->ht.ampdu_density = 4;
6398 spec->ht.mcs.tx_params =
6399 IEEE80211_HT_MCS_TX_DEFINED |
6400 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006401 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006402 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
6403
RA-Jay Hung38c8a562010-12-13 12:31:27 +01006404 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006405 case 3:
6406 spec->ht.mcs.rx_mask[2] = 0xff;
6407 case 2:
6408 spec->ht.mcs.rx_mask[1] = 0xff;
6409 case 1:
6410 spec->ht.mcs.rx_mask[0] = 0xff;
6411 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
6412 break;
6413 }
6414
6415 /*
6416 * Create channel information array
6417 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00006418 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006419 if (!info)
6420 return -ENOMEM;
6421
6422 spec->channels_info = info;
6423
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006424 default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
6425 default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006426
6427 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01006428 info[i].default_power1 = default_power1[i];
6429 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006430 }
6431
6432 if (spec->num_channels > 14) {
Gabor Juhos3e38d3d2013-07-08 11:25:53 +02006433 default_power1 = rt2800_eeprom_addr(rt2x00dev,
6434 EEPROM_TXPOWER_A1);
6435 default_power2 = rt2800_eeprom_addr(rt2x00dev,
6436 EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006437
6438 for (i = 14; i < spec->num_channels; i++) {
Gabor Juhos0a6f3a82013-06-22 13:13:25 +02006439 info[i].default_power1 = default_power1[i - 14];
6440 info[i].default_power2 = default_power2[i - 14];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006441 }
6442 }
6443
John Li2e9c43d2012-02-16 21:40:57 +08006444 switch (rt2x00dev->chip.rf) {
6445 case RF2020:
6446 case RF3020:
6447 case RF3021:
6448 case RF3022:
6449 case RF3320:
6450 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08006451 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006452 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08006453 case RF5370:
6454 case RF5372:
6455 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08006456 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08006457 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
6458 break;
6459 }
6460
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006461 return 0;
6462}
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006463
Gabor Juhoscbafb602013-03-30 14:53:10 +01006464static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
6465{
6466 u32 reg;
6467 u32 rt;
6468 u32 rev;
6469
6470 if (rt2x00_rt(rt2x00dev, RT3290))
6471 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
6472 else
6473 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
6474
6475 rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
6476 rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
6477
6478 switch (rt) {
6479 case RT2860:
6480 case RT2872:
6481 case RT2883:
6482 case RT3070:
6483 case RT3071:
6484 case RT3090:
6485 case RT3290:
6486 case RT3352:
6487 case RT3390:
6488 case RT3572:
6489 case RT5390:
6490 case RT5392:
6491 case RT5592:
6492 break;
6493 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07006494 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
6495 rt, rev);
Gabor Juhoscbafb602013-03-30 14:53:10 +01006496 return -ENODEV;
6497 }
6498
6499 rt2x00_set_rt(rt2x00dev, rt, rev);
6500
6501 return 0;
6502}
6503
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006504int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
6505{
6506 int retval;
6507 u32 reg;
6508
Gabor Juhoscbafb602013-03-30 14:53:10 +01006509 retval = rt2800_probe_rt(rt2x00dev);
6510 if (retval)
6511 return retval;
6512
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006513 /*
6514 * Allocate eeprom data.
6515 */
6516 retval = rt2800_validate_eeprom(rt2x00dev);
6517 if (retval)
6518 return retval;
6519
6520 retval = rt2800_init_eeprom(rt2x00dev);
6521 if (retval)
6522 return retval;
6523
6524 /*
6525 * Enable rfkill polling by setting GPIO direction of the
6526 * rfkill switch GPIO pin correctly.
6527 */
6528 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
6529 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
6530 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
6531
6532 /*
6533 * Initialize hw specifications.
6534 */
6535 retval = rt2800_probe_hw_mode(rt2x00dev);
6536 if (retval)
6537 return retval;
6538
6539 /*
6540 * Set device capabilities.
6541 */
6542 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
6543 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
6544 if (!rt2x00_is_usb(rt2x00dev))
6545 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
6546
6547 /*
6548 * Set device requirements.
6549 */
6550 if (!rt2x00_is_soc(rt2x00dev))
6551 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
6552 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
6553 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
6554 if (!rt2800_hwcrypt_disabled(rt2x00dev))
6555 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
6556 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
6557 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
6558 if (rt2x00_is_usb(rt2x00dev))
6559 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
6560 else {
6561 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
6562 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
6563 }
6564
6565 /*
6566 * Set the rssi offset.
6567 */
6568 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
6569
6570 return 0;
6571}
6572EXPORT_SYMBOL_GPL(rt2800_probe_hw);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006573
6574/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006575 * IEEE80211 stack callback functions.
6576 */
Helmut Schaae7836192010-07-11 12:28:54 +02006577void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
6578 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006579{
6580 struct rt2x00_dev *rt2x00dev = hw->priv;
6581 struct mac_iveiv_entry iveiv_entry;
6582 u32 offset;
6583
6584 offset = MAC_IVEIV_ENTRY(hw_key_idx);
6585 rt2800_register_multiread(rt2x00dev, offset,
6586 &iveiv_entry, sizeof(iveiv_entry));
6587
Julia Lawall855da5e2009-12-13 17:07:45 +01006588 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
6589 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006590}
Helmut Schaae7836192010-07-11 12:28:54 +02006591EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006592
Helmut Schaae7836192010-07-11 12:28:54 +02006593int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006594{
6595 struct rt2x00_dev *rt2x00dev = hw->priv;
6596 u32 reg;
6597 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
6598
6599 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
6600 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
6601 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
6602
6603 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
6604 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
6605 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
6606
6607 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
6608 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
6609 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
6610
6611 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
6612 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
6613 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
6614
6615 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
6616 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
6617 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
6618
6619 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
6620 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
6621 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
6622
6623 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
6624 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
6625 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
6626
6627 return 0;
6628}
Helmut Schaae7836192010-07-11 12:28:54 +02006629EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006630
Eliad Peller8a3a3c82011-10-02 10:15:52 +02006631int rt2800_conf_tx(struct ieee80211_hw *hw,
6632 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02006633 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006634{
6635 struct rt2x00_dev *rt2x00dev = hw->priv;
6636 struct data_queue *queue;
6637 struct rt2x00_field32 field;
6638 int retval;
6639 u32 reg;
6640 u32 offset;
6641
6642 /*
6643 * First pass the configuration through rt2x00lib, that will
6644 * update the queue settings and validate the input. After that
6645 * we are free to update the registers based on the value
6646 * in the queue parameter.
6647 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02006648 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006649 if (retval)
6650 return retval;
6651
6652 /*
6653 * We only need to perform additional register initialization
6654 * for WMM queues/
6655 */
6656 if (queue_idx >= 4)
6657 return 0;
6658
Helmut Schaa11f818e2011-03-03 19:38:55 +01006659 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006660
6661 /* Update WMM TXOP register */
6662 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
6663 field.bit_offset = (queue_idx & 1) * 16;
6664 field.bit_mask = 0xffff << field.bit_offset;
6665
6666 rt2800_register_read(rt2x00dev, offset, &reg);
6667 rt2x00_set_field32(&reg, field, queue->txop);
6668 rt2800_register_write(rt2x00dev, offset, reg);
6669
6670 /* Update WMM registers */
6671 field.bit_offset = queue_idx * 4;
6672 field.bit_mask = 0xf << field.bit_offset;
6673
6674 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
6675 rt2x00_set_field32(&reg, field, queue->aifs);
6676 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
6677
6678 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
6679 rt2x00_set_field32(&reg, field, queue->cw_min);
6680 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
6681
6682 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
6683 rt2x00_set_field32(&reg, field, queue->cw_max);
6684 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
6685
6686 /* Update EDCA registers */
6687 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
6688
6689 rt2800_register_read(rt2x00dev, offset, &reg);
6690 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
6691 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
6692 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
6693 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
6694 rt2800_register_write(rt2x00dev, offset, reg);
6695
6696 return 0;
6697}
Helmut Schaae7836192010-07-11 12:28:54 +02006698EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006699
Eliad Peller37a41b42011-09-21 14:06:11 +03006700u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006701{
6702 struct rt2x00_dev *rt2x00dev = hw->priv;
6703 u64 tsf;
6704 u32 reg;
6705
6706 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
6707 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
6708 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
6709 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
6710
6711 return tsf;
6712}
Helmut Schaae7836192010-07-11 12:28:54 +02006713EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006714
Helmut Schaae7836192010-07-11 12:28:54 +02006715int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6716 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01006717 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
6718 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02006719{
Helmut Schaaaf353232011-09-08 14:38:36 +02006720 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02006721 int ret = 0;
6722
Helmut Schaaaf353232011-09-08 14:38:36 +02006723 /*
6724 * Don't allow aggregation for stations the hardware isn't aware
6725 * of because tx status reports for frames to an unknown station
6726 * always contain wcid=255 and thus we can't distinguish between
6727 * multiple stations which leads to unwanted situations when the
6728 * hw reorders frames due to aggregation.
6729 */
6730 if (sta_priv->wcid < 0)
6731 return 1;
6732
Helmut Schaa1df90802010-06-29 21:38:12 +02006733 switch (action) {
6734 case IEEE80211_AMPDU_RX_START:
6735 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02006736 /*
6737 * The hw itself takes care of setting up BlockAck mechanisms.
6738 * So, we only have to allow mac80211 to nagotiate a BlockAck
6739 * agreement. Once that is done, the hw will BlockAck incoming
6740 * AMPDUs without further setup.
6741 */
Helmut Schaa1df90802010-06-29 21:38:12 +02006742 break;
6743 case IEEE80211_AMPDU_TX_START:
6744 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
6745 break;
Johannes Berg18b559d2012-07-18 13:51:25 +02006746 case IEEE80211_AMPDU_TX_STOP_CONT:
6747 case IEEE80211_AMPDU_TX_STOP_FLUSH:
6748 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
Helmut Schaa1df90802010-06-29 21:38:12 +02006749 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
6750 break;
6751 case IEEE80211_AMPDU_TX_OPERATIONAL:
6752 break;
6753 default:
Joe Perchesec9c4982013-04-19 08:33:40 -07006754 rt2x00_warn((struct rt2x00_dev *)hw->priv,
6755 "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02006756 }
6757
6758 return ret;
6759}
Helmut Schaae7836192010-07-11 12:28:54 +02006760EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02006761
Helmut Schaa977206d2010-12-13 12:31:58 +01006762int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
6763 struct survey_info *survey)
6764{
6765 struct rt2x00_dev *rt2x00dev = hw->priv;
6766 struct ieee80211_conf *conf = &hw->conf;
6767 u32 idle, busy, busy_ext;
6768
6769 if (idx != 0)
6770 return -ENOENT;
6771
Karl Beldan675a0b02013-03-25 16:26:57 +01006772 survey->channel = conf->chandef.chan;
Helmut Schaa977206d2010-12-13 12:31:58 +01006773
6774 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
6775 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
6776 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
6777
6778 if (idle || busy) {
6779 survey->filled = SURVEY_INFO_CHANNEL_TIME |
6780 SURVEY_INFO_CHANNEL_TIME_BUSY |
6781 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
6782
6783 survey->channel_time = (idle + busy) / 1000;
6784 survey->channel_time_busy = busy / 1000;
6785 survey->channel_time_ext_busy = busy_ext / 1000;
6786 }
6787
Helmut Schaa9931df22011-12-22 09:36:29 +01006788 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
6789 survey->filled |= SURVEY_INFO_IN_USE;
6790
Helmut Schaa977206d2010-12-13 12:31:58 +01006791 return 0;
6792
6793}
6794EXPORT_SYMBOL_GPL(rt2800_get_survey);
6795
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02006796MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
6797MODULE_VERSION(DRV_VERSION);
6798MODULE_DESCRIPTION("Ralink RT2800 library");
6799MODULE_LICENSE("GPL");