blob: f20c20a7853d051ab74798092dab5f32b72f2200 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/atomic.h>
31#include <asm/io.h>
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020035#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010037#include <asm/swiotlb.h>
38#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020039#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Joerg Roedel79da0872007-10-24 12:49:49 +020041static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010042static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070043static unsigned long iommu_pages; /* .. and in pages */
44
Ingo Molnar05fccb02008-01-30 13:30:12 +010045static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Ingo Molnar05fccb02008-01-30 13:30:12 +010047/*
48 * If this is disabled the IOMMU will use an optimized flushing strategy
49 * of only flushing when an mapping is reused. With it true the GART is
50 * flushed for every mapping. Problem is that doing the lazy flush seems
51 * to trigger bugs with some popular PCI cards, in particular 3ware (but
52 * has been also also seen with Qlogic at least).
53 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070054int iommu_fullflush = 1;
55
Ingo Molnar05fccb02008-01-30 13:30:12 +010056/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010058/* Guarded by iommu_bitmap_lock: */
59static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Ingo Molnar05fccb02008-01-30 13:30:12 +010061static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#define GPTE_VALID 1
64#define GPTE_COHERENT 2
65#define GPTE_ENCODE(x) \
66 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
67#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
68
Ingo Molnar05fccb02008-01-30 13:30:12 +010069#define to_pages(addr, size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 (round_up(((addr) & ~PAGE_MASK) + (size), PAGE_SIZE) >> PAGE_SHIFT)
71
Ingo Molnar05fccb02008-01-30 13:30:12 +010072#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74#ifdef CONFIG_AGP
75#define AGPEXTERN extern
76#else
77#define AGPEXTERN
78#endif
79
80/* backdoor interface to AGP driver */
81AGPEXTERN int agp_memory_reserved;
82AGPEXTERN __u32 *agp_gatt_table;
83
84static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Ingo Molnar05fccb02008-01-30 13:30:12 +010085static int need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080087static unsigned long alloc_iommu(struct device *dev, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +010088{
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080090 unsigned long boundary_size;
91 unsigned long base_index;
92
93 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
94 PAGE_SIZE) >> PAGE_SHIFT;
95 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
96 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Ingo Molnar05fccb02008-01-30 13:30:12 +010098 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080099 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
100 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (offset == -1) {
102 need_flush = 1;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800103 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
104 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 if (offset != -1) {
107 set_bit_string(iommu_gart_bitmap, offset, size);
108 next_bit = offset+size;
109 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 next_bit = 0;
111 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100112 }
113 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 if (iommu_fullflush)
115 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100116 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100119}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100122{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800126 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100128}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Ingo Molnar05fccb02008-01-30 13:30:12 +0100130/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 * Use global flush state to avoid races with multiple flushers.
132 */
Andi Kleena32073b2006-06-26 13:56:40 +0200133static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100134{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200138 if (need_flush) {
139 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 need_flush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100141 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100143}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#ifdef CONFIG_IOMMU_LEAK
146
Ingo Molnar05fccb02008-01-30 13:30:12 +0100147#define SET_LEAK(x) \
148 do { \
149 if (iommu_leak_tab) \
150 iommu_leak_tab[x] = __builtin_return_address(0);\
151 } while (0)
152
153#define CLEAR_LEAK(x) \
154 do { \
155 if (iommu_leak_tab) \
156 iommu_leak_tab[x] = NULL; \
157 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100160static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200162static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100163
Joerg Roedel79da0872007-10-24 12:49:49 +0200164static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
166 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100167 static int dump;
168
169 if (dump || !iommu_leak_tab)
170 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100172 show_stack(NULL, NULL);
173
174 /* Very crude. dump some from the end of the table too */
175 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
176 iommu_leak_pages);
177 for (i = 0; i < iommu_leak_pages; i += 2) {
178 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Arjan van de Venbc850d62008-01-30 13:33:07 +0100179 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100180 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
181 }
182 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100185# define SET_LEAK(x)
186# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#endif
188
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100189static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100191 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 * Ran out of IOMMU space for this operation. This is very bad.
193 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100194 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 * let the Northbridge deal with it. This will result in garbage
196 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100197 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100199 */
200
201 printk(KERN_ERR
202 "PCI-DMA: Out of IOMMU space for %lu bytes at device %s\n",
203 size, dev->bus_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100205 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
207 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100208 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
209 panic(KERN_ERR
210 "PCI-DMA: Random memory would be DMAed\n");
211 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100213 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
Ingo Molnar05fccb02008-01-30 13:30:12 +0100217static inline int
218need_iommu(struct device *dev, unsigned long addr, size_t size)
219{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 u64 mask = *dev->dma_mask;
Andi Kleen00edefa2007-02-13 13:26:24 +0100221 int high = addr + size > mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int mmu = high;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100223
224 if (force_iommu)
225 mmu = 1;
226
227 return mmu;
228}
229
230static inline int
231nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
232{
233 u64 mask = *dev->dma_mask;
234 int high = addr + size > mask;
235 int mmu = high;
236
237 return mmu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238}
239
240/* Map a single continuous physical area into the IOMMU.
241 * Caller needs to check if the iommu is needed and flush.
242 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100243static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
244 size_t size, int dir)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100245{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 unsigned long npages = to_pages(phys_mem, size);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800247 unsigned long iommu_page = alloc_iommu(dev, npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 if (iommu_page == -1) {
251 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100252 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 if (panic_on_overflow)
254 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100255 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 return bad_dma_address;
257 }
258
259 for (i = 0; i < npages; i++) {
260 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
261 SET_LEAK(iommu_page + i);
262 phys_mem += PAGE_SIZE;
263 }
264 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
265}
266
Ingo Molnar05fccb02008-01-30 13:30:12 +0100267static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200268gart_map_simple(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100269{
Ingo Molnar2be62142008-04-19 19:19:56 +0200270 dma_addr_t map = dma_map_area(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100271
Andi Kleena32073b2006-06-26 13:56:40 +0200272 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100273
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100274 return map;
275}
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100278static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200279gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280{
Ingo Molnar2be62142008-04-19 19:19:56 +0200281 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 if (!dev)
284 dev = &fallback_dev;
285
Ingo Molnar2be62142008-04-19 19:19:56 +0200286 if (!need_iommu(dev, paddr, size))
287 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Ingo Molnar2be62142008-04-19 19:19:56 +0200289 bus = gart_map_simple(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100290
291 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100292}
293
294/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200295 * Free a DMA mapping.
296 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200297static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100298 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200299{
300 unsigned long iommu_page;
301 int npages;
302 int i;
303
304 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
305 dma_addr >= iommu_bus_base + iommu_size)
306 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100307
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200308 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
309 npages = to_pages(dma_addr, size);
310 for (i = 0; i < npages; i++) {
311 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
312 CLEAR_LEAK(iommu_page + i);
313 }
314 free_iommu(iommu_page, npages);
315}
316
317/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100318 * Wrapper for pci_unmap_single working with scatterlists.
319 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100320static void
321gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100322{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200323 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100324 int i;
325
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200326 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100327 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100328 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200329 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100330 }
331}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333/* Fallback for dma_map_sg in case of overflow */
334static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
335 int nents, int dir)
336{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200337 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 int i;
339
340#ifdef CONFIG_IOMMU_DEBUG
341 printk(KERN_DEBUG "dma_map_sg overflow\n");
342#endif
343
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200344 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200345 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100346
347 if (nonforced_iommu(dev, addr, s->length)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100348 addr = dma_map_area(dev, addr, s->length, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100349 if (addr == bad_dma_address) {
350 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100351 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100352 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 sg[0].dma_length = 0;
354 break;
355 }
356 }
357 s->dma_address = addr;
358 s->dma_length = s->length;
359 }
Andi Kleena32073b2006-06-26 13:56:40 +0200360 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return nents;
363}
364
365/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800366static int __dma_map_cont(struct device *dev, struct scatterlist *start,
367 int nelems, struct scatterlist *sout,
368 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800370 unsigned long iommu_start = alloc_iommu(dev, pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100371 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200372 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 int i;
374
375 if (iommu_start == -1)
376 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200377
378 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 unsigned long pages, addr;
380 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100381
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200382 BUG_ON(s != start && s->offset);
383 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 sout->dma_address = iommu_bus_base;
385 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
386 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100387 } else {
388 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
390
391 addr = phys_addr;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100392 pages = to_pages(s->offset, s->length);
393 while (pages--) {
394 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 SET_LEAK(iommu_page);
396 addr += PAGE_SIZE;
397 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800398 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100399 }
400 BUG_ON(iommu_page - iommu_start != pages);
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 return 0;
403}
404
Ingo Molnar05fccb02008-01-30 13:30:12 +0100405static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800406dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
407 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200409 if (!need) {
410 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200411 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200412 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200414 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800415 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418/*
419 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100420 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100422static int
423gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200425 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100426 int need = 0, nextneed, i, out, start;
427 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800428 unsigned int seg_size;
429 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Ingo Molnar05fccb02008-01-30 13:30:12 +0100431 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 return 0;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 if (!dev)
435 dev = &fallback_dev;
436
437 out = 0;
438 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200439 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800440 seg_size = 0;
441 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200442 ps = NULL; /* shut up gcc */
443 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200444 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Ingo Molnar05fccb02008-01-30 13:30:12 +0100446 s->dma_address = addr;
447 BUG_ON(s->length == 0);
448
449 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451 /* Handle the previous not yet processed entries */
452 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100453 /*
454 * Can only merge when the last chunk ends on a
455 * page boundary and the new one doesn't have an
456 * offset.
457 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800459 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200460 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800461 if (dma_map_cont(dev, start_sg, i - start,
462 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 goto error;
464 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800465 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200466 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200468 start = i;
469 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 }
471 }
472
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800473 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 need = nextneed;
475 pages += to_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200476 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800478 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 goto error;
480 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200481 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200482 if (out < nents) {
483 sgmap = sg_next(sgmap);
484 sgmap->dma_length = 0;
485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 return out;
487
488error:
Andi Kleena32073b2006-06-26 13:56:40 +0200489 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200490 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100491
Kevin VanMarena1002a42006-02-03 21:51:32 +0100492 /* When it was forced or merged try again in a dumb way */
493 if (force_iommu || iommu_merge) {
494 out = dma_map_sg_nonforce(dev, sg, nents, dir);
495 if (out > 0)
496 return out;
497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 if (panic_on_overflow)
499 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100500
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100501 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200502 for_each_sg(sg, s, nents, i)
503 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100505}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100507static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100510{
511 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Ingo Molnar05fccb02008-01-30 13:30:12 +0100513 if (!iommu_size) {
514 iommu_size = aper_size;
515 if (!no_agp)
516 iommu_size /= 2;
517 }
518
519 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100520 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Ingo Molnar05fccb02008-01-30 13:30:12 +0100522 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100524 "PCI-DMA: Warning: Small IOMMU %luMB."
525 " Consider increasing the AGP aperture in BIOS\n",
526 iommu_size >> 20);
527 }
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100530}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Ingo Molnar05fccb02008-01-30 13:30:12 +0100532static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
533{
534 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200537 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
538 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Ingo Molnar05fccb02008-01-30 13:30:12 +0100541 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 aper_base <<= 25;
543
Ingo Molnar05fccb02008-01-30 13:30:12 +0100544 aper_size = (32 * 1024 * 1024) << aper_order;
545 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 aper_base = 0;
547
548 *size = aper_size;
549 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100550}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200552static void enable_gart_translations(void)
553{
554 int i;
555
556 for (i = 0; i < num_k8_northbridges; i++) {
557 struct pci_dev *dev = k8_northbridges[i];
558
559 enable_gart_translation(dev, __pa(agp_gatt_table));
560 }
561}
562
563/*
564 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
565 * resume in the same way as they are handled in gart_iommu_hole_init().
566 */
567static bool fix_up_north_bridges;
568static u32 aperture_order;
569static u32 aperture_alloc;
570
571void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
572{
573 fix_up_north_bridges = true;
574 aperture_order = aper_order;
575 aperture_alloc = aper_alloc;
576}
577
Pavel Machekcd763742008-05-29 00:30:21 -0700578static int gart_resume(struct sys_device *dev)
579{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200580 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
581
582 if (fix_up_north_bridges) {
583 int i;
584
585 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
586
587 for (i = 0; i < num_k8_northbridges; i++) {
588 struct pci_dev *dev = k8_northbridges[i];
589
590 /*
591 * Don't enable translations just yet. That is the next
592 * step. Restore the pre-suspend aperture settings.
593 */
594 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
595 aperture_order << 1);
596 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
597 aperture_alloc >> 25);
598 }
599 }
600
601 enable_gart_translations();
602
Pavel Machekcd763742008-05-29 00:30:21 -0700603 return 0;
604}
605
606static int gart_suspend(struct sys_device *dev, pm_message_t state)
607{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200608 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700609}
610
611static struct sysdev_class gart_sysdev_class = {
612 .name = "gart",
613 .suspend = gart_suspend,
614 .resume = gart_resume,
615
616};
617
618static struct sys_device device_gart = {
619 .id = 0,
620 .cls = &gart_sysdev_class,
621};
622
Ingo Molnar05fccb02008-01-30 13:30:12 +0100623/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100625 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 */
627static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100628{
629 unsigned aper_size, gatt_size, new_aper_size;
630 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 struct pci_dev *dev;
632 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700633 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
636 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200637 dev = NULL;
638 for (i = 0; i < num_k8_northbridges; i++) {
639 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100640 new_aper_base = read_aperture(dev, &new_aper_size);
641 if (!new_aper_base)
642 goto nommu;
643
644 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 aper_size = new_aper_size;
646 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100647 }
648 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 goto nommu;
650 }
651 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100652 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100654 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Ingo Molnar05fccb02008-01-30 13:30:12 +0100656 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
657 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
658 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200659 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100660 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200661 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200662
Ingo Molnar05fccb02008-01-30 13:30:12 +0100663 memset(gatt, 0, gatt_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200665
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200666 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700667
668 error = sysdev_class_register(&gart_sysdev_class);
669 if (!error)
670 error = sysdev_register(&device_gart);
671 if (error)
672 panic("Could not register gart_sysdev -- would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200673
Andi Kleena32073b2006-06-26 13:56:40 +0200674 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100675
676 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
677 aper_base, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 return 0;
679
680 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100681 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200682 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
683 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100684 return -1;
685}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
687extern int agp_amd64_init(void);
688
Stephen Hemmingere6584502007-05-02 19:27:06 +0200689static const struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100690 .mapping_error = NULL,
691 .map_single = gart_map_single,
692 .map_simple = gart_map_simple,
693 .unmap_single = gart_unmap_single,
694 .sync_single_for_cpu = NULL,
695 .sync_single_for_device = NULL,
696 .sync_single_range_for_cpu = NULL,
697 .sync_single_range_for_device = NULL,
698 .sync_sg_for_cpu = NULL,
699 .sync_sg_for_device = NULL,
700 .map_sg = gart_map_sg,
701 .unmap_sg = gart_unmap_sg,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100702};
703
Yinghai Lubc2cea62007-07-21 17:11:28 +0200704void gart_iommu_shutdown(void)
705{
706 struct pci_dev *dev;
707 int i;
708
709 if (no_agp && (dma_ops != &gart_dma_ops))
710 return;
711
Ingo Molnar05fccb02008-01-30 13:30:12 +0100712 for (i = 0; i < num_k8_northbridges; i++) {
713 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200714
Ingo Molnar05fccb02008-01-30 13:30:12 +0100715 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200716 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200717
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200718 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200719
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200720 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100721 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200722}
723
Jon Mason0dc243a2006-06-26 13:58:11 +0200724void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100725{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 unsigned long iommu_start;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100728 unsigned long aper_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 unsigned long scratch;
730 long i;
731
Andi Kleena32073b2006-06-26 13:56:40 +0200732 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
733 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200734 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200735 }
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100738 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739#else
740 /* Makefile puts PCI initialization via subsys_initcall first. */
741 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100742 no_agp = no_agp ||
743 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100745#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Jon Mason60b08c62006-02-26 04:18:22 +0100747 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200748 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100749
Jon Mason8d4f6b92006-06-26 13:58:05 +0200750 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200751 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200752 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 if (no_iommu ||
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100755 (!force_iommu && end_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200756 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 (no_agp && init_k8_gatt(&info) < 0)) {
Jon Mason5b7b6442006-02-03 21:51:59 +0100758 if (end_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200759 printk(KERN_WARNING "More than 4GB of memory "
760 "but GART IOMMU not available.\n"
761 KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100762 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200763 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 }
765
Jon Mason5b7b6442006-02-03 21:51:59 +0100766 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100767 aper_size = info.aper_size * 1024 * 1024;
768 iommu_size = check_iommu_size(info.aper_base, aper_size);
769 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Ingo Molnar05fccb02008-01-30 13:30:12 +0100771 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
772 get_order(iommu_pages/8));
773 if (!iommu_gart_bitmap)
774 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 memset(iommu_gart_bitmap, 0, iommu_pages/8);
776
777#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100778 if (leak_trace) {
779 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 get_order(iommu_pages*sizeof(void *)));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100781 if (iommu_leak_tab)
782 memset(iommu_leak_tab, 0, iommu_pages * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100784 printk(KERN_DEBUG
785 "PCI-DMA: Cannot allocate leak trace area\n");
786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787#endif
788
Ingo Molnar05fccb02008-01-30 13:30:12 +0100789 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100791 * Reserve some invalid pages at the beginning of the GART.
792 */
793 set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Ingo Molnar05fccb02008-01-30 13:30:12 +0100795 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 printk(KERN_INFO
797 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100798 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Ingo Molnar05fccb02008-01-30 13:30:12 +0100800 iommu_start = aper_size - iommu_size;
801 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 bad_dma_address = iommu_bus_base;
803 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
804
Ingo Molnar05fccb02008-01-30 13:30:12 +0100805 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 * Unmap the IOMMU part of the GART. The alias of the page is
807 * always mapped with cache enabled and there is no full cache
808 * coherency across the GART remapping. The unmapping avoids
809 * automatic prefetches from the CPU allocating cache lines in
810 * there. All CPU accesses are done via the direct mapping to
811 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100812 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100814 set_memory_np((unsigned long)__va(iommu_bus_base),
815 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100816 /*
817 * Tricky. The GART table remaps the physical memory range,
818 * so the CPU wont notice potential aliases and if the memory
819 * is remapped to UC later on, we might surprise the PCI devices
820 * with a stray writeout of a cacheline. So play it sure and
821 * do an explicit, full-scale wbinvd() _after_ having marked all
822 * the pages as Not-Present:
823 */
824 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Ingo Molnar05fccb02008-01-30 13:30:12 +0100826 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200827 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100828 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200830 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100832 scratch = get_zeroed_page(GFP_KERNEL);
833 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 panic("Cannot allocate iommu scratch page");
835 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100836 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 iommu_gatt_base[i] = gart_unmapped_entry;
838
Andi Kleena32073b2006-06-26 13:56:40 +0200839 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100840 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100841}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Sam Ravnborg43999d92007-03-16 21:07:36 +0100843void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100844{
845 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100848 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100849 leak_trace = 1;
850 p += 4;
851 if (*p == '=') ++p;
852 if (isdigit(*p) && get_option(&p, &arg))
853 iommu_leak_pages = arg;
854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100856 if (isdigit(*p) && get_option(&p, &arg))
857 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100858 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100859 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100860 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100861 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100862 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100863 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100864 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100865 fix_aperture = 0;
866 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100867 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200868 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100869 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200870 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100871 if (!strncmp(p, "memaper", 7)) {
872 fallback_aper_force = 1;
873 p += 7;
874 if (*p == '=') {
875 ++p;
876 if (get_option(&p, &arg))
877 fallback_aper_order = arg;
878 }
879 }
880}