blob: 2c07aebbb6f2e790c6b730946fb62609c9f85d3c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Yinghai Lufb209bd2011-12-21 17:45:17 -0800149int x2apic_preenabled;
150static int x2apic_disabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700151static __init int setup_nox2apic(char *str)
152{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700153 if (x2apic_enabled()) {
154 pr_warning("Bios already enabled x2apic, "
155 "can't enforce nox2apic");
156 return 0;
157 }
158
Yinghai Lu49899ea2008-08-24 02:01:47 -0700159 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
160 return 0;
161}
162early_param("nox2apic", setup_nox2apic);
163#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Yinghai Lub3c51172008-08-24 02:01:46 -0700165unsigned long mp_lapic_addr;
166int disable_apic;
167/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100168static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100169/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700170int local_apic_timer_c2_ok;
171EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
172
Yinghai Luefa25592008-08-19 20:50:36 -0700173int first_system_vector = 0xfe;
174
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100175/*
176 * Debug level, exported for io_apic.c
177 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100178unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100179
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700180int pic_mode;
181
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400182/* Have we found an MP table */
183int smp_found_config;
184
Aaron Durbin39928722006-12-07 02:14:01 +0100185static struct resource lapic_resource = {
186 .name = "Local APIC",
187 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
188};
189
Jacob Pan1ade93e2011-11-10 13:42:40 +0000190unsigned int lapic_timer_frequency = 0;
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200191
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100192static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200193
Andi Kleend3432892008-01-30 13:33:17 +0100194static unsigned long apic_phys;
195
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100196/*
197 * Get the LAPIC version
198 */
199static inline int lapic_get_version(void)
200{
201 return GET_APIC_VERSION(apic_read(APIC_LVR));
202}
203
204/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400205 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100206 */
207static inline int lapic_is_integrated(void)
208{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400209#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100210 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400211#else
212 return APIC_INTEGRATED(lapic_get_version());
213#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100214}
215
216/*
217 * Check, whether this is a modern or a first generation APIC
218 */
219static int modern_apic(void)
220{
221 /* AMD systems use old APIC versions, so check the CPU */
222 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
223 boot_cpu_data.x86 >= 0xf)
224 return 1;
225 return lapic_get_version() >= 0x14;
226}
227
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400228/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400229 * right after this call apic become NOOP driven
230 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400231 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100232static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400233{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400234 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400235 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400236}
237
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800238void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100239{
240 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
241 cpu_relax();
242}
243
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800244u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100245{
246 u32 send_status;
247 int timeout;
248
249 timeout = 0;
250 do {
251 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
252 if (!send_status)
253 break;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900254 inc_irq_stat(icr_read_retry_count);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100255 udelay(100);
256 } while (timeout++ < 1000);
257
258 return send_status;
259}
260
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800261void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700262{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200263 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700264 apic_write(APIC_ICR, low);
265}
266
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800267u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700268{
269 u32 icr1, icr2;
270
271 icr2 = apic_read(APIC_ICR2);
272 icr1 = apic_read(APIC_ICR);
273
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400274 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700275}
276
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700277#ifdef CONFIG_X86_32
278/**
279 * get_physical_broadcast - Get number of physical broadcast IDs
280 */
281int get_physical_broadcast(void)
282{
283 return modern_apic() ? 0xff : 0xf;
284}
285#endif
286
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100287/**
288 * lapic_get_maxlvt - get the maximum number of local vector table entries
289 */
290int lapic_get_maxlvt(void)
291{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200292 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100293
294 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200295 /*
296 * - we always have APIC integrated on 64bit mode
297 * - 82489DXs do not report # of LVT entries
298 */
299 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100300}
301
302/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400303 * Local APIC timer
304 */
305
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400306/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400307#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200308
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100309/*
310 * This function sets up the local APIC timer, with a timeout of
311 * 'clocks' APIC bus clock. During calibration we actually call
312 * this function twice on the boot CPU, once with a bogus timeout
313 * value, second time for real. The other (noncalibrating) CPUs
314 * call this function only once, with the real, calibrated value.
315 *
316 * We do reads before writes even if unnecessary, to get around the
317 * P5 APIC double write bug.
318 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
320{
321 unsigned int lvtt_value, tmp_value;
322
323 lvtt_value = LOCAL_TIMER_VECTOR;
324 if (!oneshot)
325 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200326 if (!lapic_is_integrated())
327 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
328
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100329 if (!irqen)
330 lvtt_value |= APIC_LVT_MASKED;
331
332 apic_write(APIC_LVTT, lvtt_value);
333
334 /*
335 * Divide PICLK by 16
336 */
337 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400338 apic_write(APIC_TDCR,
339 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
340 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100341
342 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200343 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100344}
345
346/*
Robert Richtera68c4392010-10-06 12:27:53 +0200347 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100348 *
Robert Richtera68c4392010-10-06 12:27:53 +0200349 * Software should use the LVT offsets the BIOS provides. The offsets
350 * are determined by the subsystems using it like those for MCE
351 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
352 * are supported. Beginning with family 10h at least 4 offsets are
353 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200354 *
Robert Richtera68c4392010-10-06 12:27:53 +0200355 * Since the offsets must be consistent for all cores, we keep track
356 * of the LVT offsets in software and reserve the offset for the same
357 * vector also to be used on other cores. An offset is freed by
358 * setting the entry to APIC_EILVT_MASKED.
359 *
360 * If the BIOS is right, there should be no conflicts. Otherwise a
361 * "[Firmware Bug]: ..." error message is generated. However, if
362 * software does not properly determines the offsets, it is not
363 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100364 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100365
Robert Richtera68c4392010-10-06 12:27:53 +0200366static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100367
Robert Richtera68c4392010-10-06 12:27:53 +0200368static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
369{
370 return (old & APIC_EILVT_MASKED)
371 || (new == APIC_EILVT_MASKED)
372 || ((new & ~APIC_EILVT_MASKED) == old);
373}
374
375static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
376{
377 unsigned int rsvd; /* 0: uninitialized */
378
379 if (offset >= APIC_EILVT_NR_MAX)
380 return ~0;
381
382 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
383 do {
384 if (rsvd &&
385 !eilvt_entry_is_changeable(rsvd, new))
386 /* may not change if vectors are different */
387 return rsvd;
388 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
389 } while (rsvd != new);
390
391 return new;
392}
393
394/*
395 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200396 * enables the vector. See also the BKDGs. Must be called with
397 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200398 */
399
Robert Richter27afdf22010-10-06 12:27:54 +0200400int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200401{
402 unsigned long reg = APIC_EILVTn(offset);
403 unsigned int new, old, reserved;
404
405 new = (mask << 16) | (msg_type << 8) | vector;
406 old = apic_read(reg);
407 reserved = reserve_eilvt_offset(offset, new);
408
409 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200410 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
411 "vector 0x%x, but the register is already in use for "
412 "vector 0x%x on another cpu\n",
413 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200414 return -EINVAL;
415 }
416
417 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200418 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
419 "vector 0x%x, but the register is already in use for "
420 "vector 0x%x on this cpu\n",
421 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200422 return -EBUSY;
423 }
424
425 apic_write(reg, new);
426
427 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100428}
Robert Richter27afdf22010-10-06 12:27:54 +0200429EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100430
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100431/*
432 * Program the next event, relative to now
433 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200434static int lapic_next_event(unsigned long delta,
435 struct clock_event_device *evt)
436{
437 apic_write(APIC_TMICT, delta);
438 return 0;
439}
440
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100441/*
442 * Setup the lapic timer in periodic or oneshot mode
443 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200444static void lapic_timer_setup(enum clock_event_mode mode,
445 struct clock_event_device *evt)
446{
447 unsigned long flags;
448 unsigned int v;
449
450 /* Lapic used as dummy for broadcast ? */
451 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
452 return;
453
454 local_irq_save(flags);
455
456 switch (mode) {
457 case CLOCK_EVT_MODE_PERIODIC:
458 case CLOCK_EVT_MODE_ONESHOT:
Jacob Pan1ade93e2011-11-10 13:42:40 +0000459 __setup_APIC_LVTT(lapic_timer_frequency,
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200460 mode != CLOCK_EVT_MODE_PERIODIC, 1);
461 break;
462 case CLOCK_EVT_MODE_UNUSED:
463 case CLOCK_EVT_MODE_SHUTDOWN:
464 v = apic_read(APIC_LVTT);
465 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
466 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100467 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200468 break;
469 case CLOCK_EVT_MODE_RESUME:
470 /* Nothing to do here */
471 break;
472 }
473
474 local_irq_restore(flags);
475}
476
477/*
478 * Local APIC timer broadcast function
479 */
Mike Travis96289372008-12-31 18:08:46 -0800480static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200481{
482#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100483 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200484#endif
485}
486
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100487
488/*
489 * The local apic timer can be used for any function which is CPU local.
490 */
491static struct clock_event_device lapic_clockevent = {
492 .name = "lapic",
493 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
494 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
495 .shift = 32,
496 .set_mode = lapic_timer_setup,
497 .set_next_event = lapic_next_event,
498 .broadcast = lapic_timer_broadcast,
499 .rating = 100,
500 .irq = -1,
501};
502static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
503
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100504/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200505 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100506 * of the boot CPU and register the clock event in the framework.
507 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700508static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200509{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100510 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
511
Christoph Lameter349c0042011-03-12 12:50:10 +0100512 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700513 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
514 /* Make LAPIC timer preferrable over percpu HPET */
515 lapic_clockevent.rating = 150;
516 }
517
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100518 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030519 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100520
521 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200522}
523
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700524/*
525 * In this functions we calibrate APIC bus clocks to the external timer.
526 *
527 * We want to do the calibration only once since we want to have local timer
528 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
529 * frequency.
530 *
531 * This was previously done by reading the PIT/HPET and waiting for a wrap
532 * around to find out, that a tick has elapsed. I have a box, where the PIT
533 * readout is broken, so it never gets out of the wait loop again. This was
534 * also reported by others.
535 *
536 * Monitoring the jiffies value is inaccurate and the clockevents
537 * infrastructure allows us to do a simple substitution of the interrupt
538 * handler.
539 *
540 * The calibration routine also uses the pm_timer when possible, as the PIT
541 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
542 * back to normal later in the boot process).
543 */
544
545#define LAPIC_CAL_LOOPS (HZ/10)
546
547static __initdata int lapic_cal_loops = -1;
548static __initdata long lapic_cal_t1, lapic_cal_t2;
549static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
550static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
551static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
552
553/*
554 * Temporary interrupt handler.
555 */
556static void __init lapic_cal_handler(struct clock_event_device *dev)
557{
558 unsigned long long tsc = 0;
559 long tapic = apic_read(APIC_TMCCT);
560 unsigned long pm = acpi_pm_read_early();
561
562 if (cpu_has_tsc)
563 rdtscll(tsc);
564
565 switch (lapic_cal_loops++) {
566 case 0:
567 lapic_cal_t1 = tapic;
568 lapic_cal_tsc1 = tsc;
569 lapic_cal_pm1 = pm;
570 lapic_cal_j1 = jiffies;
571 break;
572
573 case LAPIC_CAL_LOOPS:
574 lapic_cal_t2 = tapic;
575 lapic_cal_tsc2 = tsc;
576 if (pm < lapic_cal_pm1)
577 pm += ACPI_PM_OVRRUN;
578 lapic_cal_pm2 = pm;
579 lapic_cal_j2 = jiffies;
580 break;
581 }
582}
583
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900584static int __init
585calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400586{
587 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
588 const long pm_thresh = pm_100ms / 100;
589 unsigned long mult;
590 u64 res;
591
592#ifndef CONFIG_X86_PM_TIMER
593 return -1;
594#endif
595
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900596 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400597
598 /* Check, if the PM timer is available */
599 if (!deltapm)
600 return -1;
601
602 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
603
604 if (deltapm > (pm_100ms - pm_thresh) &&
605 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900606 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900607 return 0;
608 }
609
610 res = (((u64)deltapm) * mult) >> 22;
611 do_div(res, 1000000);
612 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900613 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900614
615 /* Correct the lapic counter value */
616 res = (((u64)(*delta)) * pm_100ms);
617 do_div(res, deltapm);
618 pr_info("APIC delta adjusted to PM-Timer: "
619 "%lu (%ld)\n", (unsigned long)res, *delta);
620 *delta = (long)res;
621
622 /* Correct the tsc counter value */
623 if (cpu_has_tsc) {
624 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400625 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900626 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100627 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900628 (unsigned long)res, *deltatsc);
629 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400630 }
631
632 return 0;
633}
634
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700635static int __init calibrate_APIC_clock(void)
636{
637 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700638 void (*real_handler)(struct clock_event_device *dev);
639 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900640 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700641 int pm_referenced = 0;
642
Jacob Pan1ade93e2011-11-10 13:42:40 +0000643 /**
644 * check if lapic timer has already been calibrated by platform
645 * specific routine, such as tsc calibration code. if so, we just fill
646 * in the clockevent structure and return.
647 */
648
649 if (lapic_timer_frequency) {
650 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
651 lapic_timer_frequency);
652 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
653 TICK_NSEC, lapic_clockevent.shift);
654 lapic_clockevent.max_delta_ns =
655 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
656 lapic_clockevent.min_delta_ns =
657 clockevent_delta2ns(0xF, &lapic_clockevent);
658 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
659 return 0;
660 }
661
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700662 local_irq_disable();
663
664 /* Replace the global interrupt handler */
665 real_handler = global_clock_event->event_handler;
666 global_clock_event->event_handler = lapic_cal_handler;
667
668 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400669 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700670 * can underflow in the 100ms detection time frame
671 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400672 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700673
674 /* Let the interrupts run */
675 local_irq_enable();
676
677 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
678 cpu_relax();
679
680 local_irq_disable();
681
682 /* Restore the real event handler */
683 global_clock_event->event_handler = real_handler;
684
685 /* Build delta t1-t2 as apic timer counts down */
686 delta = lapic_cal_t1 - lapic_cal_t2;
687 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
688
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900689 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
690
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400691 /* we trust the PM based calibration if possible */
692 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900693 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700694
695 /* Calculate the scaled math multiplication factor */
696 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
697 lapic_clockevent.shift);
698 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100699 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700700 lapic_clockevent.min_delta_ns =
701 clockevent_delta2ns(0xF, &lapic_clockevent);
702
Jacob Pan1ade93e2011-11-10 13:42:40 +0000703 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700704
705 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100706 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700707 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000708 lapic_timer_frequency);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700709
710 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700711 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
712 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900713 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
714 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700715 }
716
717 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
718 "%u.%04u MHz.\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000719 lapic_timer_frequency / (1000000 / HZ),
720 lapic_timer_frequency % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700721
722 /*
723 * Do a sanity check on the APIC calibration result
724 */
Jacob Pan1ade93e2011-11-10 13:42:40 +0000725 if (lapic_timer_frequency < (1000000 / HZ)) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700726 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100727 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700728 return -1;
729 }
730
731 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
732
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400733 /*
734 * PM timer calibration failed or not turned on
735 * so lets try APIC timer based calibration
736 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700737 if (!pm_referenced) {
738 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
739
740 /*
741 * Setup the apic timer manually
742 */
743 levt->event_handler = lapic_cal_handler;
744 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
745 lapic_cal_loops = -1;
746
747 /* Let the interrupts run */
748 local_irq_enable();
749
750 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
751 cpu_relax();
752
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700753 /* Stop the lapic timer */
754 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
755
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700756 /* Jiffies delta */
757 deltaj = lapic_cal_j2 - lapic_cal_j1;
758 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
759
760 /* Check, if the jiffies result is consistent */
761 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
762 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
763 else
764 levt->features |= CLOCK_EVT_FEAT_DUMMY;
765 } else
766 local_irq_enable();
767
768 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530769 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700770 return -1;
771 }
772
773 return 0;
774}
775
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100776/*
777 * Setup the boot APIC
778 *
779 * Calibrate and verify the result.
780 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100781void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100783 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400784 * The local apic timer can be disabled via the kernel
785 * commandline or from the CPU detection code. Register the lapic
786 * timer as a dummy clock event source on SMP systems, so the
787 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100788 */
789 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100790 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100791 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100792 if (num_possible_cpus() > 1) {
793 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100794 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100795 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100796 return;
797 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200798
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400799 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
800 "calibrating APIC timer ...\n");
801
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400802 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100803 /* No broadcast on UP ! */
804 if (num_possible_cpus() > 1)
805 setup_APIC_timer();
806 return;
807 }
808
809 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100810 * If nmi_watchdog is set to IO_APIC, we need the
811 * PIT/HPET going. Otherwise register lapic as a dummy
812 * device.
813 */
Don Zickus072b1982010-11-12 11:22:24 -0500814 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100815
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400816 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100817 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818}
819
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100820void __cpuinit setup_secondary_APIC_clock(void)
821{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100822 setup_APIC_timer();
823}
824
825/*
826 * The guts of the apic timer interrupt
827 */
828static void local_apic_timer_interrupt(void)
829{
830 int cpu = smp_processor_id();
831 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
832
833 /*
834 * Normally we should not be here till LAPIC has been initialized but
835 * in some cases like kdump, its possible that there is a pending LAPIC
836 * timer interrupt from previous kernel's context and is delivered in
837 * new kernel the moment interrupts are enabled.
838 *
839 * Interrupts are enabled early and LAPIC is setup much later, hence
840 * its possible that when we get here evt->event_handler is NULL.
841 * Check for event_handler being NULL and discard the interrupt as
842 * spurious.
843 */
844 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100845 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100846 /* Switch it off */
847 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
848 return;
849 }
850
851 /*
852 * the NMI deadlock-detector uses this.
853 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800854 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100855
856 evt->event_handler(evt);
857}
858
859/*
860 * Local APIC timer interrupt. This is the most natural way for doing
861 * local interrupts, but local timer interrupts can be emulated by
862 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
863 *
864 * [ if a single-CPU system runs an SMP kernel then we call the local
865 * interrupt as well. Thus we cannot inline the local irq ... ]
866 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100867void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100868{
869 struct pt_regs *old_regs = set_irq_regs(regs);
870
871 /*
872 * NOTE! We'd better ACK the irq immediately,
873 * because timer handling can be slow.
874 */
875 ack_APIC_irq();
876 /*
877 * update_process_times() expects us to have done irq_enter().
878 * Besides, if we don't timer interrupts ignore the global
879 * interrupt lock, which is the WrongThing (tm) to do.
880 */
881 exit_idle();
882 irq_enter();
883 local_apic_timer_interrupt();
884 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400885
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100886 set_irq_regs(old_regs);
887}
888
889int setup_profiling_timer(unsigned int multiplier)
890{
891 return -EINVAL;
892}
893
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100894/*
895 * Local APIC start and shutdown
896 */
897
898/**
899 * clear_local_APIC - shutdown the local APIC
900 *
901 * This is called, when a CPU is disabled and before rebooting, so the state of
902 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
903 * leftovers during boot.
904 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905void clear_local_APIC(void)
906{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400907 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100908 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Andi Kleend3432892008-01-30 13:33:17 +0100910 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700911 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100912 return;
913
914 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200916 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 * if the vector is zero. Mask LVTERR first to prevent this.
918 */
919 if (maxlvt >= 3) {
920 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100921 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 }
923 /*
924 * Careful: we have to set masks only first to deassert
925 * any level-triggered sources.
926 */
927 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100928 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100930 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100932 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 if (maxlvt >= 4) {
934 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100935 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 }
937
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400938 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200939#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400940 if (maxlvt >= 5) {
941 v = apic_read(APIC_LVTTHMR);
942 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
943 }
944#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100945#ifdef CONFIG_X86_MCE_INTEL
946 if (maxlvt >= 6) {
947 v = apic_read(APIC_LVTCMCI);
948 if (!(v & APIC_LVT_MASKED))
949 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
950 }
951#endif
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 /*
954 * Clean APIC state for other OSs:
955 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100956 apic_write(APIC_LVTT, APIC_LVT_MASKED);
957 apic_write(APIC_LVT0, APIC_LVT_MASKED);
958 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100960 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100962 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400963
964 /* Integrated APIC (!82489DX) ? */
965 if (lapic_is_integrated()) {
966 if (maxlvt > 3)
967 /* Clear ESR due to Pentium errata 3AP and 11AP */
968 apic_write(APIC_ESR, 0);
969 apic_read(APIC_ESR);
970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971}
972
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100973/**
974 * disable_local_APIC - clear and disable the local APIC
975 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976void disable_local_APIC(void)
977{
978 unsigned int value;
979
Jan Beulich4a13ad02009-01-14 12:28:51 +0000980 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700981 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000982 return;
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 clear_local_APIC();
985
986 /*
987 * Disable APIC (implies clearing of registers
988 * for 82489DX!).
989 */
990 value = apic_read(APIC_SPIV);
991 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100992 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400993
994#ifdef CONFIG_X86_32
995 /*
996 * When LAPIC was disabled by the BIOS and enabled by the kernel,
997 * restore the disabled state.
998 */
999 if (enabled_via_apicbase) {
1000 unsigned int l, h;
1001
1002 rdmsr(MSR_IA32_APICBASE, l, h);
1003 l &= ~MSR_IA32_APICBASE_ENABLE;
1004 wrmsr(MSR_IA32_APICBASE, l, h);
1005 }
1006#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007}
1008
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001009/*
1010 * If Linux enabled the LAPIC against the BIOS default disable it down before
1011 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1012 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1013 * for the case where Linux didn't enable the LAPIC.
1014 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001015void lapic_shutdown(void)
1016{
1017 unsigned long flags;
1018
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001019 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001020 return;
1021
1022 local_irq_save(flags);
1023
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001024#ifdef CONFIG_X86_32
1025 if (!enabled_via_apicbase)
1026 clear_local_APIC();
1027 else
1028#endif
1029 disable_local_APIC();
1030
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001031
1032 local_irq_restore(flags);
1033}
1034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035/*
1036 * This is to verify that we're looking at a real local APIC.
1037 * Check these against your board if the CPUs aren't getting
1038 * started for no apparent reason.
1039 */
1040int __init verify_local_APIC(void)
1041{
1042 unsigned int reg0, reg1;
1043
1044 /*
1045 * The version register is read-only in a real APIC.
1046 */
1047 reg0 = apic_read(APIC_LVR);
1048 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1049 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1050 reg1 = apic_read(APIC_LVR);
1051 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1052
1053 /*
1054 * The two version reads above should print the same
1055 * numbers. If the second one is different, then we
1056 * poke at a non-APIC.
1057 */
1058 if (reg1 != reg0)
1059 return 0;
1060
1061 /*
1062 * Check if the version looks reasonably.
1063 */
1064 reg1 = GET_APIC_VERSION(reg0);
1065 if (reg1 == 0x00 || reg1 == 0xff)
1066 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001067 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 if (reg1 < 0x02 || reg1 == 0xff)
1069 return 0;
1070
1071 /*
1072 * The ID register is read/write in a real APIC.
1073 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001074 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001076 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001077 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1079 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001080 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 return 0;
1082
1083 /*
1084 * The next two are just to see if we have sane values.
1085 * They're only really relevant if we're in Virtual Wire
1086 * compatibility mode, but most boxes are anymore.
1087 */
1088 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001089 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 reg1 = apic_read(APIC_LVT1);
1091 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1092
1093 return 1;
1094}
1095
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001096/**
1097 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1098 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099void __init sync_Arb_IDs(void)
1100{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001101 /*
1102 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1103 * needed on AMD.
1104 */
1105 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return;
1107
1108 /*
1109 * Wait for idle.
1110 */
1111 apic_wait_icr_idle();
1112
1113 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001114 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1115 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118/*
1119 * An initial setup of the virtual wire mode.
1120 */
1121void __init init_bsp_APIC(void)
1122{
Andi Kleen11a8e772006-01-11 22:46:51 +01001123 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125 /*
1126 * Don't do the setup now if we have a SMP BIOS as the
1127 * through-I/O-APIC virtual wire mode might be active.
1128 */
1129 if (smp_found_config || !cpu_has_apic)
1130 return;
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 /*
1133 * Do not trust the local APIC being empty at bootup.
1134 */
1135 clear_local_APIC();
1136
1137 /*
1138 * Enable APIC.
1139 */
1140 value = apic_read(APIC_SPIV);
1141 value &= ~APIC_VECTOR_MASK;
1142 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001143
1144#ifdef CONFIG_X86_32
1145 /* This bit is reserved on P4/Xeon and should be cleared */
1146 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1147 (boot_cpu_data.x86 == 15))
1148 value &= ~APIC_SPIV_FOCUS_DISABLED;
1149 else
1150#endif
1151 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001153 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
1155 /*
1156 * Set up the virtual wire mode.
1157 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001158 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001160 if (!lapic_is_integrated()) /* 82489DX */
1161 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001162 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163}
1164
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001165static void __cpuinit lapic_setup_esr(void)
1166{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001167 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001168
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001169 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001170 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001171 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001172 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001173
Ingo Molnar08125d32009-01-28 05:08:44 +01001174 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001175 /*
1176 * Something untraceable is creating bad interrupts on
1177 * secondary quads ... for the moment, just leave the
1178 * ESR disabled - we can't do anything useful with the
1179 * errors anyway - mbligh
1180 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001181 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001182 return;
1183 }
1184
1185 maxlvt = lapic_get_maxlvt();
1186 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1187 apic_write(APIC_ESR, 0);
1188 oldvalue = apic_read(APIC_ESR);
1189
1190 /* enables sending errors */
1191 value = ERROR_APIC_VECTOR;
1192 apic_write(APIC_LVTERR, value);
1193
1194 /*
1195 * spec says clear errors after enabling vector.
1196 */
1197 if (maxlvt > 3)
1198 apic_write(APIC_ESR, 0);
1199 value = apic_read(APIC_ESR);
1200 if (value != oldvalue)
1201 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1202 "vector: 0x%08x after: 0x%08x\n",
1203 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001204}
1205
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001206/**
1207 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001208 *
1209 * Used to setup local APIC while initializing BSP or bringin up APs.
1210 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001211 */
1212void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001214 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001215 unsigned int value, queued;
1216 int i, j, acked = 0;
1217 unsigned long long tsc = 0, ntsc;
1218 long long max_loops = cpu_khz;
1219
1220 if (cpu_has_tsc)
1221 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Jan Beulichf1182632009-01-14 12:27:35 +00001223 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001224 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001225 return;
1226 }
1227
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001228#ifdef CONFIG_X86_32
1229 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001230 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001231 apic_write(APIC_ESR, 0);
1232 apic_write(APIC_ESR, 0);
1233 apic_write(APIC_ESR, 0);
1234 apic_write(APIC_ESR, 0);
1235 }
1236#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001237 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 /*
1240 * Double-check whether this APIC is really registered.
1241 * This is meaningless in clustered apic mode, so we skip it.
1242 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001243 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245 /*
1246 * Intel recommends to set DFR, LDR and TPR before enabling
1247 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1248 * document number 292116). So here it goes...
1249 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001250 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Tejun Heo6f802c42011-01-23 14:37:31 +01001252#ifdef CONFIG_X86_32
1253 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001254 * APIC LDR is initialized. If logical_apicid mapping was
1255 * initialized during get_smp_config(), make sure it matches the
1256 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001257 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001258 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1259 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1260 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001261 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1262 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001263
1264 /*
1265 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1266 * node mapping during NUMA init. Now that logical apicid is
1267 * guaranteed to be known, give it another chance. This is already
1268 * a bit too late - percpu allocation has already happened without
1269 * proper NUMA affinity.
1270 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001271 if (apic->x86_32_numa_cpu_node)
1272 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1273 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001274#endif
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 /*
1277 * Set Task Priority to 'accept all'. We never change this
1278 * later on.
1279 */
1280 value = apic_read(APIC_TASKPRI);
1281 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001282 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
1284 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001285 * After a crash, we no longer service the interrupts and a pending
1286 * interrupt from previous kernel might still have ISR bit set.
1287 *
1288 * Most probably by now CPU has serviced that pending interrupt and
1289 * it might not have done the ack_APIC_irq() because it thought,
1290 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1291 * does not clear the ISR bit and cpu thinks it has already serivced
1292 * the interrupt. Hence a vector might get locked. It was noticed
1293 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1294 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001295 do {
1296 queued = 0;
1297 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1298 queued |= apic_read(APIC_IRR + i*0x10);
1299
1300 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1301 value = apic_read(APIC_ISR + i*0x10);
1302 for (j = 31; j >= 0; j--) {
1303 if (value & (1<<j)) {
1304 ack_APIC_irq();
1305 acked++;
1306 }
1307 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001308 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001309 if (acked > 256) {
1310 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1311 acked);
1312 break;
1313 }
1314 if (cpu_has_tsc) {
1315 rdtscll(ntsc);
1316 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1317 } else
1318 max_loops--;
1319 } while (queued && max_loops > 0);
1320 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001321
1322 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 * Now that we are all set up, enable the APIC
1324 */
1325 value = apic_read(APIC_SPIV);
1326 value &= ~APIC_VECTOR_MASK;
1327 /*
1328 * Enable APIC
1329 */
1330 value |= APIC_SPIV_APIC_ENABLED;
1331
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001332#ifdef CONFIG_X86_32
1333 /*
1334 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1335 * certain networking cards. If high frequency interrupts are
1336 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1337 * entry is masked/unmasked at a high rate as well then sooner or
1338 * later IOAPIC line gets 'stuck', no more interrupts are received
1339 * from the device. If focus CPU is disabled then the hang goes
1340 * away, oh well :-(
1341 *
1342 * [ This bug can be reproduced easily with a level-triggered
1343 * PCI Ne2000 networking cards and PII/PIII processors, dual
1344 * BX chipset. ]
1345 */
1346 /*
1347 * Actually disabling the focus CPU check just makes the hang less
1348 * frequent as it makes the interrupt distributon model be more
1349 * like LRU than MRU (the short-term load is more even across CPUs).
1350 * See also the comment in end_level_ioapic_irq(). --macro
1351 */
1352
1353 /*
1354 * - enable focus processor (bit==0)
1355 * - 64bit mode always use processor focus
1356 * so no need to set it
1357 */
1358 value &= ~APIC_SPIV_FOCUS_DISABLED;
1359#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 /*
1362 * Set spurious IRQ vector
1363 */
1364 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001365 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
1367 /*
1368 * Set up LVT0, LVT1:
1369 *
1370 * set up through-local-APIC on the BP's LINT0. This is not
1371 * strictly necessary in pure symmetric-IO mode, but sometimes
1372 * we delegate interrupts to the 8259A.
1373 */
1374 /*
1375 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1376 */
1377 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001378 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001380 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 } else {
1382 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001383 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001385 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
1387 /*
1388 * only the BP should see the LINT1 NMI signal, obviously.
1389 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001390 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 value = APIC_DM_NMI;
1392 else
1393 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001394 if (!lapic_is_integrated()) /* 82489DX */
1395 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001396 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001397
Andi Kleenbe71b852009-02-12 13:49:38 +01001398#ifdef CONFIG_X86_MCE_INTEL
1399 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001400 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001401 cmci_recheck();
1402#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001403}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Andi Kleen739f33b2008-01-30 13:30:40 +01001405void __cpuinit end_local_APIC_setup(void)
1406{
1407 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001408
1409#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001410 {
1411 unsigned int value;
1412 /* Disable the local apic timer */
1413 value = apic_read(APIC_LVTT);
1414 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1415 apic_write(APIC_LVTT, value);
1416 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001417#endif
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001420}
1421
1422void __init bsp_end_local_APIC_setup(void)
1423{
1424 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001425
1426 /*
1427 * Now that local APIC setup is completed for BP, configure the fault
1428 * handling for interrupt remapping.
1429 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001430 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001431 enable_drhd_fault_handling();
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433}
1434
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001435#ifdef CONFIG_X86_X2APIC
Yinghai Lufb209bd2011-12-21 17:45:17 -08001436/*
1437 * Need to disable xapic and x2apic at the same time and then enable xapic mode
1438 */
1439static inline void __disable_x2apic(u64 msr)
1440{
1441 wrmsrl(MSR_IA32_APICBASE,
1442 msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1443 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1444}
1445
1446static void disable_x2apic(void)
1447{
1448 u64 msr;
1449
1450 if (!cpu_has_x2apic)
1451 return;
1452
1453 rdmsrl(MSR_IA32_APICBASE, msr);
1454 if (msr & X2APIC_ENABLE) {
1455 u32 x2apic_id = read_apic_id();
1456
1457 if (x2apic_id >= 255)
1458 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1459
1460 pr_info("Disabling x2apic\n");
1461 __disable_x2apic(msr);
1462
1463 x2apic_disabled = 1;
1464 x2apic_mode = 0;
1465
1466 register_lapic_address(mp_lapic_addr);
1467 }
1468}
1469
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001470void check_x2apic(void)
1471{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001472 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001473 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001474 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001475 }
1476}
1477
1478void enable_x2apic(void)
1479{
Yinghai Lufb209bd2011-12-21 17:45:17 -08001480 u64 msr;
1481
1482 rdmsrl(MSR_IA32_APICBASE, msr);
1483 if (x2apic_disabled) {
1484 __disable_x2apic(msr);
1485 return;
1486 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001487
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001488 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001489 return;
1490
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001491 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001492 printk_once(KERN_INFO "Enabling x2apic\n");
Yinghai Lufb209bd2011-12-21 17:45:17 -08001493 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001494 }
1495}
Weidong Han93758232009-04-17 16:42:14 +08001496#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001497
Gleb Natapovce69a782009-07-20 15:24:17 +03001498int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001499{
Suresh Siddhad3f13812011-08-23 17:05:25 -07001500#ifdef CONFIG_IRQ_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001501 if (!intr_remapping_supported()) {
1502 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001503 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001504 }
1505
Weidong Han93758232009-04-17 16:42:14 +08001506 if (!x2apic_preenabled && skip_ioapic_setup) {
1507 pr_info("Skipped enabling intr-remap because of skipping "
1508 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001509 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001510 }
1511
Suresh Siddha41750d32011-08-23 17:05:18 -07001512 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001513#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001514 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001515}
1516
1517void __init enable_IR_x2apic(void)
1518{
1519 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001520 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001521 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001522
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001523 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001524 if (dmar_table_init_ret && !x2apic_supported())
1525 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001526
Suresh Siddha31dce142011-05-18 16:31:33 -07001527 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001528 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001529 pr_info("Saving IO-APIC state failed: %d\n", ret);
Yinghai Lufb209bd2011-12-21 17:45:17 -08001530 return;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001531 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001532
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001533 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001534 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001535 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001536
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001537 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001538 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001539 else
1540 ret = enable_IR();
1541
Yinghai Lufb209bd2011-12-21 17:45:17 -08001542 if (!x2apic_supported())
1543 goto nox2apic;
1544
Suresh Siddha41750d32011-08-23 17:05:18 -07001545 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001546 /* IR is required if there is APIC ID > 255 even when running
1547 * under KVM
1548 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001549 if (max_physical_apicid > 255 ||
Yinghai Lufb209bd2011-12-21 17:45:17 -08001550 !hypervisor_x2apic_available()) {
1551 if (x2apic_preenabled)
1552 disable_x2apic();
Gleb Natapovce69a782009-07-20 15:24:17 +03001553 goto nox2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001554 }
Gleb Natapovce69a782009-07-20 15:24:17 +03001555 /*
1556 * without IR all CPUs can be addressed by IOAPIC/MSI
1557 * only in physical mode
1558 */
1559 x2apic_force_phys();
1560 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001561
Yinghai Lufb209bd2011-12-21 17:45:17 -08001562 if (ret == IRQ_REMAP_XAPIC_MODE) {
1563 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001564 goto nox2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001565 }
Suresh Siddha41750d32011-08-23 17:05:18 -07001566
Gleb Natapovce69a782009-07-20 15:24:17 +03001567 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001568
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001569 if (x2apic_supported() && !x2apic_mode) {
1570 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001571 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001572 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001573 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001574
Gleb Natapovce69a782009-07-20 15:24:17 +03001575nox2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001576 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001577 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001578 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001579 local_irq_restore(flags);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001580}
Weidong Han93758232009-04-17 16:42:14 +08001581
Yinghai Lube7a6562008-08-24 02:01:51 -07001582#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001583/*
1584 * Detect and enable local APICs on non-SMP boards.
1585 * Original code written by Keir Fraser.
1586 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1587 * not correctly set up (usually the APIC timer won't work etc.)
1588 */
1589static int __init detect_init_APIC(void)
1590{
1591 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001592 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001593 return -1;
1594 }
1595
1596 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001597 return 0;
1598}
Yinghai Lube7a6562008-08-24 02:01:51 -07001599#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001600
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001601static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001602{
1603 u32 features, h, l;
1604
1605 /*
1606 * The APIC feature bit should now be enabled
1607 * in `cpuid'
1608 */
1609 features = cpuid_edx(1);
1610 if (!(features & (1 << X86_FEATURE_APIC))) {
1611 pr_warning("Could not enable APIC!\n");
1612 return -1;
1613 }
1614 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1615 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1616
1617 /* The BIOS may have set up the APIC at some other address */
1618 rdmsr(MSR_IA32_APICBASE, l, h);
1619 if (l & MSR_IA32_APICBASE_ENABLE)
1620 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1621
1622 pr_info("Found and enabled local APIC!\n");
1623 return 0;
1624}
1625
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001626int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001627{
1628 u32 h, l;
1629
1630 if (disable_apic)
1631 return -1;
1632
1633 /*
1634 * Some BIOSes disable the local APIC in the APIC_BASE
1635 * MSR. This can only be done in software for Intel P6 or later
1636 * and AMD K7 (Model > 1) or later.
1637 */
1638 rdmsr(MSR_IA32_APICBASE, l, h);
1639 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1640 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1641 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001642 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001643 wrmsr(MSR_IA32_APICBASE, l, h);
1644 enabled_via_apicbase = 1;
1645 }
1646 return apic_verify();
1647}
1648
Yinghai Lube7a6562008-08-24 02:01:51 -07001649/*
1650 * Detect and initialize APIC
1651 */
1652static int __init detect_init_APIC(void)
1653{
Yinghai Lube7a6562008-08-24 02:01:51 -07001654 /* Disabled by kernel option? */
1655 if (disable_apic)
1656 return -1;
1657
1658 switch (boot_cpu_data.x86_vendor) {
1659 case X86_VENDOR_AMD:
1660 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001661 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001662 break;
1663 goto no_apic;
1664 case X86_VENDOR_INTEL:
1665 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1666 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1667 break;
1668 goto no_apic;
1669 default:
1670 goto no_apic;
1671 }
1672
1673 if (!cpu_has_apic) {
1674 /*
1675 * Over-ride BIOS and try to enable the local APIC only if
1676 * "lapic" specified.
1677 */
1678 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001679 pr_info("Local APIC disabled by BIOS -- "
1680 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001681 return -1;
1682 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001683 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001684 return -1;
1685 } else {
1686 if (apic_verify())
1687 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001688 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001689
1690 apic_pm_activate();
1691
1692 return 0;
1693
1694no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001695 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001696 return -1;
1697}
1698#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001699
1700/**
1701 * init_apic_mappings - initialize APIC mappings
1702 */
1703void __init init_apic_mappings(void)
1704{
Yinghai Lu4401da62009-05-02 10:40:57 -07001705 unsigned int new_apicid;
1706
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001707 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001708 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001709 return;
1710 }
1711
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001712 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001713 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001714 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001715 pr_info("APIC: disable apic facility\n");
1716 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001717 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001718 apic_phys = mp_lapic_addr;
1719
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001720 /*
1721 * acpi lapic path already maps that address in
1722 * acpi_register_lapic_address()
1723 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001724 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001725 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001726 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001727
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001728 /*
1729 * Fetch the APIC ID of the BSP in case we have a
1730 * default configuration (or the MP table is broken).
1731 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001732 new_apicid = read_apic_id();
1733 if (boot_cpu_physical_apicid != new_apicid) {
1734 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001735 /*
1736 * yeah -- we lie about apic_version
1737 * in case if apic was disabled via boot option
1738 * but it's not a problem for SMP compiled kernel
1739 * since smp_sanity_check is prepared for such a case
1740 * and disable smp mode
1741 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001742 apic_version[new_apicid] =
1743 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001744 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001745}
1746
Yinghai Luc0104d32010-12-07 00:55:17 -08001747void __init register_lapic_address(unsigned long address)
1748{
1749 mp_lapic_addr = address;
1750
Yinghai Lu04501932010-12-07 00:55:56 -08001751 if (!x2apic_mode) {
1752 set_fixmap_nocache(FIX_APIC_BASE, address);
1753 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1754 APIC_BASE, mp_lapic_addr);
1755 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001756 if (boot_cpu_physical_apicid == -1U) {
1757 boot_cpu_physical_apicid = read_apic_id();
1758 apic_version[boot_cpu_physical_apicid] =
1759 GET_APIC_VERSION(apic_read(APIC_LVR));
1760 }
1761}
1762
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001763/*
1764 * This initializes the IO-APIC and APIC hardware if this is
1765 * a UP kernel.
1766 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001767int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001768
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001769int __init APIC_init_uniprocessor(void)
1770{
1771 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001772 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001773 return -1;
1774 }
Jan Beulichf1182632009-01-14 12:27:35 +00001775#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001776 if (!cpu_has_apic) {
1777 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001778 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001779 return -1;
1780 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001781#else
1782 if (!smp_found_config && !cpu_has_apic)
1783 return -1;
1784
1785 /*
1786 * Complain if the BIOS pretends there is one.
1787 */
1788 if (!cpu_has_apic &&
1789 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001790 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1791 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001792 return -1;
1793 }
1794#endif
1795
Ingo Molnar72ce0162009-01-28 06:50:47 +01001796 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001797
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001798 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001799 connect_bsp_APIC();
1800
Yinghai Lufa2bd352008-08-24 02:01:50 -07001801#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001802 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001803#else
1804 /*
1805 * Hack: In case of kdump, after a crash, kernel might be booting
1806 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1807 * might be zero if read from MP tables. Get it from LAPIC.
1808 */
1809# ifdef CONFIG_CRASH_DUMP
1810 boot_cpu_physical_apicid = read_apic_id();
1811# endif
1812#endif
1813 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001814 setup_local_APIC();
1815
Yinghai Lu88d0f552009-02-14 23:57:28 -08001816#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001817 /*
1818 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001819 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001820 */
1821 if (!skip_ioapic_setup && nr_ioapics)
1822 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001823#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001824
Jan Beulich2fb270f2011-02-09 08:21:02 +00001825 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001826
Yinghai Lufa2bd352008-08-24 02:01:50 -07001827#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001828 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1829 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001830 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001831 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001832 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001833#endif
1834
Thomas Gleixner736deca2009-08-19 12:35:53 +02001835 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001836 return 0;
1837}
1838
1839/*
1840 * Local APIC interrupts
1841 */
1842
1843/*
1844 * This interrupt should _never_ happen with our APIC/SMP architecture
1845 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001846void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001847{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001848 u32 v;
1849
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001850 exit_idle();
1851 irq_enter();
1852 /*
1853 * Check if this really is a spurious interrupt and ACK it
1854 * if it is a vectored one. Just in case...
1855 * Spurious interrupts should not be ACKed.
1856 */
1857 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1858 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1859 ack_APIC_irq();
1860
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001861 inc_irq_stat(irq_spurious_count);
1862
Yinghai Ludc1528d2008-08-24 02:01:53 -07001863 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001864 pr_info("spurious APIC interrupt on CPU#%d, "
1865 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001866 irq_exit();
1867}
1868
1869/*
1870 * This interrupt should never happen with our APIC/SMP architecture
1871 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001872void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001873{
Youquan Song2b398bd2011-04-14 14:36:08 +08001874 u32 v0, v1;
1875 u32 i = 0;
1876 static const char * const error_interrupt_reason[] = {
1877 "Send CS error", /* APIC Error Bit 0 */
1878 "Receive CS error", /* APIC Error Bit 1 */
1879 "Send accept error", /* APIC Error Bit 2 */
1880 "Receive accept error", /* APIC Error Bit 3 */
1881 "Redirectable IPI", /* APIC Error Bit 4 */
1882 "Send illegal vector", /* APIC Error Bit 5 */
1883 "Received illegal vector", /* APIC Error Bit 6 */
1884 "Illegal register address", /* APIC Error Bit 7 */
1885 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001886
1887 exit_idle();
1888 irq_enter();
1889 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001890 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001891 apic_write(APIC_ESR, 0);
1892 v1 = apic_read(APIC_ESR);
1893 ack_APIC_irq();
1894 atomic_inc(&irq_err_count);
1895
Youquan Song2b398bd2011-04-14 14:36:08 +08001896 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1897 smp_processor_id(), v0 , v1);
1898
1899 v1 = v1 & 0xff;
1900 while (v1) {
1901 if (v1 & 0x1)
1902 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1903 i++;
1904 v1 >>= 1;
1905 };
1906
1907 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1908
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001909 irq_exit();
1910}
1911
Glauber Costab5841762008-05-28 13:38:28 -03001912/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001913 * connect_bsp_APIC - attach the APIC to the interrupt system
1914 */
Glauber Costab5841762008-05-28 13:38:28 -03001915void __init connect_bsp_APIC(void)
1916{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001917#ifdef CONFIG_X86_32
1918 if (pic_mode) {
1919 /*
1920 * Do not trust the local APIC being empty at bootup.
1921 */
1922 clear_local_APIC();
1923 /*
1924 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1925 * local APIC to INT and NMI lines.
1926 */
1927 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1928 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001929 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001930 }
1931#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001932 if (apic->enable_apic_mode)
1933 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001934}
1935
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001936/**
1937 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1938 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1939 *
1940 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1941 * APIC is disabled.
1942 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001943void disconnect_bsp_APIC(int virt_wire_setup)
1944{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001945 unsigned int value;
1946
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001947#ifdef CONFIG_X86_32
1948 if (pic_mode) {
1949 /*
1950 * Put the board back into PIC mode (has an effect only on
1951 * certain older boards). Note that APIC interrupts, including
1952 * IPIs, won't work beyond this point! The only exception are
1953 * INIT IPIs.
1954 */
1955 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1956 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001957 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001958 return;
1959 }
1960#endif
1961
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001962 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001963
1964 /* For the spurious interrupt use vector F, and enable it */
1965 value = apic_read(APIC_SPIV);
1966 value &= ~APIC_VECTOR_MASK;
1967 value |= APIC_SPIV_APIC_ENABLED;
1968 value |= 0xf;
1969 apic_write(APIC_SPIV, value);
1970
1971 if (!virt_wire_setup) {
1972 /*
1973 * For LVT0 make it edge triggered, active high,
1974 * external and enabled
1975 */
1976 value = apic_read(APIC_LVT0);
1977 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1978 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1979 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1980 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1981 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1982 apic_write(APIC_LVT0, value);
1983 } else {
1984 /* Disable LVT0 */
1985 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1986 }
1987
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001988 /*
1989 * For LVT1 make it edge triggered, active high,
1990 * nmi and enabled
1991 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001992 value = apic_read(APIC_LVT1);
1993 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1994 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1995 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1996 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1997 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1998 apic_write(APIC_LVT1, value);
1999}
2000
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002001void __cpuinit generic_processor_info(int apicid, int version)
2002{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04002003 int cpu, max = nr_cpu_ids;
2004 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
2005 phys_cpu_present_map);
2006
2007 /*
2008 * If boot cpu has not been detected yet, then only allow upto
2009 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2010 */
2011 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
2012 apicid != boot_cpu_physical_apicid) {
2013 int thiscpu = max + disabled_cpus - 1;
2014
2015 pr_warning(
2016 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2017 " reached. Keeping one slot for boot cpu."
2018 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2019
2020 disabled_cpus++;
2021 return;
2022 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002023
Mike Travis3b11ce72008-12-17 15:21:39 -08002024 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08002025 int thiscpu = max + disabled_cpus;
2026
2027 pr_warning(
2028 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2029 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2030
2031 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002032 return;
2033 }
2034
2035 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002036 if (apicid == boot_cpu_physical_apicid) {
2037 /*
2038 * x86_bios_cpu_apicid is required to have processors listed
2039 * in same order as logical cpu numbers. Hence the first
2040 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08002041 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2042 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002043 */
2044 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08002045 } else
2046 cpu = cpumask_next_zero(-1, cpu_present_mask);
2047
2048 /*
2049 * Validate version
2050 */
2051 if (version == 0x0) {
2052 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2053 cpu, apicid);
2054 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002055 }
Yinghai Lue5fea862011-02-08 23:22:17 -08002056 apic_version[apicid] = version;
2057
2058 if (version != apic_version[boot_cpu_physical_apicid]) {
2059 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2060 apic_version[boot_cpu_physical_apicid], cpu, version);
2061 }
2062
2063 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002064 if (apicid > max_physical_apicid)
2065 max_physical_apicid = apicid;
2066
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002067#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002068 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2069 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002070#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002071#ifdef CONFIG_X86_32
2072 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2073 apic->x86_32_early_logical_apicid(cpu);
2074#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002075 set_cpu_possible(cpu, true);
2076 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002077}
2078
Suresh Siddha0c81c742008-07-10 11:16:48 -07002079int hard_smp_processor_id(void)
2080{
2081 return read_apic_id();
2082}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002083
2084void default_init_apic_ldr(void)
2085{
2086 unsigned long val;
2087
2088 apic_write(APIC_DFR, APIC_DFR_VALUE);
2089 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2090 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2091 apic_write(APIC_LDR, val);
2092}
2093
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002094/*
2095 * Power management
2096 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097#ifdef CONFIG_PM
2098
2099static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002100 /*
2101 * 'active' is true if the local APIC was enabled by us and
2102 * not the BIOS; this signifies that we are also responsible
2103 * for disabling it before entering apm/acpi suspend
2104 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 int active;
2106 /* r/w apic fields */
2107 unsigned int apic_id;
2108 unsigned int apic_taskpri;
2109 unsigned int apic_ldr;
2110 unsigned int apic_dfr;
2111 unsigned int apic_spiv;
2112 unsigned int apic_lvtt;
2113 unsigned int apic_lvtpc;
2114 unsigned int apic_lvt0;
2115 unsigned int apic_lvt1;
2116 unsigned int apic_lvterr;
2117 unsigned int apic_tmict;
2118 unsigned int apic_tdcr;
2119 unsigned int apic_thmr;
2120} apic_pm_state;
2121
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002122static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
2124 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002125 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
2127 if (!apic_pm_state.active)
2128 return 0;
2129
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002130 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002131
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002132 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2134 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2135 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2136 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2137 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002138 if (maxlvt >= 4)
2139 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2141 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2142 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2143 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2144 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002145#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002146 if (maxlvt >= 5)
2147 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2148#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002149
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002150 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002152
Fenghua Yub24696b2009-03-27 14:22:44 -07002153 if (intr_remapping_enabled)
2154 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002155
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 local_irq_restore(flags);
2157 return 0;
2158}
2159
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002160static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161{
2162 unsigned int l, h;
2163 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002164 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002165
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002167 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Fenghua Yub24696b2009-03-27 14:22:44 -07002169 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002170 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002171 /*
2172 * IO-APIC and PIC have their own resume routines.
2173 * We just mask them here to make sure the interrupt
2174 * subsystem is completely quiet while we enable x2apic
2175 * and interrupt-remapping.
2176 */
2177 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002178 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002179 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002180
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002181 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002182 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002183 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002184 /*
2185 * Make sure the APICBASE points to the right address
2186 *
2187 * FIXME! This will be wrong if we ever support suspend on
2188 * SMP! We'll need to do this as part of the CPU restore!
2189 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002190 rdmsr(MSR_IA32_APICBASE, l, h);
2191 l &= ~MSR_IA32_APICBASE_BASE;
2192 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2193 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002194 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002195
Fenghua Yub24696b2009-03-27 14:22:44 -07002196 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2198 apic_write(APIC_ID, apic_pm_state.apic_id);
2199 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2200 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2201 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2202 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2203 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2204 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002205#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002206 if (maxlvt >= 5)
2207 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2208#endif
2209 if (maxlvt >= 4)
2210 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2212 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2213 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2214 apic_write(APIC_ESR, 0);
2215 apic_read(APIC_ESR);
2216 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2217 apic_write(APIC_ESR, 0);
2218 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002219
Suresh Siddha31dce142011-05-18 16:31:33 -07002220 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002221 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002222
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224}
2225
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002226/*
2227 * This device has no shutdown method - fully functioning local APICs
2228 * are needed on every CPU up until machine_halt/restart/poweroff.
2229 */
2230
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002231static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 .resume = lapic_resume,
2233 .suspend = lapic_suspend,
2234};
2235
Ashok Raje6982c62005-06-25 14:54:58 -07002236static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237{
2238 apic_pm_state.active = 1;
2239}
2240
2241static int __init init_lapic_sysfs(void)
2242{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002244 if (cpu_has_apic)
2245 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002246
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002247 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248}
Fenghua Yub24696b2009-03-27 14:22:44 -07002249
2250/* local apic needs to resume before other devices access its registers. */
2251core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252
2253#else /* CONFIG_PM */
2254
2255static void apic_pm_activate(void) { }
2256
2257#endif /* CONFIG_PM */
2258
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002259#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002260
2261static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262{
2263 int i, clusters, zeros;
2264 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002265 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2267
Mike Travis23ca4bb2008-05-12 21:21:12 +02002268 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002269 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
Mike Travis168ef542008-12-16 17:34:01 -08002271 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002272 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002273 if (bios_cpu_apicid) {
2274 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302275 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002276 if (cpu_present(i))
2277 id = per_cpu(x86_bios_cpu_apicid, i);
2278 else
2279 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302280 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002281 break;
2282
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 if (id != BAD_APICID)
2284 __set_bit(APIC_CLUSTERID(id), clustermap);
2285 }
2286
2287 /* Problem: Partially populated chassis may not have CPUs in some of
2288 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002289 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2290 * Since clusters are allocated sequentially, count zeros only if
2291 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 */
2293 clusters = 0;
2294 zeros = 0;
2295 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2296 if (test_bit(i, clustermap)) {
2297 clusters += 1 + zeros;
2298 zeros = 0;
2299 } else
2300 ++zeros;
2301 }
2302
Yinghai Lue0e42142009-04-26 23:39:38 -07002303 return clusters;
2304}
2305
2306static int __cpuinitdata multi_checked;
2307static int __cpuinitdata multi;
2308
2309static int __cpuinit set_multi(const struct dmi_system_id *d)
2310{
2311 if (multi)
2312 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002313 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002314 multi = 1;
2315 return 0;
2316}
2317
2318static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2319 {
2320 .callback = set_multi,
2321 .ident = "IBM System Summit2",
2322 .matches = {
2323 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2324 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2325 },
2326 },
2327 {}
2328};
2329
2330static void __cpuinit dmi_check_multi(void)
2331{
2332 if (multi_checked)
2333 return;
2334
2335 dmi_check_system(multi_dmi_table);
2336 multi_checked = 1;
2337}
2338
2339/*
2340 * apic_is_clustered_box() -- Check if we can expect good TSC
2341 *
2342 * Thus far, the major user of this is IBM's Summit2 series:
2343 * Clustered boxes may have unsynced TSC problems if they are
2344 * multi-chassis.
2345 * Use DMI to check them
2346 */
2347__cpuinit int apic_is_clustered_box(void)
2348{
2349 dmi_check_multi();
2350 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002351 return 1;
2352
Yinghai Lue0e42142009-04-26 23:39:38 -07002353 if (!is_vsmp_box())
2354 return 0;
2355
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002357 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2358 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002360 if (apic_cluster_num() > 1)
2361 return 1;
2362
2363 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002365#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366
2367/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002368 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002370static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002371{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002373 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002374 return 0;
2375}
2376early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002378/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002379static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002380{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002381 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002382}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002383early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002385static int __init parse_lapic_timer_c2_ok(char *arg)
2386{
2387 local_apic_timer_c2_ok = 1;
2388 return 0;
2389}
2390early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2391
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002392static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002393{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002395 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002396}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002397early_param("noapictimer", parse_disable_apic_timer);
2398
2399static int __init parse_nolapic_timer(char *arg)
2400{
2401 disable_apic_timer = 1;
2402 return 0;
2403}
2404early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002405
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002406static int __init apic_set_verbosity(char *arg)
2407{
2408 if (!arg) {
2409#ifdef CONFIG_X86_64
2410 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002411 return 0;
2412#endif
2413 return -EINVAL;
2414 }
2415
2416 if (strcmp("debug", arg) == 0)
2417 apic_verbosity = APIC_DEBUG;
2418 else if (strcmp("verbose", arg) == 0)
2419 apic_verbosity = APIC_VERBOSE;
2420 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002421 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002422 " use apic=verbose or apic=debug\n", arg);
2423 return -EINVAL;
2424 }
2425
2426 return 0;
2427}
2428early_param("apic", apic_set_verbosity);
2429
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002430static int __init lapic_insert_resource(void)
2431{
2432 if (!apic_phys)
2433 return -1;
2434
2435 /* Put local APIC into the resource map. */
2436 lapic_resource.start = apic_phys;
2437 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2438 insert_resource(&iomem_resource, &lapic_resource);
2439
2440 return 0;
2441}
2442
2443/*
2444 * need call insert after e820_reserve_resources()
2445 * that is using request_resource
2446 */
2447late_initcall(lapic_insert_resource);