blob: fd42e667a81b4d1d183d1a9ed9052f6caddc2998 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010023#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010024#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000025#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010026#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010029#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31/*
Russell King187a51a2005-05-21 18:14:44 +010032 * Interrupt handling. Preserves r7, r8, r9
33 */
34 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010035#ifdef CONFIG_MULTI_IRQ_HANDLER
36 ldr r5, =handle_arch_irq
37 mov r0, sp
38 ldr r5, [r5]
39 adr lr, BSYM(9997f)
40 teq r5, #0
41 movne pc, r5
Russell King37ee16a2005-11-08 19:08:05 +000042#endif
Magnus Dammcd544ce2010-12-22 13:20:08 +010043 arch_irq_handler_default
Russell Kingf00ec482010-09-04 10:47:48 +0100449997:
Russell King187a51a2005-05-21 18:14:44 +010045 .endm
46
Russell Kingac8b9c12011-06-26 10:22:08 +010047 .macro pabt_helper
48 mov r0, r2 @ pass address of aborted instruction.
49#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010050 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010051 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010052 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010053#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
59
60 @
61 @ Call the processor-specific abort handler:
62 @
63 @ r2 - aborted context pc
64 @ r3 - aborted context cpsr
65 @
66 @ The abort handler must return the aborted address in r0, and
67 @ the fault status register in r1. r9 must be preserved.
68 @
69#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010070 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010071 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010072 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010073#else
74 bl CPU_DABORT_HANDLER
75#endif
76 .endm
77
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050078#ifdef CONFIG_KPROBES
79 .section .kprobes.text,"ax",%progbits
80#else
81 .text
82#endif
83
Russell King187a51a2005-05-21 18:14:44 +010084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * Invalid mode handlers
86 */
Russell Kingccea7a12005-05-31 22:22:32 +010087 .macro inv_entry, reason
88 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010089 ARM( stmib sp, {r1 - lr} )
90 THUMB( stmia sp, {r0 - r12} )
91 THUMB( str sp, [sp, #S_SP] )
92 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 mov r1, #\reason
94 .endm
95
96__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010097 inv_entry BAD_PREFETCH
98 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010099ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100102 inv_entry BAD_DATA
103 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100104ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100107 inv_entry BAD_IRQ
108 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100109ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100112 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Russell Kingccea7a12005-05-31 22:22:32 +0100114 @
115 @ XXX fall through to common_invalid
116 @
117
118@
119@ common_invalid - generic code for failed exception (re-entrant version of handlers)
120@
121common_invalid:
122 zero_fp
123
124 ldmia r0, {r4 - r6}
125 add r0, sp, #S_PC @ here for interlock avoidance
126 mov r7, #-1 @ "" "" "" ""
127 str r4, [sp] @ save preserved r0
128 stmia r0, {r5 - r7} @ lr_<exception>,
129 @ cpsr_<exception>, "old_r0"
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100133ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135/*
136 * SVC mode handlers
137 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000138
139#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
140#define SPFIX(code...) code
141#else
142#define SPFIX(code...)
143#endif
144
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500145 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100146 UNWIND(.fnstart )
147 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100148 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
149#ifdef CONFIG_THUMB2_KERNEL
150 SPFIX( str r0, [sp] ) @ temporarily saved
151 SPFIX( mov r0, sp )
152 SPFIX( tst r0, #4 ) @ test original stack alignment
153 SPFIX( ldr r0, [sp] ) @ restored
154#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000155 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100156#endif
157 SPFIX( subeq sp, sp, #4 )
158 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100159
160 ldmia r0, {r1 - r3}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100161 add r5, sp, #S_SP - 4 @ here for interlock avoidance
Russell Kingccea7a12005-05-31 22:22:32 +0100162 mov r4, #-1 @ "" "" "" ""
Catalin Marinasb86040a2009-07-24 12:32:54 +0100163 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
164 SPFIX( addeq r0, r0, #4 )
165 str r1, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100166 @ from the exception stack
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 mov r1, lr
169
170 @
171 @ We are now ready to fill in the remaining blanks on the stack:
172 @
173 @ r0 - sp_svc
174 @ r1 - lr_svc
175 @ r2 - lr_<exception>, already fixed up for correct return/restart
176 @ r3 - spsr_<exception>
177 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
178 @
179 stmia r5, {r0 - r4}
180 .endm
181
182 .align 5
183__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100184 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
186 @
187 @ get ready to re-enable interrupts if appropriate
188 @
189 mrs r9, cpsr
190 tst r3, #PSR_I_BIT
191 biceq r9, r9, #PSR_I_BIT
192
Russell Kingac8b9c12011-06-26 10:22:08 +0100193 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 @
196 @ set desired IRQ state, then call main handler
197 @
Will Deacon7e202692010-11-28 14:57:24 +0000198 debug_entry r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 msr cpsr_c, r9
200 mov r2, sp
201 bl do_DataAbort
202
203 @
204 @ IRQs off again before pulling preserved data off the stack
205 @
Russell Kingac788842010-07-10 10:10:18 +0100206 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208 @
209 @ restore SPSR and restart the instruction
210 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100211 ldr r2, [sp, #S_PSR]
212 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100213 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100214ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 .align 5
217__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100218 svc_entry
219
Russell Kingac788842010-07-10 10:10:18 +0100220#ifdef CONFIG_TRACE_IRQFLAGS
221 bl trace_hardirqs_off
222#endif
Russell King1613cc12011-06-25 10:57:57 +0100223
224 irq_handler
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100227 get_thread_info tsk
228 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100229 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100230 teq r8, #0 @ if preempt count != 0
231 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 tst r0, #_TIF_NEED_RESCHED
233 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100235 ldr r4, [sp, #S_PSR] @ irqs are already disabled
Russell King7ad1bcb2006-08-27 12:07:02 +0100236#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100237 @ The parent context IRQs must have been enabled to get here in
238 @ the first place, so there's no point checking the PSR I bit.
239 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100240#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100241 svc_exit r4 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100242 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100243ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 .ltorg
246
247#ifdef CONFIG_PREEMPT
248svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100249 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100251 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100253 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 b 1b
255#endif
256
257 .align 5
258__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500259#ifdef CONFIG_KPROBES
260 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
261 @ it obviously needs free stack space which then will belong to
262 @ the saved context.
263 svc_entry 64
264#else
Russell Kingccea7a12005-05-31 22:22:32 +0100265 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500266#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 @
269 @ call emulation code, which returns using r9 if it has emulated
270 @ the instruction, or the more conventional lr if we are to treat
271 @ this as a real undefined instruction
272 @
273 @ r0 - instruction
274 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100275#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 ldr r0, [r2, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100277#else
278 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
279 and r9, r0, #0xf800
280 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
281 ldrhhs r9, [r2] @ bottom 16 bits
282 orrhs r0, r9, r0, lsl #16
283#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100284 adr r9, BSYM(1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 bl call_fpe
286
287 mov r0, sp @ struct pt_regs *regs
288 bl do_undefinstr
289
290 @
291 @ IRQs off again before pulling preserved data off the stack
292 @
Russell Kingac788842010-07-10 10:10:18 +01002931: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 @
296 @ restore SPSR and restart the instruction
297 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100298 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
299 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100300 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100301ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 .align 5
304__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100305 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
307 @
308 @ re-enable interrupts if appropriate
309 @
310 mrs r9, cpsr
311 tst r3, #PSR_I_BIT
312 biceq r9, r9, #PSR_I_BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Russell Kingac8b9c12011-06-26 10:22:08 +0100314 pabt_helper
Will Deacon7e202692010-11-28 14:57:24 +0000315 debug_entry r1
Paul Brook48d79272008-04-18 22:43:07 +0100316 msr cpsr_c, r9 @ Maybe enable interrupts
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100317 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 bl do_PrefetchAbort @ call abort handler
319
320 @
321 @ IRQs off again before pulling preserved data off the stack
322 @
Russell Kingac788842010-07-10 10:10:18 +0100323 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325 @
326 @ restore SPSR and restart the instruction
327 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100328 ldr r2, [sp, #S_PSR]
329 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100330 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100331ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100334.LCcralign:
335 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100336#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337.LCprocfns:
338 .word processor
339#endif
340.LCfp:
341 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
343/*
344 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000345 *
346 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000348
349#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
350#error "sizeof(struct pt_regs) must be a multiple of 8"
351#endif
352
Russell Kingccea7a12005-05-31 22:22:32 +0100353 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100354 UNWIND(.fnstart )
355 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100356 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100357 ARM( stmib sp, {r1 - r12} )
358 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100359
360 ldmia r0, {r1 - r3}
361 add r0, sp, #S_PC @ here for interlock avoidance
362 mov r4, #-1 @ "" "" "" ""
363
364 str r1, [sp] @ save the "real" r0 copied
365 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 @
368 @ We are now ready to fill in the remaining blanks on the stack:
369 @
370 @ r2 - lr_<exception>, already fixed up for correct return/restart
371 @ r3 - spsr_<exception>
372 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
373 @
374 @ Also, separately save sp_usr and lr_usr
375 @
Russell Kingccea7a12005-05-31 22:22:32 +0100376 stmia r0, {r2 - r4}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100377 ARM( stmdb r0, {sp, lr}^ )
378 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 @
381 @ Enable the alignment trap while in kernel mode
382 @
Russell King49f680e2005-05-31 18:02:00 +0100383 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385 @
386 @ Clear FP to mark the first stack frame
387 @
388 zero_fp
389 .endm
390
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100391 .macro kuser_cmpxchg_check
392#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
393#ifndef CONFIG_MMU
394#warning "NPTL on non MMU needs fixing"
395#else
396 @ Make sure our user space atomic helper is restarted
397 @ if it was interrupted in a critical region. Here we
398 @ perform a quick test inline since it should be false
399 @ 99.9999% of the time. The rest is done out of line.
400 cmp r2, #TASK_SIZE
401 blhs kuser_cmpxchg_fixup
402#endif
403#endif
404 .endm
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 .align 5
407__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100408 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100409 kuser_cmpxchg_check
Russell Kingac8b9c12011-06-26 10:22:08 +0100410 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 @
413 @ IRQs on, then call the main handler
414 @
Will Deacon7e202692010-11-28 14:57:24 +0000415 debug_entry r1
Russell King1ec42c02005-04-26 15:18:26 +0100416 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100418 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100420 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100421ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 .align 5
424__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100425 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100426 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Ming Lei9fc25522011-06-05 02:24:58 +0100428#ifdef CONFIG_IRQSOFF_TRACER
429 bl trace_hardirqs_off
430#endif
431
Russell King187a51a2005-05-21 18:14:44 +0100432 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100433 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100435 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100436 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100437ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439 .ltorg
440
441 .align 5
442__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100443 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 @
446 @ fall through to the emulation code, which returns using r9 if
447 @ it has emulated the instruction, or the more conventional lr
448 @ if we are to treat this as a real undefined instruction
449 @
450 @ r0 - instruction
451 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100452 adr r9, BSYM(ret_from_exception)
453 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100454 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100455 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100456 subeq r4, r2, #4 @ ARM instr at LR - 4
457 subne r4, r2, #2 @ Thumb instr at LR - 2
4581: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100459#ifdef CONFIG_CPU_ENDIAN_BE8
460 reveq r0, r0 @ little endian instruction
461#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100462 beq call_fpe
463 @ Thumb instruction
464#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01004652:
466 ARM( ldrht r5, [r4], #2 )
467 THUMB( ldrht r5, [r4] )
468 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100469 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
470 cmp r0, #0xe800 @ 32bit instruction if xx != 0
471 blo __und_usr_unknown
4723: ldrht r0, [r4]
473 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
474 orr r0, r0, r5, lsl #16
475#else
476 b __und_usr_unknown
477#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100478 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100479ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 @
482 @ fallthrough to call_fpe
483 @
484
485/*
486 * The out of line fixup for the ldrt above.
487 */
Russell King42604152010-04-19 10:15:03 +0100488 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01004894: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100490 .popsection
491 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100492 .long 1b, 4b
493#if __LINUX_ARM_ARCH__ >= 7
494 .long 2b, 4b
495 .long 3b, 4b
496#endif
Russell King42604152010-04-19 10:15:03 +0100497 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499/*
500 * Check whether the instruction is a co-processor instruction.
501 * If yes, we need to call the relevant co-processor handler.
502 *
503 * Note that we don't do a full check here for the co-processor
504 * instructions; all instructions with bit 27 set are well
505 * defined. The only instructions that should fault are the
506 * co-processor instructions. However, we have to watch out
507 * for the ARM6/ARM7 SWI bug.
508 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100509 * NEON is a special case that has to be handled here. Not all
510 * NEON instructions are co-processor instructions, so we have
511 * to make a special case of checking for them. Plus, there's
512 * five groups of them, so we have a table of mask/opcode pairs
513 * to check against, and if any match then we branch off into the
514 * NEON handler code.
515 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 * Emulators may wish to make use of the following registers:
517 * r0 = instruction opcode.
518 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000519 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000521 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 */
Paul Brookcb170a42008-04-18 22:43:08 +0100523 @
524 @ Fall-through from Thumb-2 __und_usr
525 @
526#ifdef CONFIG_NEON
527 adr r6, .LCneon_thumb_opcodes
528 b 2f
529#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100531#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100532 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005332:
534 ldr r7, [r6], #4 @ mask value
535 cmp r7, #0 @ end mask?
536 beq 1f
537 and r8, r0, r7
538 ldr r7, [r6], #4 @ opcode bits matching in mask
539 cmp r8, r7 @ NEON instruction?
540 bne 2b
541 get_thread_info r10
542 mov r7, #1
543 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
544 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
545 b do_vfp @ let VFP handler handle this
5461:
547#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100549 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
551 and r8, r0, #0x0f000000 @ mask out op-code bits
552 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
553#endif
554 moveq pc, lr
555 get_thread_info r10 @ get current thread
556 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100557 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 mov r7, #1
559 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100560 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
561 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562#ifdef CONFIG_IWMMXT
563 @ Test if we need to give access to iWMMXt coprocessors
564 ldr r5, [r10, #TI_FLAGS]
565 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
566 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
567 bcs iwmmxt_task_enable
568#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100569 ARM( add pc, pc, r8, lsr #6 )
570 THUMB( lsl r8, r8, #2 )
571 THUMB( add pc, r8 )
572 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
Catalin Marinasa771fe62009-10-12 17:31:20 +0100574 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100575 W(b) do_fpe @ CP#1 (FPE)
576 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100577 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100578#ifdef CONFIG_CRUNCH
579 b crunch_task_enable @ CP#4 (MaverickCrunch)
580 b crunch_task_enable @ CP#5 (MaverickCrunch)
581 b crunch_task_enable @ CP#6 (MaverickCrunch)
582#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100583 movw_pc lr @ CP#4
584 movw_pc lr @ CP#5
585 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100586#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100587 movw_pc lr @ CP#7
588 movw_pc lr @ CP#8
589 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100591 W(b) do_vfp @ CP#10 (VFP)
592 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100594 movw_pc lr @ CP#10 (VFP)
595 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100597 movw_pc lr @ CP#12
598 movw_pc lr @ CP#13
599 movw_pc lr @ CP#14 (Debug)
600 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Catalin Marinasb5872db2008-01-10 19:16:17 +0100602#ifdef CONFIG_NEON
603 .align 6
604
Paul Brookcb170a42008-04-18 22:43:08 +0100605.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100606 .word 0xfe000000 @ mask
607 .word 0xf2000000 @ opcode
608
609 .word 0xff100000 @ mask
610 .word 0xf4000000 @ opcode
611
612 .word 0x00000000 @ mask
613 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100614
615.LCneon_thumb_opcodes:
616 .word 0xef000000 @ mask
617 .word 0xef000000 @ opcode
618
619 .word 0xff100000 @ mask
620 .word 0xf9000000 @ opcode
621
622 .word 0x00000000 @ mask
623 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100624#endif
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000627 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 ldr r4, .LCfp
629 add r10, r10, #TI_FPSTATE @ r10 = workspace
630 ldr pc, [r4] @ Call FP module USR entry point
631
632/*
633 * The FP module is called with these registers set:
634 * r0 = instruction
635 * r2 = PC+4
636 * r9 = normal "successful" return address
637 * r10 = FP workspace
638 * lr = unrecognised FP instruction return address
639 */
640
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100641 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000643 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100644 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Catalin Marinas83e686e2009-09-18 23:27:07 +0100646ENTRY(no_fp)
647 mov pc, lr
648ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000649
650__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000651 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100653 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100655ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
657 .align 5
658__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100659 usr_entry
Russell Kingac8b9c12011-06-26 10:22:08 +0100660 pabt_helper
Will Deacon7e202692010-11-28 14:57:24 +0000661 debug_entry r1
Russell King1ec42c02005-04-26 15:18:26 +0100662 enable_irq @ Enable interrupts
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100663 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 bl do_PrefetchAbort @ call abort handler
Catalin Marinasc4c57162009-02-16 11:42:09 +0100665 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 /* fall through */
667/*
668 * This is the return code to user mode for abort handlers
669 */
670ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100671 UNWIND(.fnstart )
672 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 get_thread_info tsk
674 mov why, #0
675 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100676 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100677ENDPROC(__pabt_usr)
678ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680/*
681 * Register switch for ARMv3 and ARMv4 processors
682 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
683 * previous and next are guaranteed not to be the same.
684 */
685ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100686 UNWIND(.fnstart )
687 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 add ip, r1, #TI_CPU_SAVE
689 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100690 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
691 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
692 THUMB( str sp, [ip], #4 )
693 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100694#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100695 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000696#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100697 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400698#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
699 ldr r7, [r2, #TI_TASK]
700 ldr r8, =__stack_chk_guard
701 ldr r7, [r7, #TSK_STACK_CANARY]
702#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100703#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000705#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100706 mov r5, r0
707 add r4, r2, #TI_CPU_SAVE
708 ldr r0, =thread_notify_head
709 mov r1, #THREAD_NOTIFY_SWITCH
710 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400711#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
712 str r7, [r8]
713#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100714 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100715 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100716 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
717 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
718 THUMB( ldr sp, [ip], #4 )
719 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100720 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100721ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100724
725/*
726 * User helpers.
727 *
728 * These are segment of kernel provided user code reachable from user space
729 * at a fixed address in kernel memory. This is used to provide user space
730 * with some operations which require kernel help because of unimplemented
731 * native feature and/or instructions in many ARM CPUs. The idea is for
732 * this code to be executed directly in user mode for best efficiency but
733 * which is too intimate with the kernel counter part to be left to user
734 * libraries. In fact this code might even differ from one CPU to another
735 * depending on the available instruction set and restrictions like on
736 * SMP systems. In other words, the kernel reserves the right to change
737 * this code as needed without warning. Only the entry points and their
738 * results are guaranteed to be stable.
739 *
740 * Each segment is 32-byte aligned and will be moved to the top of the high
741 * vector page. New segments (if ever needed) must be added in front of
742 * existing ones. This mechanism should be used only for things that are
743 * really small and justified, and not be abused freely.
744 *
745 * User space is expected to implement those things inline when optimizing
746 * for a processor that has the necessary native support, but only if such
747 * resulting binaries are already to be incompatible with earlier ARM
748 * processors due to the use of unsupported instructions other than what
749 * is provided here. In other words don't make binaries unable to run on
750 * earlier processors just for the sake of not using these kernel helpers
751 * if your compiled code is not going to use the new instructions for other
752 * purpose.
753 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100754 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100755
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100756 .macro usr_ret, reg
757#ifdef CONFIG_ARM_THUMB
758 bx \reg
759#else
760 mov pc, \reg
761#endif
762 .endm
763
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100764 .align 5
765 .globl __kuser_helper_start
766__kuser_helper_start:
767
768/*
769 * Reference prototype:
770 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000771 * void __kernel_memory_barrier(void)
772 *
773 * Input:
774 *
775 * lr = return address
776 *
777 * Output:
778 *
779 * none
780 *
781 * Clobbered:
782 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100783 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000784 *
785 * Definition and user space usage example:
786 *
787 * typedef void (__kernel_dmb_t)(void);
788 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
789 *
790 * Apply any needed memory barrier to preserve consistency with data modified
791 * manually and __kuser_cmpxchg usage.
792 *
793 * This could be used as follows:
794 *
795 * #define __kernel_dmb() \
796 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100797 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000798 */
799
800__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100801 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100802 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000803
804 .align 5
805
806/*
807 * Reference prototype:
808 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100809 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
810 *
811 * Input:
812 *
813 * r0 = oldval
814 * r1 = newval
815 * r2 = ptr
816 * lr = return address
817 *
818 * Output:
819 *
820 * r0 = returned value (zero or non-zero)
821 * C flag = set if r0 == 0, clear if r0 != 0
822 *
823 * Clobbered:
824 *
825 * r3, ip, flags
826 *
827 * Definition and user space usage example:
828 *
829 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
830 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
831 *
832 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
833 * Return zero if *ptr was changed or non-zero if no exchange happened.
834 * The C flag is also set if *ptr was changed to allow for assembly
835 * optimization in the calling code.
836 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000837 * Notes:
838 *
839 * - This routine already includes memory barriers as needed.
840 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100841 * For example, a user space atomic_add implementation could look like this:
842 *
843 * #define atomic_add(ptr, val) \
844 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
845 * register unsigned int __result asm("r1"); \
846 * asm volatile ( \
847 * "1: @ atomic_add\n\t" \
848 * "ldr r0, [r2]\n\t" \
849 * "mov r3, #0xffff0fff\n\t" \
850 * "add lr, pc, #4\n\t" \
851 * "add r1, r0, %2\n\t" \
852 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
853 * "bcc 1b" \
854 * : "=&r" (__result) \
855 * : "r" (__ptr), "rIL" (val) \
856 * : "r0","r3","ip","lr","cc","memory" ); \
857 * __result; })
858 */
859
860__kuser_cmpxchg: @ 0xffff0fc0
861
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100862#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100863
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100864 /*
865 * Poor you. No fast solution possible...
866 * The kernel itself must perform the operation.
867 * A special ghost syscall is used for that (see traps.c).
868 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000869 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100870 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000871 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000872 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008731: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100874
875#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100876
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000877#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100878
879 /*
880 * The only thing that can break atomicity in this cmpxchg
881 * implementation is either an IRQ or a data abort exception
882 * causing another process/thread to be scheduled in the middle
883 * of the critical sequence. To prevent this, code is added to
884 * the IRQ and data abort exception handlers to set the pc back
885 * to the beginning of the critical section if it is found to be
886 * within that critical section (see kuser_cmpxchg_fixup).
887 */
8881: ldr r3, [r2] @ load current val
889 subs r3, r3, r0 @ compare with oldval
8902: streq r1, [r2] @ store newval if eq
891 rsbs r0, r3, #0 @ set return val and C flag
892 usr_ret lr
893
894 .text
895kuser_cmpxchg_fixup:
896 @ Called from kuser_cmpxchg_check macro.
897 @ r2 = address of interrupted insn (must be preserved).
898 @ sp = saved regs. r7 and r8 are clobbered.
899 @ 1b = first critical insn, 2b = last critical insn.
900 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
901 mov r7, #0xffff0fff
902 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
903 subs r8, r2, r7
904 rsbcss r8, r8, #(2b - 1b)
905 strcs r7, [sp, #S_PC]
906 mov pc, lr
907 .previous
908
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000909#else
910#warning "NPTL on non MMU needs fixing"
911 mov r0, #-1
912 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100913 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100914#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100915
916#else
917
Dave Martined3768a2010-12-01 15:39:23 +0100918 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009191: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100920 subs r3, r3, r0
921 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100922 teqeq r3, #1
923 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100924 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100925 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100926 ALT_SMP(b __kuser_memory_barrier)
927 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100928
929#endif
930
931 .align 5
932
933/*
934 * Reference prototype:
935 *
936 * int __kernel_get_tls(void)
937 *
938 * Input:
939 *
940 * lr = return address
941 *
942 * Output:
943 *
944 * r0 = TLS value
945 *
946 * Clobbered:
947 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100948 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100949 *
950 * Definition and user space usage example:
951 *
952 * typedef int (__kernel_get_tls_t)(void);
953 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
954 *
955 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
956 *
957 * This could be used as follows:
958 *
959 * #define __kernel_get_tls() \
960 * ({ register unsigned int __val asm("r0"); \
961 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
962 * : "=r" (__val) : : "lr","cc" ); \
963 * __val; })
964 */
965
966__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100967 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100968 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100969 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
970 .rep 4
971 .word 0 @ 0xffff0ff0 software TLS value, then
972 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100973
974/*
975 * Reference declaration:
976 *
977 * extern unsigned int __kernel_helper_version;
978 *
979 * Definition and user space usage example:
980 *
981 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
982 *
983 * User space may read this to determine the curent number of helpers
984 * available.
985 */
986
987__kuser_helper_version: @ 0xffff0ffc
988 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
989
990 .globl __kuser_helper_end
991__kuser_helper_end:
992
Catalin Marinasb86040a2009-07-24 12:32:54 +0100993 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995/*
996 * Vector stubs.
997 *
Russell King79335232005-04-26 15:17:42 +0100998 * This code is copied to 0xffff0200 so we can use branches in the
999 * vectors, rather than ldr's. Note that this code must not
1000 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 *
1002 * Common stub entry macro:
1003 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001004 *
1005 * SP points to a minimal amount of processor-private memory, the address
1006 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001008 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 .align 5
1010
1011vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 .if \correction
1013 sub lr, lr, #\correction
1014 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Russell Kingccea7a12005-05-31 22:22:32 +01001016 @
1017 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1018 @ (parent CPSR)
1019 @
1020 stmia sp, {r0, lr} @ save r0, lr
1021 mrs lr, spsr
1022 str lr, [sp, #8] @ save spsr
1023
1024 @
1025 @ Prepare for SVC32 mode. IRQs remain disabled.
1026 @
1027 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001028 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001029 msr spsr_cxsf, r0
1030
1031 @
1032 @ the branch table must immediately follow this code
1033 @
Russell Kingccea7a12005-05-31 22:22:32 +01001034 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001035 THUMB( adr r0, 1f )
1036 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001037 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001038 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001039 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001040ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001041
1042 .align 2
1043 @ handler addresses follow this label
10441:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 .endm
1046
Russell King79335232005-04-26 15:17:42 +01001047 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048__stubs_start:
1049/*
1050 * Interrupt dispatcher
1051 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001052 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 .long __irq_usr @ 0 (USR_26 / USR_32)
1055 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1056 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1057 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1058 .long __irq_invalid @ 4
1059 .long __irq_invalid @ 5
1060 .long __irq_invalid @ 6
1061 .long __irq_invalid @ 7
1062 .long __irq_invalid @ 8
1063 .long __irq_invalid @ 9
1064 .long __irq_invalid @ a
1065 .long __irq_invalid @ b
1066 .long __irq_invalid @ c
1067 .long __irq_invalid @ d
1068 .long __irq_invalid @ e
1069 .long __irq_invalid @ f
1070
1071/*
1072 * Data abort dispatcher
1073 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1074 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001075 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 .long __dabt_usr @ 0 (USR_26 / USR_32)
1078 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1079 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1080 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1081 .long __dabt_invalid @ 4
1082 .long __dabt_invalid @ 5
1083 .long __dabt_invalid @ 6
1084 .long __dabt_invalid @ 7
1085 .long __dabt_invalid @ 8
1086 .long __dabt_invalid @ 9
1087 .long __dabt_invalid @ a
1088 .long __dabt_invalid @ b
1089 .long __dabt_invalid @ c
1090 .long __dabt_invalid @ d
1091 .long __dabt_invalid @ e
1092 .long __dabt_invalid @ f
1093
1094/*
1095 * Prefetch abort dispatcher
1096 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1097 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001098 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 .long __pabt_usr @ 0 (USR_26 / USR_32)
1101 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1102 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1103 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1104 .long __pabt_invalid @ 4
1105 .long __pabt_invalid @ 5
1106 .long __pabt_invalid @ 6
1107 .long __pabt_invalid @ 7
1108 .long __pabt_invalid @ 8
1109 .long __pabt_invalid @ 9
1110 .long __pabt_invalid @ a
1111 .long __pabt_invalid @ b
1112 .long __pabt_invalid @ c
1113 .long __pabt_invalid @ d
1114 .long __pabt_invalid @ e
1115 .long __pabt_invalid @ f
1116
1117/*
1118 * Undef instr entry dispatcher
1119 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1120 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001121 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 .long __und_usr @ 0 (USR_26 / USR_32)
1124 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1125 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1126 .long __und_svc @ 3 (SVC_26 / SVC_32)
1127 .long __und_invalid @ 4
1128 .long __und_invalid @ 5
1129 .long __und_invalid @ 6
1130 .long __und_invalid @ 7
1131 .long __und_invalid @ 8
1132 .long __und_invalid @ 9
1133 .long __und_invalid @ a
1134 .long __und_invalid @ b
1135 .long __und_invalid @ c
1136 .long __und_invalid @ d
1137 .long __und_invalid @ e
1138 .long __und_invalid @ f
1139
1140 .align 5
1141
1142/*=============================================================================
1143 * Undefined FIQs
1144 *-----------------------------------------------------------------------------
1145 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1146 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1147 * Basically to switch modes, we *HAVE* to clobber one register... brain
1148 * damage alert! I don't think that we can execute any code in here in any
1149 * other mode than FIQ... Ok you can switch to another mode, but you can't
1150 * get out of that mode without clobbering one register.
1151 */
1152vector_fiq:
1153 disable_fiq
1154 subs pc, lr, #4
1155
1156/*=============================================================================
1157 * Address exception handler
1158 *-----------------------------------------------------------------------------
1159 * These aren't too critical.
1160 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1161 */
1162
1163vector_addrexcptn:
1164 b vector_addrexcptn
1165
1166/*
1167 * We group all the following data together to optimise
1168 * for CPUs with separate I & D caches.
1169 */
1170 .align 5
1171
1172.LCvswi:
1173 .word vector_swi
1174
Russell King79335232005-04-26 15:17:42 +01001175 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176__stubs_end:
1177
Russell King79335232005-04-26 15:17:42 +01001178 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Russell King79335232005-04-26 15:17:42 +01001180 .globl __vectors_start
1181__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001182 ARM( swi SYS_ERROR0 )
1183 THUMB( svc #0 )
1184 THUMB( nop )
1185 W(b) vector_und + stubs_offset
1186 W(ldr) pc, .LCvswi + stubs_offset
1187 W(b) vector_pabt + stubs_offset
1188 W(b) vector_dabt + stubs_offset
1189 W(b) vector_addrexcptn + stubs_offset
1190 W(b) vector_irq + stubs_offset
1191 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Russell King79335232005-04-26 15:17:42 +01001193 .globl __vectors_end
1194__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196 .data
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 .globl cr_alignment
1199 .globl cr_no_alignment
1200cr_alignment:
1201 .space 4
1202cr_no_alignment:
1203 .space 4
eric miao52108642010-12-13 09:42:34 +01001204
1205#ifdef CONFIG_MULTI_IRQ_HANDLER
1206 .globl handle_arch_irq
1207handle_arch_irq:
1208 .space 4
1209#endif