blob: 62e46e1b0b82dee98bbad5337e5a49f4741a80f0 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090023#include <plat/devs.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090024#include <plat/exynos4.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090025#include <plat/adc-core.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090026#include <plat/sdhci.h>
Jonghun Hane61b1702011-07-21 15:46:26 +090027#include <plat/fb-core.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090028#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090029#include <plat/iic-core.h>
Kyungmin Parkd2edddf2011-08-19 20:25:05 +090030#include <plat/reset.h>
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +090031#include <plat/tv-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090032
33#include <mach/regs-irq.h>
Kyungmin Parkd2edddf2011-08-19 20:25:05 +090034#include <mach/regs-pmu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090035
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090036extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
37 unsigned int irq_start);
38extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
39
40/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090041static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090042 {
Changhwan Youn2b740152011-03-11 10:39:35 +090043 .virtual = (unsigned long)S5P_VA_SYSTIMER,
44 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
45 .length = SZ_4K,
46 .type = MT_DEVICE,
47 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090048 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090049 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090050 .length = SZ_4K,
51 .type = MT_DEVICE,
52 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090053 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090054 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090055 .length = SZ_128K,
56 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090057 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090058 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090059 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090060 .length = SZ_64K,
61 .type = MT_DEVICE,
62 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090063 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090064 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090065 .length = SZ_4K,
66 .type = MT_DEVICE,
67 }, {
68 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090069 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090070 .length = SZ_8K,
71 .type = MT_DEVICE,
72 }, {
73 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090074 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090075 .length = SZ_4K,
76 .type = MT_DEVICE,
77 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090078 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090079 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090080 .length = SZ_4K,
81 .type = MT_DEVICE,
82 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090083 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090084 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090085 .length = SZ_4K,
86 .type = MT_DEVICE,
87 }, {
88 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090089 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090090 .length = SZ_256,
91 .type = MT_DEVICE,
92 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090093 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090094 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090095 .length = SZ_4K,
96 .type = MT_DEVICE,
97 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090098 .virtual = (unsigned long)S3C_VA_UART,
99 .pfn = __phys_to_pfn(S3C_PA_UART),
100 .length = SZ_512K,
101 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +0900102 }, {
103 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900104 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +0900105 .length = SZ_4K,
106 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900107 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700108 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900109 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
110 .length = SZ_4K,
111 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900112 }, {
113 .virtual = (unsigned long)S5P_VA_GIC_CPU,
114 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
115 .length = SZ_64K,
116 .type = MT_DEVICE,
117 }, {
118 .virtual = (unsigned long)S5P_VA_GIC_DIST,
119 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
120 .length = SZ_64K,
121 .type = MT_DEVICE,
122 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900123};
124
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900125static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900126{
127 if (!need_resched())
128 cpu_do_idle();
129
130 local_irq_enable();
131}
132
Kyungmin Parkd2edddf2011-08-19 20:25:05 +0900133static void exynos4_sw_reset(void)
134{
135 __raw_writel(0x1, S5P_SWRESET);
136}
137
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900138/*
139 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900140 *
141 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900142 */
143void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900144{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900145 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900146
147 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900148 exynos4_default_sdhci0();
149 exynos4_default_sdhci1();
150 exynos4_default_sdhci2();
151 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900152
MyungJoo Ham0e9e5262011-07-20 21:08:18 +0900153 s3c_adc_setname("samsung-adc-v3");
154
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900155 s3c_fimc_setname(0, "exynos4-fimc");
156 s3c_fimc_setname(1, "exynos4-fimc");
157 s3c_fimc_setname(2, "exynos4-fimc");
158 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900159
160 /* The I2C bus controllers are directly compatible with s3c2440 */
161 s3c_i2c0_setname("s3c2440-i2c");
162 s3c_i2c1_setname("s3c2440-i2c");
163 s3c_i2c2_setname("s3c2440-i2c");
Jonghun Hane61b1702011-07-21 15:46:26 +0900164
165 s5p_fb_setname(0, "exynos4-fb");
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900166 s5p_hdmi_setname("exynos4-hdmi");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900167}
168
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900169void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900170{
171 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
172
173 s3c24xx_register_baseclocks(xtal);
174 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900175 exynos4_register_clocks();
176 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900177}
178
Changhwan Younaab74d32011-07-16 10:49:51 +0900179static void exynos4_gic_irq_eoi(struct irq_data *d)
180{
181 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
182
183 gic_data->cpu_base = S5P_VA_GIC_CPU +
184 (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
185}
186
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900187void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900188{
189 int irq;
190
Changhwan Youn069d4e72011-07-16 10:49:53 +0900191 gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Younaab74d32011-07-16 10:49:51 +0900192 gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900193
194 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900195
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900196 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
197 COMBINER_IRQ(irq, 0));
198 combiner_cascade_irq(irq, IRQ_SPI(irq));
199 }
200
201 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900202 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203 * uses GIC instead of VIC.
204 */
205 s5p_init_irq(NULL, 0);
206}
207
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900208struct sysdev_class exynos4_sysclass = {
209 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900210};
211
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900212static struct sys_device exynos4_sysdev = {
213 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900214};
215
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900216static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900217{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900218 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900219}
220
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900221core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900222
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900223#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900224static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900225{
226 /* TAG, Data Latency Control: 2cycle */
227 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
228 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
229
230 /* L2X0 Prefetch Control */
231 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
232
233 /* L2X0 Power Control */
234 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
235 S5P_VA_L2CC + L2X0_POWER_CTRL);
236
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900237 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900238
239 return 0;
240}
241
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900242early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900243#endif
244
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900245int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900246{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900247 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900248
249 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900250 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900251
Kyungmin Parkd2edddf2011-08-19 20:25:05 +0900252 /* set sw_reset function */
253 s5p_reset_hook = exynos4_sw_reset;
254
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900255 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900256}