blob: 548e9010b20bc67af02ac3f89c7be12e51c948db [file] [log] [blame]
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09001#include <linux/slab.h>
2
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003#include "qlge.h"
4
Ron Mercer24bb55b2010-01-15 13:31:31 +00005/* Read a NIC register from the alternate function. */
6static u32 ql_read_other_func_reg(struct ql_adapter *qdev,
7 u32 reg)
8{
9 u32 register_to_read;
10 u32 reg_val;
11 unsigned int status = 0;
12
13 register_to_read = MPI_NIC_REG_BLOCK
14 | MPI_NIC_READ
15 | (qdev->alt_func << MPI_NIC_FUNCTION_SHIFT)
16 | reg;
17 status = ql_read_mpi_reg(qdev, register_to_read, &reg_val);
18 if (status != 0)
19 return 0xffffffff;
20
21 return reg_val;
22}
Ron Mercera61f8022009-10-21 11:07:41 +000023
Ron Mercera48c86f2010-01-15 13:31:32 +000024/* Write a NIC register from the alternate function. */
25static int ql_write_other_func_reg(struct ql_adapter *qdev,
26 u32 reg, u32 reg_val)
27{
28 u32 register_to_read;
29 int status = 0;
30
31 register_to_read = MPI_NIC_REG_BLOCK
32 | MPI_NIC_READ
33 | (qdev->alt_func << MPI_NIC_FUNCTION_SHIFT)
34 | reg;
35 status = ql_write_mpi_reg(qdev, register_to_read, reg_val);
36
37 return status;
38}
39
40static int ql_wait_other_func_reg_rdy(struct ql_adapter *qdev, u32 reg,
41 u32 bit, u32 err_bit)
42{
43 u32 temp;
44 int count = 10;
45
46 while (count) {
47 temp = ql_read_other_func_reg(qdev, reg);
48
49 /* check for errors */
50 if (temp & err_bit)
51 return -1;
52 else if (temp & bit)
53 return 0;
54 mdelay(10);
55 count--;
56 }
57 return -1;
58}
59
60static int ql_read_other_func_serdes_reg(struct ql_adapter *qdev, u32 reg,
61 u32 *data)
62{
63 int status;
64
65 /* wait for reg to come ready */
66 status = ql_wait_other_func_reg_rdy(qdev, XG_SERDES_ADDR / 4,
67 XG_SERDES_ADDR_RDY, 0);
68 if (status)
69 goto exit;
70
71 /* set up for reg read */
72 ql_write_other_func_reg(qdev, XG_SERDES_ADDR/4, reg | PROC_ADDR_R);
73
74 /* wait for reg to come ready */
75 status = ql_wait_other_func_reg_rdy(qdev, XG_SERDES_ADDR / 4,
76 XG_SERDES_ADDR_RDY, 0);
77 if (status)
78 goto exit;
79
80 /* get the data */
81 *data = ql_read_other_func_reg(qdev, (XG_SERDES_DATA / 4));
82exit:
83 return status;
84}
85
86/* Read out the SERDES registers */
87static int ql_read_serdes_reg(struct ql_adapter *qdev, u32 reg, u32 * data)
88{
89 int status;
90
91 /* wait for reg to come ready */
92 status = ql_wait_reg_rdy(qdev, XG_SERDES_ADDR, XG_SERDES_ADDR_RDY, 0);
93 if (status)
94 goto exit;
95
96 /* set up for reg read */
97 ql_write32(qdev, XG_SERDES_ADDR, reg | PROC_ADDR_R);
98
99 /* wait for reg to come ready */
100 status = ql_wait_reg_rdy(qdev, XG_SERDES_ADDR, XG_SERDES_ADDR_RDY, 0);
101 if (status)
102 goto exit;
103
104 /* get the data */
105 *data = ql_read32(qdev, XG_SERDES_DATA);
106exit:
107 return status;
108}
109
110static void ql_get_both_serdes(struct ql_adapter *qdev, u32 addr,
111 u32 *direct_ptr, u32 *indirect_ptr,
112 unsigned int direct_valid, unsigned int indirect_valid)
113{
114 unsigned int status;
115
116 status = 1;
117 if (direct_valid)
118 status = ql_read_serdes_reg(qdev, addr, direct_ptr);
119 /* Dead fill any failures or invalids. */
120 if (status)
121 *direct_ptr = 0xDEADBEEF;
122
123 status = 1;
124 if (indirect_valid)
125 status = ql_read_other_func_serdes_reg(
126 qdev, addr, indirect_ptr);
127 /* Dead fill any failures or invalids. */
128 if (status)
129 *indirect_ptr = 0xDEADBEEF;
130}
131
132static int ql_get_serdes_regs(struct ql_adapter *qdev,
133 struct ql_mpi_coredump *mpi_coredump)
134{
135 int status;
136 unsigned int xfi_direct_valid, xfi_indirect_valid, xaui_direct_valid;
137 unsigned int xaui_indirect_valid, i;
138 u32 *direct_ptr, temp;
139 u32 *indirect_ptr;
140
141 xfi_direct_valid = xfi_indirect_valid = 0;
142 xaui_direct_valid = xaui_indirect_valid = 1;
143
144 /* The XAUI needs to be read out per port */
145 if (qdev->func & 1) {
146 /* We are NIC 2 */
147 status = ql_read_other_func_serdes_reg(qdev,
148 XG_SERDES_XAUI_HSS_PCS_START, &temp);
149 if (status)
150 temp = XG_SERDES_ADDR_XAUI_PWR_DOWN;
151 if ((temp & XG_SERDES_ADDR_XAUI_PWR_DOWN) ==
152 XG_SERDES_ADDR_XAUI_PWR_DOWN)
153 xaui_indirect_valid = 0;
154
155 status = ql_read_serdes_reg(qdev,
156 XG_SERDES_XAUI_HSS_PCS_START, &temp);
157 if (status)
158 temp = XG_SERDES_ADDR_XAUI_PWR_DOWN;
159
160 if ((temp & XG_SERDES_ADDR_XAUI_PWR_DOWN) ==
161 XG_SERDES_ADDR_XAUI_PWR_DOWN)
162 xaui_direct_valid = 0;
163 } else {
164 /* We are NIC 1 */
165 status = ql_read_other_func_serdes_reg(qdev,
166 XG_SERDES_XAUI_HSS_PCS_START, &temp);
167 if (status)
168 temp = XG_SERDES_ADDR_XAUI_PWR_DOWN;
169 if ((temp & XG_SERDES_ADDR_XAUI_PWR_DOWN) ==
170 XG_SERDES_ADDR_XAUI_PWR_DOWN)
171 xaui_indirect_valid = 0;
172
173 status = ql_read_serdes_reg(qdev,
174 XG_SERDES_XAUI_HSS_PCS_START, &temp);
175 if (status)
176 temp = XG_SERDES_ADDR_XAUI_PWR_DOWN;
177 if ((temp & XG_SERDES_ADDR_XAUI_PWR_DOWN) ==
178 XG_SERDES_ADDR_XAUI_PWR_DOWN)
179 xaui_direct_valid = 0;
180 }
181
182 /*
183 * XFI register is shared so only need to read one
184 * functions and then check the bits.
185 */
186 status = ql_read_serdes_reg(qdev, XG_SERDES_ADDR_STS, &temp);
187 if (status)
188 temp = 0;
189
190 if ((temp & XG_SERDES_ADDR_XFI1_PWR_UP) ==
191 XG_SERDES_ADDR_XFI1_PWR_UP) {
192 /* now see if i'm NIC 1 or NIC 2 */
193 if (qdev->func & 1)
194 /* I'm NIC 2, so the indirect (NIC1) xfi is up. */
195 xfi_indirect_valid = 1;
196 else
197 xfi_direct_valid = 1;
198 }
199 if ((temp & XG_SERDES_ADDR_XFI2_PWR_UP) ==
200 XG_SERDES_ADDR_XFI2_PWR_UP) {
201 /* now see if i'm NIC 1 or NIC 2 */
202 if (qdev->func & 1)
203 /* I'm NIC 2, so the indirect (NIC1) xfi is up. */
204 xfi_direct_valid = 1;
205 else
206 xfi_indirect_valid = 1;
207 }
208
209 /* Get XAUI_AN register block. */
210 if (qdev->func & 1) {
211 /* Function 2 is direct */
212 direct_ptr = mpi_coredump->serdes2_xaui_an;
213 indirect_ptr = mpi_coredump->serdes_xaui_an;
214 } else {
215 /* Function 1 is direct */
216 direct_ptr = mpi_coredump->serdes_xaui_an;
217 indirect_ptr = mpi_coredump->serdes2_xaui_an;
218 }
219
220 for (i = 0; i <= 0x000000034; i += 4, direct_ptr++, indirect_ptr++)
221 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
222 xaui_direct_valid, xaui_indirect_valid);
223
224 /* Get XAUI_HSS_PCS register block. */
225 if (qdev->func & 1) {
226 direct_ptr =
227 mpi_coredump->serdes2_xaui_hss_pcs;
228 indirect_ptr =
229 mpi_coredump->serdes_xaui_hss_pcs;
230 } else {
231 direct_ptr =
232 mpi_coredump->serdes_xaui_hss_pcs;
233 indirect_ptr =
234 mpi_coredump->serdes2_xaui_hss_pcs;
235 }
236
237 for (i = 0x800; i <= 0x880; i += 4, direct_ptr++, indirect_ptr++)
238 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
239 xaui_direct_valid, xaui_indirect_valid);
240
241 /* Get XAUI_XFI_AN register block. */
242 if (qdev->func & 1) {
243 direct_ptr = mpi_coredump->serdes2_xfi_an;
244 indirect_ptr = mpi_coredump->serdes_xfi_an;
245 } else {
246 direct_ptr = mpi_coredump->serdes_xfi_an;
247 indirect_ptr = mpi_coredump->serdes2_xfi_an;
248 }
249
250 for (i = 0x1000; i <= 0x1034; i += 4, direct_ptr++, indirect_ptr++)
251 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
252 xfi_direct_valid, xfi_indirect_valid);
253
254 /* Get XAUI_XFI_TRAIN register block. */
255 if (qdev->func & 1) {
256 direct_ptr = mpi_coredump->serdes2_xfi_train;
257 indirect_ptr =
258 mpi_coredump->serdes_xfi_train;
259 } else {
260 direct_ptr = mpi_coredump->serdes_xfi_train;
261 indirect_ptr =
262 mpi_coredump->serdes2_xfi_train;
263 }
264
265 for (i = 0x1050; i <= 0x107c; i += 4, direct_ptr++, indirect_ptr++)
266 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
267 xfi_direct_valid, xfi_indirect_valid);
268
269 /* Get XAUI_XFI_HSS_PCS register block. */
270 if (qdev->func & 1) {
271 direct_ptr =
272 mpi_coredump->serdes2_xfi_hss_pcs;
273 indirect_ptr =
274 mpi_coredump->serdes_xfi_hss_pcs;
275 } else {
276 direct_ptr =
277 mpi_coredump->serdes_xfi_hss_pcs;
278 indirect_ptr =
279 mpi_coredump->serdes2_xfi_hss_pcs;
280 }
281
282 for (i = 0x1800; i <= 0x1838; i += 4, direct_ptr++, indirect_ptr++)
283 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
284 xfi_direct_valid, xfi_indirect_valid);
285
286 /* Get XAUI_XFI_HSS_TX register block. */
287 if (qdev->func & 1) {
288 direct_ptr =
289 mpi_coredump->serdes2_xfi_hss_tx;
290 indirect_ptr =
291 mpi_coredump->serdes_xfi_hss_tx;
292 } else {
293 direct_ptr = mpi_coredump->serdes_xfi_hss_tx;
294 indirect_ptr =
295 mpi_coredump->serdes2_xfi_hss_tx;
296 }
297 for (i = 0x1c00; i <= 0x1c1f; i++, direct_ptr++, indirect_ptr++)
298 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
299 xfi_direct_valid, xfi_indirect_valid);
300
301 /* Get XAUI_XFI_HSS_RX register block. */
302 if (qdev->func & 1) {
303 direct_ptr =
304 mpi_coredump->serdes2_xfi_hss_rx;
305 indirect_ptr =
306 mpi_coredump->serdes_xfi_hss_rx;
307 } else {
308 direct_ptr = mpi_coredump->serdes_xfi_hss_rx;
309 indirect_ptr =
310 mpi_coredump->serdes2_xfi_hss_rx;
311 }
312
313 for (i = 0x1c40; i <= 0x1c5f; i++, direct_ptr++, indirect_ptr++)
314 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
315 xfi_direct_valid, xfi_indirect_valid);
316
317
318 /* Get XAUI_XFI_HSS_PLL register block. */
319 if (qdev->func & 1) {
320 direct_ptr =
321 mpi_coredump->serdes2_xfi_hss_pll;
322 indirect_ptr =
323 mpi_coredump->serdes_xfi_hss_pll;
324 } else {
325 direct_ptr =
326 mpi_coredump->serdes_xfi_hss_pll;
327 indirect_ptr =
328 mpi_coredump->serdes2_xfi_hss_pll;
329 }
330 for (i = 0x1e00; i <= 0x1e1f; i++, direct_ptr++, indirect_ptr++)
331 ql_get_both_serdes(qdev, i, direct_ptr, indirect_ptr,
332 xfi_direct_valid, xfi_indirect_valid);
333 return 0;
334}
335
Ron Mercera2f98232010-01-15 13:31:33 +0000336static int ql_read_other_func_xgmac_reg(struct ql_adapter *qdev, u32 reg,
337 u32 *data)
338{
339 int status = 0;
340
341 /* wait for reg to come ready */
342 status = ql_wait_other_func_reg_rdy(qdev, XGMAC_ADDR / 4,
343 XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
344 if (status)
345 goto exit;
346
347 /* set up for reg read */
348 ql_write_other_func_reg(qdev, XGMAC_ADDR / 4, reg | XGMAC_ADDR_R);
349
350 /* wait for reg to come ready */
351 status = ql_wait_other_func_reg_rdy(qdev, XGMAC_ADDR / 4,
352 XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
353 if (status)
354 goto exit;
355
356 /* get the data */
357 *data = ql_read_other_func_reg(qdev, XGMAC_DATA / 4);
358exit:
359 return status;
360}
361
362/* Read the 400 xgmac control/statistics registers
363 * skipping unused locations.
364 */
365static int ql_get_xgmac_regs(struct ql_adapter *qdev, u32 * buf,
366 unsigned int other_function)
367{
368 int status = 0;
369 int i;
370
371 for (i = PAUSE_SRC_LO; i < XGMAC_REGISTER_END; i += 4, buf++) {
372 /* We're reading 400 xgmac registers, but we filter out
373 * serveral locations that are non-responsive to reads.
374 */
375 if ((i == 0x00000114) ||
376 (i == 0x00000118) ||
377 (i == 0x0000013c) ||
378 (i == 0x00000140) ||
379 (i > 0x00000150 && i < 0x000001fc) ||
380 (i > 0x00000278 && i < 0x000002a0) ||
381 (i > 0x000002c0 && i < 0x000002cf) ||
382 (i > 0x000002dc && i < 0x000002f0) ||
383 (i > 0x000003c8 && i < 0x00000400) ||
384 (i > 0x00000400 && i < 0x00000410) ||
385 (i > 0x00000410 && i < 0x00000420) ||
386 (i > 0x00000420 && i < 0x00000430) ||
387 (i > 0x00000430 && i < 0x00000440) ||
388 (i > 0x00000440 && i < 0x00000450) ||
389 (i > 0x00000450 && i < 0x00000500) ||
390 (i > 0x0000054c && i < 0x00000568) ||
391 (i > 0x000005c8 && i < 0x00000600)) {
392 if (other_function)
393 status =
394 ql_read_other_func_xgmac_reg(qdev, i, buf);
395 else
396 status = ql_read_xgmac_reg(qdev, i, buf);
397
398 if (status)
399 *buf = 0xdeadbeef;
400 break;
401 }
402 }
403 return status;
404}
405
Ron Mercera61f8022009-10-21 11:07:41 +0000406static int ql_get_ets_regs(struct ql_adapter *qdev, u32 * buf)
407{
408 int status = 0;
409 int i;
410
411 for (i = 0; i < 8; i++, buf++) {
412 ql_write32(qdev, NIC_ETS, i << 29 | 0x08000000);
413 *buf = ql_read32(qdev, NIC_ETS);
414 }
415
416 for (i = 0; i < 2; i++, buf++) {
417 ql_write32(qdev, CNA_ETS, i << 29 | 0x08000000);
418 *buf = ql_read32(qdev, CNA_ETS);
419 }
420
421 return status;
422}
423
424static void ql_get_intr_states(struct ql_adapter *qdev, u32 * buf)
425{
426 int i;
427
428 for (i = 0; i < qdev->rx_ring_count; i++, buf++) {
429 ql_write32(qdev, INTR_EN,
430 qdev->intr_context[i].intr_read_mask);
431 *buf = ql_read32(qdev, INTR_EN);
432 }
433}
434
435static int ql_get_cam_entries(struct ql_adapter *qdev, u32 * buf)
436{
437 int i, status;
438 u32 value[3];
439
440 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
441 if (status)
442 return status;
443
444 for (i = 0; i < 16; i++) {
445 status = ql_get_mac_addr_reg(qdev,
446 MAC_ADDR_TYPE_CAM_MAC, i, value);
447 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000448 netif_err(qdev, drv, qdev->ndev,
449 "Failed read of mac index register.\n");
Ron Mercera61f8022009-10-21 11:07:41 +0000450 goto err;
451 }
452 *buf++ = value[0]; /* lower MAC address */
453 *buf++ = value[1]; /* upper MAC address */
454 *buf++ = value[2]; /* output */
455 }
456 for (i = 0; i < 32; i++) {
457 status = ql_get_mac_addr_reg(qdev,
458 MAC_ADDR_TYPE_MULTI_MAC, i, value);
459 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000460 netif_err(qdev, drv, qdev->ndev,
461 "Failed read of mac index register.\n");
Ron Mercera61f8022009-10-21 11:07:41 +0000462 goto err;
463 }
464 *buf++ = value[0]; /* lower Mcast address */
465 *buf++ = value[1]; /* upper Mcast address */
466 }
467err:
468 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
469 return status;
470}
471
472static int ql_get_routing_entries(struct ql_adapter *qdev, u32 * buf)
473{
474 int status;
475 u32 value, i;
476
477 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
478 if (status)
479 return status;
480
481 for (i = 0; i < 16; i++) {
482 status = ql_get_routing_reg(qdev, i, &value);
483 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000484 netif_err(qdev, drv, qdev->ndev,
485 "Failed read of routing index register.\n");
Ron Mercera61f8022009-10-21 11:07:41 +0000486 goto err;
487 } else {
488 *buf++ = value;
489 }
490 }
491err:
492 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
493 return status;
494}
495
Ron Mercer8aae2602010-01-15 13:31:28 +0000496/* Read the MPI Processor shadow registers */
497static int ql_get_mpi_shadow_regs(struct ql_adapter *qdev, u32 * buf)
498{
499 u32 i;
500 int status;
501
502 for (i = 0; i < MPI_CORE_SH_REGS_CNT; i++, buf++) {
503 status = ql_write_mpi_reg(qdev, RISC_124,
504 (SHADOW_OFFSET | i << SHADOW_REG_SHIFT));
505 if (status)
506 goto end;
507 status = ql_read_mpi_reg(qdev, RISC_127, buf);
508 if (status)
509 goto end;
510 }
511end:
512 return status;
513}
514
515/* Read the MPI Processor core registers */
516static int ql_get_mpi_regs(struct ql_adapter *qdev, u32 * buf,
517 u32 offset, u32 count)
518{
519 int i, status = 0;
520 for (i = 0; i < count; i++, buf++) {
521 status = ql_read_mpi_reg(qdev, offset + i, buf);
522 if (status)
523 return status;
524 }
525 return status;
526}
527
Ron Mercerc89ec8b2010-01-15 13:31:29 +0000528/* Read the ASIC probe dump */
529static unsigned int *ql_get_probe(struct ql_adapter *qdev, u32 clock,
530 u32 valid, u32 *buf)
531{
532 u32 module, mux_sel, probe, lo_val, hi_val;
533
534 for (module = 0; module < PRB_MX_ADDR_MAX_MODS; module++) {
535 if (!((valid >> module) & 1))
536 continue;
537 for (mux_sel = 0; mux_sel < PRB_MX_ADDR_MAX_MUX; mux_sel++) {
538 probe = clock
539 | PRB_MX_ADDR_ARE
540 | mux_sel
541 | (module << PRB_MX_ADDR_MOD_SEL_SHIFT);
542 ql_write32(qdev, PRB_MX_ADDR, probe);
543 lo_val = ql_read32(qdev, PRB_MX_DATA);
544 if (mux_sel == 0) {
545 *buf = probe;
546 buf++;
547 }
548 probe |= PRB_MX_ADDR_UP;
549 ql_write32(qdev, PRB_MX_ADDR, probe);
550 hi_val = ql_read32(qdev, PRB_MX_DATA);
551 *buf = lo_val;
552 buf++;
553 *buf = hi_val;
554 buf++;
555 }
556 }
557 return buf;
558}
559
560static int ql_get_probe_dump(struct ql_adapter *qdev, unsigned int *buf)
561{
562 /* First we have to enable the probe mux */
563 ql_write_mpi_reg(qdev, MPI_TEST_FUNC_PRB_CTL, MPI_TEST_FUNC_PRB_EN);
564 buf = ql_get_probe(qdev, PRB_MX_ADDR_SYS_CLOCK,
565 PRB_MX_ADDR_VALID_SYS_MOD, buf);
566 buf = ql_get_probe(qdev, PRB_MX_ADDR_PCI_CLOCK,
567 PRB_MX_ADDR_VALID_PCI_MOD, buf);
568 buf = ql_get_probe(qdev, PRB_MX_ADDR_XGM_CLOCK,
569 PRB_MX_ADDR_VALID_XGM_MOD, buf);
570 buf = ql_get_probe(qdev, PRB_MX_ADDR_FC_CLOCK,
571 PRB_MX_ADDR_VALID_FC_MOD, buf);
572 return 0;
573
574}
Ron Mercer8aae2602010-01-15 13:31:28 +0000575
576/* Read out the routing index registers */
577static int ql_get_routing_index_registers(struct ql_adapter *qdev, u32 *buf)
578{
579 int status;
580 u32 type, index, index_max;
581 u32 result_index;
582 u32 result_data;
583 u32 val;
584
585 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
586 if (status)
587 return status;
588
589 for (type = 0; type < 4; type++) {
590 if (type < 2)
591 index_max = 8;
592 else
593 index_max = 16;
594 for (index = 0; index < index_max; index++) {
595 val = RT_IDX_RS
596 | (type << RT_IDX_TYPE_SHIFT)
597 | (index << RT_IDX_IDX_SHIFT);
598 ql_write32(qdev, RT_IDX, val);
599 result_index = 0;
600 while ((result_index & RT_IDX_MR) == 0)
601 result_index = ql_read32(qdev, RT_IDX);
602 result_data = ql_read32(qdev, RT_DATA);
603 *buf = type;
604 buf++;
605 *buf = index;
606 buf++;
607 *buf = result_index;
608 buf++;
609 *buf = result_data;
610 buf++;
611 }
612 }
613 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
614 return status;
615}
616
617/* Read out the MAC protocol registers */
618static void ql_get_mac_protocol_registers(struct ql_adapter *qdev, u32 *buf)
619{
620 u32 result_index, result_data;
621 u32 type;
622 u32 index;
623 u32 offset;
624 u32 val;
625 u32 initial_val = MAC_ADDR_RS;
626 u32 max_index;
627 u32 max_offset;
628
629 for (type = 0; type < MAC_ADDR_TYPE_COUNT; type++) {
630 switch (type) {
631
632 case 0: /* CAM */
633 initial_val |= MAC_ADDR_ADR;
634 max_index = MAC_ADDR_MAX_CAM_ENTRIES;
635 max_offset = MAC_ADDR_MAX_CAM_WCOUNT;
636 break;
637 case 1: /* Multicast MAC Address */
638 max_index = MAC_ADDR_MAX_CAM_WCOUNT;
639 max_offset = MAC_ADDR_MAX_CAM_WCOUNT;
640 break;
641 case 2: /* VLAN filter mask */
642 case 3: /* MC filter mask */
643 max_index = MAC_ADDR_MAX_CAM_WCOUNT;
644 max_offset = MAC_ADDR_MAX_CAM_WCOUNT;
645 break;
646 case 4: /* FC MAC addresses */
647 max_index = MAC_ADDR_MAX_FC_MAC_ENTRIES;
648 max_offset = MAC_ADDR_MAX_FC_MAC_WCOUNT;
649 break;
650 case 5: /* Mgmt MAC addresses */
651 max_index = MAC_ADDR_MAX_MGMT_MAC_ENTRIES;
652 max_offset = MAC_ADDR_MAX_MGMT_MAC_WCOUNT;
653 break;
654 case 6: /* Mgmt VLAN addresses */
655 max_index = MAC_ADDR_MAX_MGMT_VLAN_ENTRIES;
656 max_offset = MAC_ADDR_MAX_MGMT_VLAN_WCOUNT;
657 break;
658 case 7: /* Mgmt IPv4 address */
659 max_index = MAC_ADDR_MAX_MGMT_V4_ENTRIES;
660 max_offset = MAC_ADDR_MAX_MGMT_V4_WCOUNT;
661 break;
662 case 8: /* Mgmt IPv6 address */
663 max_index = MAC_ADDR_MAX_MGMT_V6_ENTRIES;
664 max_offset = MAC_ADDR_MAX_MGMT_V6_WCOUNT;
665 break;
666 case 9: /* Mgmt TCP/UDP Dest port */
667 max_index = MAC_ADDR_MAX_MGMT_TU_DP_ENTRIES;
668 max_offset = MAC_ADDR_MAX_MGMT_TU_DP_WCOUNT;
669 break;
670 default:
671 printk(KERN_ERR"Bad type!!! 0x%08x\n", type);
672 max_index = 0;
673 max_offset = 0;
674 break;
675 }
676 for (index = 0; index < max_index; index++) {
677 for (offset = 0; offset < max_offset; offset++) {
678 val = initial_val
679 | (type << MAC_ADDR_TYPE_SHIFT)
680 | (index << MAC_ADDR_IDX_SHIFT)
681 | (offset);
682 ql_write32(qdev, MAC_ADDR_IDX, val);
683 result_index = 0;
684 while ((result_index & MAC_ADDR_MR) == 0) {
685 result_index = ql_read32(qdev,
686 MAC_ADDR_IDX);
687 }
688 result_data = ql_read32(qdev, MAC_ADDR_DATA);
689 *buf = result_index;
690 buf++;
691 *buf = result_data;
692 buf++;
693 }
694 }
695 }
696}
697
698static void ql_get_sem_registers(struct ql_adapter *qdev, u32 *buf)
699{
700 u32 func_num, reg, reg_val;
701 int status;
702
703 for (func_num = 0; func_num < MAX_SEMAPHORE_FUNCTIONS ; func_num++) {
704 reg = MPI_NIC_REG_BLOCK
705 | (func_num << MPI_NIC_FUNCTION_SHIFT)
706 | (SEM / 4);
707 status = ql_read_mpi_reg(qdev, reg, &reg_val);
708 *buf = reg_val;
709 /* if the read failed then dead fill the element. */
710 if (!status)
711 *buf = 0xdeadbeef;
712 buf++;
713 }
714}
715
Ron Mercera61f8022009-10-21 11:07:41 +0000716/* Create a coredump segment header */
717static void ql_build_coredump_seg_header(
718 struct mpi_coredump_segment_header *seg_hdr,
719 u32 seg_number, u32 seg_size, u8 *desc)
720{
721 memset(seg_hdr, 0, sizeof(struct mpi_coredump_segment_header));
722 seg_hdr->cookie = MPI_COREDUMP_COOKIE;
723 seg_hdr->segNum = seg_number;
724 seg_hdr->segSize = seg_size;
725 memcpy(seg_hdr->description, desc, (sizeof(seg_hdr->description)) - 1);
726}
727
Ron Mercer8aae2602010-01-15 13:31:28 +0000728/*
729 * This function should be called when a coredump / probedump
730 * is to be extracted from the HBA. It is assumed there is a
731 * qdev structure that contains the base address of the register
732 * space for this function as well as a coredump structure that
733 * will contain the dump.
734 */
735int ql_core_dump(struct ql_adapter *qdev, struct ql_mpi_coredump *mpi_coredump)
736{
737 int status;
738 int i;
739
740 if (!mpi_coredump) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000741 netif_err(qdev, drv, qdev->ndev, "No memory available.\n");
Ron Mercer8aae2602010-01-15 13:31:28 +0000742 return -ENOMEM;
743 }
744
745 /* Try to get the spinlock, but dont worry if
746 * it isn't available. If the firmware died it
747 * might be holding the sem.
748 */
749 ql_sem_spinlock(qdev, SEM_PROC_REG_MASK);
750
751 status = ql_pause_mpi_risc(qdev);
752 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000753 netif_err(qdev, drv, qdev->ndev,
754 "Failed RISC pause. Status = 0x%.08x\n", status);
Ron Mercer8aae2602010-01-15 13:31:28 +0000755 goto err;
756 }
757
758 /* Insert the global header */
759 memset(&(mpi_coredump->mpi_global_header), 0,
760 sizeof(struct mpi_coredump_global_header));
761 mpi_coredump->mpi_global_header.cookie = MPI_COREDUMP_COOKIE;
762 mpi_coredump->mpi_global_header.headerSize =
763 sizeof(struct mpi_coredump_global_header);
764 mpi_coredump->mpi_global_header.imageSize =
765 sizeof(struct ql_mpi_coredump);
766 memcpy(mpi_coredump->mpi_global_header.idString, "MPI Coredump",
767 sizeof(mpi_coredump->mpi_global_header.idString));
768
769 /* Get generic NIC reg dump */
770 ql_build_coredump_seg_header(&mpi_coredump->nic_regs_seg_hdr,
771 NIC1_CONTROL_SEG_NUM,
772 sizeof(struct mpi_coredump_segment_header) +
773 sizeof(mpi_coredump->nic_regs), "NIC1 Registers");
774
Ron Mercer24bb55b2010-01-15 13:31:31 +0000775 ql_build_coredump_seg_header(&mpi_coredump->nic2_regs_seg_hdr,
776 NIC2_CONTROL_SEG_NUM,
777 sizeof(struct mpi_coredump_segment_header) +
778 sizeof(mpi_coredump->nic2_regs), "NIC2 Registers");
779
Ron Mercera2f98232010-01-15 13:31:33 +0000780 /* Get XGMac registers. (Segment 18, Rev C. step 21) */
781 ql_build_coredump_seg_header(&mpi_coredump->xgmac1_seg_hdr,
782 NIC1_XGMAC_SEG_NUM,
783 sizeof(struct mpi_coredump_segment_header) +
784 sizeof(mpi_coredump->xgmac1), "NIC1 XGMac Registers");
785
786 ql_build_coredump_seg_header(&mpi_coredump->xgmac2_seg_hdr,
787 NIC2_XGMAC_SEG_NUM,
788 sizeof(struct mpi_coredump_segment_header) +
789 sizeof(mpi_coredump->xgmac2), "NIC2 XGMac Registers");
790
Ron Mercer8aae2602010-01-15 13:31:28 +0000791 if (qdev->func & 1) {
792 /* Odd means our function is NIC 2 */
793 for (i = 0; i < NIC_REGS_DUMP_WORD_COUNT; i++)
794 mpi_coredump->nic2_regs[i] =
795 ql_read32(qdev, i * sizeof(u32));
Ron Mercer24bb55b2010-01-15 13:31:31 +0000796
797 for (i = 0; i < NIC_REGS_DUMP_WORD_COUNT; i++)
798 mpi_coredump->nic_regs[i] =
799 ql_read_other_func_reg(qdev, (i * sizeof(u32)) / 4);
Ron Mercera2f98232010-01-15 13:31:33 +0000800
801 ql_get_xgmac_regs(qdev, &mpi_coredump->xgmac2[0], 0);
802 ql_get_xgmac_regs(qdev, &mpi_coredump->xgmac1[0], 1);
Ron Mercer8aae2602010-01-15 13:31:28 +0000803 } else {
804 /* Even means our function is NIC 1 */
805 for (i = 0; i < NIC_REGS_DUMP_WORD_COUNT; i++)
806 mpi_coredump->nic_regs[i] =
807 ql_read32(qdev, i * sizeof(u32));
Ron Mercer24bb55b2010-01-15 13:31:31 +0000808 for (i = 0; i < NIC_REGS_DUMP_WORD_COUNT; i++)
809 mpi_coredump->nic2_regs[i] =
810 ql_read_other_func_reg(qdev, (i * sizeof(u32)) / 4);
Ron Mercera2f98232010-01-15 13:31:33 +0000811
812 ql_get_xgmac_regs(qdev, &mpi_coredump->xgmac1[0], 0);
813 ql_get_xgmac_regs(qdev, &mpi_coredump->xgmac2[0], 1);
Ron Mercer8aae2602010-01-15 13:31:28 +0000814 }
815
Ron Mercera48c86f2010-01-15 13:31:32 +0000816 /* Rev C. Step 20a */
817 ql_build_coredump_seg_header(&mpi_coredump->xaui_an_hdr,
818 XAUI_AN_SEG_NUM,
819 sizeof(struct mpi_coredump_segment_header) +
820 sizeof(mpi_coredump->serdes_xaui_an),
821 "XAUI AN Registers");
822
823 /* Rev C. Step 20b */
824 ql_build_coredump_seg_header(&mpi_coredump->xaui_hss_pcs_hdr,
825 XAUI_HSS_PCS_SEG_NUM,
826 sizeof(struct mpi_coredump_segment_header) +
827 sizeof(mpi_coredump->serdes_xaui_hss_pcs),
828 "XAUI HSS PCS Registers");
829
830 ql_build_coredump_seg_header(&mpi_coredump->xfi_an_hdr, XFI_AN_SEG_NUM,
831 sizeof(struct mpi_coredump_segment_header) +
832 sizeof(mpi_coredump->serdes_xfi_an),
833 "XFI AN Registers");
834
835 ql_build_coredump_seg_header(&mpi_coredump->xfi_train_hdr,
836 XFI_TRAIN_SEG_NUM,
837 sizeof(struct mpi_coredump_segment_header) +
838 sizeof(mpi_coredump->serdes_xfi_train),
839 "XFI TRAIN Registers");
840
841 ql_build_coredump_seg_header(&mpi_coredump->xfi_hss_pcs_hdr,
842 XFI_HSS_PCS_SEG_NUM,
843 sizeof(struct mpi_coredump_segment_header) +
844 sizeof(mpi_coredump->serdes_xfi_hss_pcs),
845 "XFI HSS PCS Registers");
846
847 ql_build_coredump_seg_header(&mpi_coredump->xfi_hss_tx_hdr,
848 XFI_HSS_TX_SEG_NUM,
849 sizeof(struct mpi_coredump_segment_header) +
850 sizeof(mpi_coredump->serdes_xfi_hss_tx),
851 "XFI HSS TX Registers");
852
853 ql_build_coredump_seg_header(&mpi_coredump->xfi_hss_rx_hdr,
854 XFI_HSS_RX_SEG_NUM,
855 sizeof(struct mpi_coredump_segment_header) +
856 sizeof(mpi_coredump->serdes_xfi_hss_rx),
857 "XFI HSS RX Registers");
858
859 ql_build_coredump_seg_header(&mpi_coredump->xfi_hss_pll_hdr,
860 XFI_HSS_PLL_SEG_NUM,
861 sizeof(struct mpi_coredump_segment_header) +
862 sizeof(mpi_coredump->serdes_xfi_hss_pll),
863 "XFI HSS PLL Registers");
864
865 ql_build_coredump_seg_header(&mpi_coredump->xaui2_an_hdr,
866 XAUI2_AN_SEG_NUM,
867 sizeof(struct mpi_coredump_segment_header) +
868 sizeof(mpi_coredump->serdes2_xaui_an),
869 "XAUI2 AN Registers");
870
871 ql_build_coredump_seg_header(&mpi_coredump->xaui2_hss_pcs_hdr,
872 XAUI2_HSS_PCS_SEG_NUM,
873 sizeof(struct mpi_coredump_segment_header) +
874 sizeof(mpi_coredump->serdes2_xaui_hss_pcs),
875 "XAUI2 HSS PCS Registers");
876
877 ql_build_coredump_seg_header(&mpi_coredump->xfi2_an_hdr,
878 XFI2_AN_SEG_NUM,
879 sizeof(struct mpi_coredump_segment_header) +
880 sizeof(mpi_coredump->serdes2_xfi_an),
881 "XFI2 AN Registers");
882
883 ql_build_coredump_seg_header(&mpi_coredump->xfi2_train_hdr,
884 XFI2_TRAIN_SEG_NUM,
885 sizeof(struct mpi_coredump_segment_header) +
886 sizeof(mpi_coredump->serdes2_xfi_train),
887 "XFI2 TRAIN Registers");
888
889 ql_build_coredump_seg_header(&mpi_coredump->xfi2_hss_pcs_hdr,
890 XFI2_HSS_PCS_SEG_NUM,
891 sizeof(struct mpi_coredump_segment_header) +
892 sizeof(mpi_coredump->serdes2_xfi_hss_pcs),
893 "XFI2 HSS PCS Registers");
894
895 ql_build_coredump_seg_header(&mpi_coredump->xfi2_hss_tx_hdr,
896 XFI2_HSS_TX_SEG_NUM,
897 sizeof(struct mpi_coredump_segment_header) +
898 sizeof(mpi_coredump->serdes2_xfi_hss_tx),
899 "XFI2 HSS TX Registers");
900
901 ql_build_coredump_seg_header(&mpi_coredump->xfi2_hss_rx_hdr,
902 XFI2_HSS_RX_SEG_NUM,
903 sizeof(struct mpi_coredump_segment_header) +
904 sizeof(mpi_coredump->serdes2_xfi_hss_rx),
905 "XFI2 HSS RX Registers");
906
907 ql_build_coredump_seg_header(&mpi_coredump->xfi2_hss_pll_hdr,
908 XFI2_HSS_PLL_SEG_NUM,
909 sizeof(struct mpi_coredump_segment_header) +
910 sizeof(mpi_coredump->serdes2_xfi_hss_pll),
911 "XFI2 HSS PLL Registers");
912
913 status = ql_get_serdes_regs(qdev, mpi_coredump);
914 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +0000915 netif_err(qdev, drv, qdev->ndev,
916 "Failed Dump of Serdes Registers. Status = 0x%.08x\n",
917 status);
Ron Mercera48c86f2010-01-15 13:31:32 +0000918 goto err;
919 }
920
Ron Mercer8aae2602010-01-15 13:31:28 +0000921 ql_build_coredump_seg_header(&mpi_coredump->core_regs_seg_hdr,
922 CORE_SEG_NUM,
923 sizeof(mpi_coredump->core_regs_seg_hdr) +
924 sizeof(mpi_coredump->mpi_core_regs) +
925 sizeof(mpi_coredump->mpi_core_sh_regs),
926 "Core Registers");
927
928 /* Get the MPI Core Registers */
929 status = ql_get_mpi_regs(qdev, &mpi_coredump->mpi_core_regs[0],
930 MPI_CORE_REGS_ADDR, MPI_CORE_REGS_CNT);
931 if (status)
932 goto err;
933 /* Get the 16 MPI shadow registers */
934 status = ql_get_mpi_shadow_regs(qdev,
935 &mpi_coredump->mpi_core_sh_regs[0]);
936 if (status)
937 goto err;
938
939 /* Get the Test Logic Registers */
940 ql_build_coredump_seg_header(&mpi_coredump->test_logic_regs_seg_hdr,
941 TEST_LOGIC_SEG_NUM,
942 sizeof(struct mpi_coredump_segment_header)
943 + sizeof(mpi_coredump->test_logic_regs),
944 "Test Logic Regs");
945 status = ql_get_mpi_regs(qdev, &mpi_coredump->test_logic_regs[0],
946 TEST_REGS_ADDR, TEST_REGS_CNT);
947 if (status)
948 goto err;
949
950 /* Get the RMII Registers */
951 ql_build_coredump_seg_header(&mpi_coredump->rmii_regs_seg_hdr,
952 RMII_SEG_NUM,
953 sizeof(struct mpi_coredump_segment_header)
954 + sizeof(mpi_coredump->rmii_regs),
955 "RMII Registers");
956 status = ql_get_mpi_regs(qdev, &mpi_coredump->rmii_regs[0],
957 RMII_REGS_ADDR, RMII_REGS_CNT);
958 if (status)
959 goto err;
960
961 /* Get the FCMAC1 Registers */
962 ql_build_coredump_seg_header(&mpi_coredump->fcmac1_regs_seg_hdr,
963 FCMAC1_SEG_NUM,
964 sizeof(struct mpi_coredump_segment_header)
965 + sizeof(mpi_coredump->fcmac1_regs),
966 "FCMAC1 Registers");
967 status = ql_get_mpi_regs(qdev, &mpi_coredump->fcmac1_regs[0],
968 FCMAC1_REGS_ADDR, FCMAC_REGS_CNT);
969 if (status)
970 goto err;
971
972 /* Get the FCMAC2 Registers */
973
974 ql_build_coredump_seg_header(&mpi_coredump->fcmac2_regs_seg_hdr,
975 FCMAC2_SEG_NUM,
976 sizeof(struct mpi_coredump_segment_header)
977 + sizeof(mpi_coredump->fcmac2_regs),
978 "FCMAC2 Registers");
979
980 status = ql_get_mpi_regs(qdev, &mpi_coredump->fcmac2_regs[0],
981 FCMAC2_REGS_ADDR, FCMAC_REGS_CNT);
982 if (status)
983 goto err;
984
985 /* Get the FC1 MBX Registers */
986 ql_build_coredump_seg_header(&mpi_coredump->fc1_mbx_regs_seg_hdr,
987 FC1_MBOX_SEG_NUM,
988 sizeof(struct mpi_coredump_segment_header)
989 + sizeof(mpi_coredump->fc1_mbx_regs),
990 "FC1 MBox Regs");
991 status = ql_get_mpi_regs(qdev, &mpi_coredump->fc1_mbx_regs[0],
992 FC1_MBX_REGS_ADDR, FC_MBX_REGS_CNT);
993 if (status)
994 goto err;
995
996 /* Get the IDE Registers */
997 ql_build_coredump_seg_header(&mpi_coredump->ide_regs_seg_hdr,
998 IDE_SEG_NUM,
999 sizeof(struct mpi_coredump_segment_header)
1000 + sizeof(mpi_coredump->ide_regs),
1001 "IDE Registers");
1002 status = ql_get_mpi_regs(qdev, &mpi_coredump->ide_regs[0],
1003 IDE_REGS_ADDR, IDE_REGS_CNT);
1004 if (status)
1005 goto err;
1006
1007 /* Get the NIC1 MBX Registers */
1008 ql_build_coredump_seg_header(&mpi_coredump->nic1_mbx_regs_seg_hdr,
1009 NIC1_MBOX_SEG_NUM,
1010 sizeof(struct mpi_coredump_segment_header)
1011 + sizeof(mpi_coredump->nic1_mbx_regs),
1012 "NIC1 MBox Regs");
1013 status = ql_get_mpi_regs(qdev, &mpi_coredump->nic1_mbx_regs[0],
1014 NIC1_MBX_REGS_ADDR, NIC_MBX_REGS_CNT);
1015 if (status)
1016 goto err;
1017
1018 /* Get the SMBus Registers */
1019 ql_build_coredump_seg_header(&mpi_coredump->smbus_regs_seg_hdr,
1020 SMBUS_SEG_NUM,
1021 sizeof(struct mpi_coredump_segment_header)
1022 + sizeof(mpi_coredump->smbus_regs),
1023 "SMBus Registers");
1024 status = ql_get_mpi_regs(qdev, &mpi_coredump->smbus_regs[0],
1025 SMBUS_REGS_ADDR, SMBUS_REGS_CNT);
1026 if (status)
1027 goto err;
1028
1029 /* Get the FC2 MBX Registers */
1030 ql_build_coredump_seg_header(&mpi_coredump->fc2_mbx_regs_seg_hdr,
1031 FC2_MBOX_SEG_NUM,
1032 sizeof(struct mpi_coredump_segment_header)
1033 + sizeof(mpi_coredump->fc2_mbx_regs),
1034 "FC2 MBox Regs");
1035 status = ql_get_mpi_regs(qdev, &mpi_coredump->fc2_mbx_regs[0],
1036 FC2_MBX_REGS_ADDR, FC_MBX_REGS_CNT);
1037 if (status)
1038 goto err;
1039
1040 /* Get the NIC2 MBX Registers */
1041 ql_build_coredump_seg_header(&mpi_coredump->nic2_mbx_regs_seg_hdr,
1042 NIC2_MBOX_SEG_NUM,
1043 sizeof(struct mpi_coredump_segment_header)
1044 + sizeof(mpi_coredump->nic2_mbx_regs),
1045 "NIC2 MBox Regs");
1046 status = ql_get_mpi_regs(qdev, &mpi_coredump->nic2_mbx_regs[0],
1047 NIC2_MBX_REGS_ADDR, NIC_MBX_REGS_CNT);
1048 if (status)
1049 goto err;
1050
1051 /* Get the I2C Registers */
1052 ql_build_coredump_seg_header(&mpi_coredump->i2c_regs_seg_hdr,
1053 I2C_SEG_NUM,
1054 sizeof(struct mpi_coredump_segment_header)
1055 + sizeof(mpi_coredump->i2c_regs),
1056 "I2C Registers");
1057 status = ql_get_mpi_regs(qdev, &mpi_coredump->i2c_regs[0],
1058 I2C_REGS_ADDR, I2C_REGS_CNT);
1059 if (status)
1060 goto err;
1061
1062 /* Get the MEMC Registers */
1063 ql_build_coredump_seg_header(&mpi_coredump->memc_regs_seg_hdr,
1064 MEMC_SEG_NUM,
1065 sizeof(struct mpi_coredump_segment_header)
1066 + sizeof(mpi_coredump->memc_regs),
1067 "MEMC Registers");
1068 status = ql_get_mpi_regs(qdev, &mpi_coredump->memc_regs[0],
1069 MEMC_REGS_ADDR, MEMC_REGS_CNT);
1070 if (status)
1071 goto err;
1072
1073 /* Get the PBus Registers */
1074 ql_build_coredump_seg_header(&mpi_coredump->pbus_regs_seg_hdr,
1075 PBUS_SEG_NUM,
1076 sizeof(struct mpi_coredump_segment_header)
1077 + sizeof(mpi_coredump->pbus_regs),
1078 "PBUS Registers");
1079 status = ql_get_mpi_regs(qdev, &mpi_coredump->pbus_regs[0],
1080 PBUS_REGS_ADDR, PBUS_REGS_CNT);
1081 if (status)
1082 goto err;
1083
1084 /* Get the MDE Registers */
1085 ql_build_coredump_seg_header(&mpi_coredump->mde_regs_seg_hdr,
1086 MDE_SEG_NUM,
1087 sizeof(struct mpi_coredump_segment_header)
1088 + sizeof(mpi_coredump->mde_regs),
1089 "MDE Registers");
1090 status = ql_get_mpi_regs(qdev, &mpi_coredump->mde_regs[0],
1091 MDE_REGS_ADDR, MDE_REGS_CNT);
1092 if (status)
1093 goto err;
1094
1095 ql_build_coredump_seg_header(&mpi_coredump->misc_nic_seg_hdr,
1096 MISC_NIC_INFO_SEG_NUM,
1097 sizeof(struct mpi_coredump_segment_header)
1098 + sizeof(mpi_coredump->misc_nic_info),
1099 "MISC NIC INFO");
1100 mpi_coredump->misc_nic_info.rx_ring_count = qdev->rx_ring_count;
1101 mpi_coredump->misc_nic_info.tx_ring_count = qdev->tx_ring_count;
1102 mpi_coredump->misc_nic_info.intr_count = qdev->intr_count;
1103 mpi_coredump->misc_nic_info.function = qdev->func;
1104
1105 /* Segment 31 */
1106 /* Get indexed register values. */
1107 ql_build_coredump_seg_header(&mpi_coredump->intr_states_seg_hdr,
1108 INTR_STATES_SEG_NUM,
1109 sizeof(struct mpi_coredump_segment_header)
1110 + sizeof(mpi_coredump->intr_states),
1111 "INTR States");
1112 ql_get_intr_states(qdev, &mpi_coredump->intr_states[0]);
1113
1114 ql_build_coredump_seg_header(&mpi_coredump->cam_entries_seg_hdr,
1115 CAM_ENTRIES_SEG_NUM,
1116 sizeof(struct mpi_coredump_segment_header)
1117 + sizeof(mpi_coredump->cam_entries),
1118 "CAM Entries");
1119 status = ql_get_cam_entries(qdev, &mpi_coredump->cam_entries[0]);
1120 if (status)
1121 goto err;
1122
1123 ql_build_coredump_seg_header(&mpi_coredump->nic_routing_words_seg_hdr,
1124 ROUTING_WORDS_SEG_NUM,
1125 sizeof(struct mpi_coredump_segment_header)
1126 + sizeof(mpi_coredump->nic_routing_words),
1127 "Routing Words");
1128 status = ql_get_routing_entries(qdev,
1129 &mpi_coredump->nic_routing_words[0]);
1130 if (status)
1131 goto err;
1132
1133 /* Segment 34 (Rev C. step 23) */
1134 ql_build_coredump_seg_header(&mpi_coredump->ets_seg_hdr,
1135 ETS_SEG_NUM,
1136 sizeof(struct mpi_coredump_segment_header)
1137 + sizeof(mpi_coredump->ets),
1138 "ETS Registers");
1139 status = ql_get_ets_regs(qdev, &mpi_coredump->ets[0]);
1140 if (status)
1141 goto err;
1142
Ron Mercerc89ec8b2010-01-15 13:31:29 +00001143 ql_build_coredump_seg_header(&mpi_coredump->probe_dump_seg_hdr,
1144 PROBE_DUMP_SEG_NUM,
1145 sizeof(struct mpi_coredump_segment_header)
1146 + sizeof(mpi_coredump->probe_dump),
1147 "Probe Dump");
1148 ql_get_probe_dump(qdev, &mpi_coredump->probe_dump[0]);
1149
Ron Mercer8aae2602010-01-15 13:31:28 +00001150 ql_build_coredump_seg_header(&mpi_coredump->routing_reg_seg_hdr,
1151 ROUTING_INDEX_SEG_NUM,
1152 sizeof(struct mpi_coredump_segment_header)
1153 + sizeof(mpi_coredump->routing_regs),
1154 "Routing Regs");
1155 status = ql_get_routing_index_registers(qdev,
1156 &mpi_coredump->routing_regs[0]);
1157 if (status)
1158 goto err;
1159
1160 ql_build_coredump_seg_header(&mpi_coredump->mac_prot_reg_seg_hdr,
1161 MAC_PROTOCOL_SEG_NUM,
1162 sizeof(struct mpi_coredump_segment_header)
1163 + sizeof(mpi_coredump->mac_prot_regs),
1164 "MAC Prot Regs");
1165 ql_get_mac_protocol_registers(qdev, &mpi_coredump->mac_prot_regs[0]);
1166
1167 /* Get the semaphore registers for all 5 functions */
1168 ql_build_coredump_seg_header(&mpi_coredump->sem_regs_seg_hdr,
1169 SEM_REGS_SEG_NUM,
1170 sizeof(struct mpi_coredump_segment_header) +
1171 sizeof(mpi_coredump->sem_regs), "Sem Registers");
1172
1173 ql_get_sem_registers(qdev, &mpi_coredump->sem_regs[0]);
1174
1175 /* Prevent the mpi restarting while we dump the memory.*/
1176 ql_write_mpi_reg(qdev, MPI_TEST_FUNC_RST_STS, MPI_TEST_FUNC_RST_FRC);
1177
1178 /* clear the pause */
1179 status = ql_unpause_mpi_risc(qdev);
1180 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001181 netif_err(qdev, drv, qdev->ndev,
1182 "Failed RISC unpause. Status = 0x%.08x\n", status);
Ron Mercer8aae2602010-01-15 13:31:28 +00001183 goto err;
1184 }
Ron Mercer2c1f73c2010-01-15 13:31:30 +00001185
1186 /* Reset the RISC so we can dump RAM */
1187 status = ql_hard_reset_mpi_risc(qdev);
1188 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001189 netif_err(qdev, drv, qdev->ndev,
1190 "Failed RISC reset. Status = 0x%.08x\n", status);
Ron Mercer2c1f73c2010-01-15 13:31:30 +00001191 goto err;
1192 }
1193
1194 ql_build_coredump_seg_header(&mpi_coredump->code_ram_seg_hdr,
1195 WCS_RAM_SEG_NUM,
1196 sizeof(struct mpi_coredump_segment_header)
1197 + sizeof(mpi_coredump->code_ram),
1198 "WCS RAM");
1199 status = ql_dump_risc_ram_area(qdev, &mpi_coredump->code_ram[0],
1200 CODE_RAM_ADDR, CODE_RAM_CNT);
1201 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001202 netif_err(qdev, drv, qdev->ndev,
1203 "Failed Dump of CODE RAM. Status = 0x%.08x\n",
1204 status);
Ron Mercer2c1f73c2010-01-15 13:31:30 +00001205 goto err;
1206 }
1207
1208 /* Insert the segment header */
1209 ql_build_coredump_seg_header(&mpi_coredump->memc_ram_seg_hdr,
1210 MEMC_RAM_SEG_NUM,
1211 sizeof(struct mpi_coredump_segment_header)
1212 + sizeof(mpi_coredump->memc_ram),
1213 "MEMC RAM");
1214 status = ql_dump_risc_ram_area(qdev, &mpi_coredump->memc_ram[0],
1215 MEMC_RAM_ADDR, MEMC_RAM_CNT);
1216 if (status) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001217 netif_err(qdev, drv, qdev->ndev,
1218 "Failed Dump of MEMC RAM. Status = 0x%.08x\n",
1219 status);
Ron Mercer2c1f73c2010-01-15 13:31:30 +00001220 goto err;
1221 }
Ron Mercer8aae2602010-01-15 13:31:28 +00001222err:
1223 ql_sem_unlock(qdev, SEM_PROC_REG_MASK); /* does flush too */
1224 return status;
1225
1226}
1227
Ron Mercerd5c1da52010-01-15 13:31:34 +00001228static void ql_get_core_dump(struct ql_adapter *qdev)
1229{
1230 if (!ql_own_firmware(qdev)) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001231 netif_err(qdev, drv, qdev->ndev, "Don't own firmware!\n");
Ron Mercerd5c1da52010-01-15 13:31:34 +00001232 return;
1233 }
1234
1235 if (!netif_running(qdev->ndev)) {
Joe Perchesae9540f2010-02-09 11:49:52 +00001236 netif_err(qdev, ifup, qdev->ndev,
1237 "Force Coredump can only be done from interface that is up.\n");
Ron Mercerd5c1da52010-01-15 13:31:34 +00001238 return;
1239 }
Ron Mercerfc312ec2010-07-05 12:19:38 +00001240 ql_queue_fw_error(qdev);
Ron Mercerd5c1da52010-01-15 13:31:34 +00001241}
1242
Ron Mercera61f8022009-10-21 11:07:41 +00001243void ql_gen_reg_dump(struct ql_adapter *qdev,
1244 struct ql_reg_dump *mpi_coredump)
1245{
1246 int i, status;
1247
1248
1249 memset(&(mpi_coredump->mpi_global_header), 0,
1250 sizeof(struct mpi_coredump_global_header));
1251 mpi_coredump->mpi_global_header.cookie = MPI_COREDUMP_COOKIE;
1252 mpi_coredump->mpi_global_header.headerSize =
1253 sizeof(struct mpi_coredump_global_header);
1254 mpi_coredump->mpi_global_header.imageSize =
1255 sizeof(struct ql_reg_dump);
1256 memcpy(mpi_coredump->mpi_global_header.idString, "MPI Coredump",
1257 sizeof(mpi_coredump->mpi_global_header.idString));
1258
1259
1260 /* segment 16 */
1261 ql_build_coredump_seg_header(&mpi_coredump->misc_nic_seg_hdr,
1262 MISC_NIC_INFO_SEG_NUM,
1263 sizeof(struct mpi_coredump_segment_header)
1264 + sizeof(mpi_coredump->misc_nic_info),
1265 "MISC NIC INFO");
1266 mpi_coredump->misc_nic_info.rx_ring_count = qdev->rx_ring_count;
1267 mpi_coredump->misc_nic_info.tx_ring_count = qdev->tx_ring_count;
1268 mpi_coredump->misc_nic_info.intr_count = qdev->intr_count;
1269 mpi_coredump->misc_nic_info.function = qdev->func;
1270
1271 /* Segment 16, Rev C. Step 18 */
1272 ql_build_coredump_seg_header(&mpi_coredump->nic_regs_seg_hdr,
1273 NIC1_CONTROL_SEG_NUM,
1274 sizeof(struct mpi_coredump_segment_header)
1275 + sizeof(mpi_coredump->nic_regs),
1276 "NIC Registers");
1277 /* Get generic reg dump */
1278 for (i = 0; i < 64; i++)
1279 mpi_coredump->nic_regs[i] = ql_read32(qdev, i * sizeof(u32));
1280
1281 /* Segment 31 */
1282 /* Get indexed register values. */
1283 ql_build_coredump_seg_header(&mpi_coredump->intr_states_seg_hdr,
1284 INTR_STATES_SEG_NUM,
1285 sizeof(struct mpi_coredump_segment_header)
1286 + sizeof(mpi_coredump->intr_states),
1287 "INTR States");
1288 ql_get_intr_states(qdev, &mpi_coredump->intr_states[0]);
1289
1290 ql_build_coredump_seg_header(&mpi_coredump->cam_entries_seg_hdr,
1291 CAM_ENTRIES_SEG_NUM,
1292 sizeof(struct mpi_coredump_segment_header)
1293 + sizeof(mpi_coredump->cam_entries),
1294 "CAM Entries");
1295 status = ql_get_cam_entries(qdev, &mpi_coredump->cam_entries[0]);
1296 if (status)
1297 return;
1298
1299 ql_build_coredump_seg_header(&mpi_coredump->nic_routing_words_seg_hdr,
1300 ROUTING_WORDS_SEG_NUM,
1301 sizeof(struct mpi_coredump_segment_header)
1302 + sizeof(mpi_coredump->nic_routing_words),
1303 "Routing Words");
1304 status = ql_get_routing_entries(qdev,
1305 &mpi_coredump->nic_routing_words[0]);
1306 if (status)
1307 return;
1308
1309 /* Segment 34 (Rev C. step 23) */
1310 ql_build_coredump_seg_header(&mpi_coredump->ets_seg_hdr,
1311 ETS_SEG_NUM,
1312 sizeof(struct mpi_coredump_segment_header)
1313 + sizeof(mpi_coredump->ets),
1314 "ETS Registers");
1315 status = ql_get_ets_regs(qdev, &mpi_coredump->ets[0]);
1316 if (status)
1317 return;
Ron Mercerd5c1da52010-01-15 13:31:34 +00001318
1319 if (test_bit(QL_FRC_COREDUMP, &qdev->flags))
1320 ql_get_core_dump(qdev);
Ron Mercera61f8022009-10-21 11:07:41 +00001321}
1322
Ron Mercer8aae2602010-01-15 13:31:28 +00001323/* Coredump to messages log file using separate worker thread */
1324void ql_mpi_core_to_log(struct work_struct *work)
1325{
1326 struct ql_adapter *qdev =
1327 container_of(work, struct ql_adapter, mpi_core_to_log.work);
1328 u32 *tmp, count;
1329 int i;
1330
1331 count = sizeof(struct ql_mpi_coredump) / sizeof(u32);
1332 tmp = (u32 *)qdev->mpi_coredump;
Joe Perchesae9540f2010-02-09 11:49:52 +00001333 netif_printk(qdev, drv, KERN_DEBUG, qdev->ndev,
1334 "Core is dumping to log file!\n");
Ron Mercer8aae2602010-01-15 13:31:28 +00001335
1336 for (i = 0; i < count; i += 8) {
1337 printk(KERN_ERR "%.08x: %.08x %.08x %.08x %.08x %.08x "
Frans Pop2381a552010-03-24 07:57:36 +00001338 "%.08x %.08x %.08x\n", i,
Ron Mercer8aae2602010-01-15 13:31:28 +00001339 tmp[i + 0],
1340 tmp[i + 1],
1341 tmp[i + 2],
1342 tmp[i + 3],
1343 tmp[i + 4],
1344 tmp[i + 5],
1345 tmp[i + 6],
1346 tmp[i + 7]);
1347 msleep(5);
1348 }
1349}
1350
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001351#ifdef QL_REG_DUMP
1352static void ql_dump_intr_states(struct ql_adapter *qdev)
1353{
1354 int i;
1355 u32 value;
1356 for (i = 0; i < qdev->intr_count; i++) {
1357 ql_write32(qdev, INTR_EN, qdev->intr_context[i].intr_read_mask);
1358 value = ql_read32(qdev, INTR_EN);
1359 printk(KERN_ERR PFX
1360 "%s: Interrupt %d is %s.\n",
1361 qdev->ndev->name, i,
1362 (value & INTR_EN_EN ? "enabled" : "disabled"));
1363 }
1364}
1365
1366void ql_dump_xgmac_control_regs(struct ql_adapter *qdev)
1367{
1368 u32 data;
1369 if (ql_sem_spinlock(qdev, qdev->xg_sem_mask)) {
1370 printk(KERN_ERR "%s: Couldn't get xgmac sem.\n", __func__);
1371 return;
1372 }
1373 ql_read_xgmac_reg(qdev, PAUSE_SRC_LO, &data);
1374 printk(KERN_ERR PFX "%s: PAUSE_SRC_LO = 0x%.08x.\n", qdev->ndev->name,
1375 data);
1376 ql_read_xgmac_reg(qdev, PAUSE_SRC_HI, &data);
1377 printk(KERN_ERR PFX "%s: PAUSE_SRC_HI = 0x%.08x.\n", qdev->ndev->name,
1378 data);
1379 ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
1380 printk(KERN_ERR PFX "%s: GLOBAL_CFG = 0x%.08x.\n", qdev->ndev->name,
1381 data);
1382 ql_read_xgmac_reg(qdev, TX_CFG, &data);
1383 printk(KERN_ERR PFX "%s: TX_CFG = 0x%.08x.\n", qdev->ndev->name, data);
1384 ql_read_xgmac_reg(qdev, RX_CFG, &data);
1385 printk(KERN_ERR PFX "%s: RX_CFG = 0x%.08x.\n", qdev->ndev->name, data);
1386 ql_read_xgmac_reg(qdev, FLOW_CTL, &data);
1387 printk(KERN_ERR PFX "%s: FLOW_CTL = 0x%.08x.\n", qdev->ndev->name,
1388 data);
1389 ql_read_xgmac_reg(qdev, PAUSE_OPCODE, &data);
1390 printk(KERN_ERR PFX "%s: PAUSE_OPCODE = 0x%.08x.\n", qdev->ndev->name,
1391 data);
1392 ql_read_xgmac_reg(qdev, PAUSE_TIMER, &data);
1393 printk(KERN_ERR PFX "%s: PAUSE_TIMER = 0x%.08x.\n", qdev->ndev->name,
1394 data);
1395 ql_read_xgmac_reg(qdev, PAUSE_FRM_DEST_LO, &data);
1396 printk(KERN_ERR PFX "%s: PAUSE_FRM_DEST_LO = 0x%.08x.\n",
1397 qdev->ndev->name, data);
1398 ql_read_xgmac_reg(qdev, PAUSE_FRM_DEST_HI, &data);
1399 printk(KERN_ERR PFX "%s: PAUSE_FRM_DEST_HI = 0x%.08x.\n",
1400 qdev->ndev->name, data);
1401 ql_read_xgmac_reg(qdev, MAC_TX_PARAMS, &data);
1402 printk(KERN_ERR PFX "%s: MAC_TX_PARAMS = 0x%.08x.\n", qdev->ndev->name,
1403 data);
1404 ql_read_xgmac_reg(qdev, MAC_RX_PARAMS, &data);
1405 printk(KERN_ERR PFX "%s: MAC_RX_PARAMS = 0x%.08x.\n", qdev->ndev->name,
1406 data);
1407 ql_read_xgmac_reg(qdev, MAC_SYS_INT, &data);
1408 printk(KERN_ERR PFX "%s: MAC_SYS_INT = 0x%.08x.\n", qdev->ndev->name,
1409 data);
1410 ql_read_xgmac_reg(qdev, MAC_SYS_INT_MASK, &data);
1411 printk(KERN_ERR PFX "%s: MAC_SYS_INT_MASK = 0x%.08x.\n",
1412 qdev->ndev->name, data);
1413 ql_read_xgmac_reg(qdev, MAC_MGMT_INT, &data);
1414 printk(KERN_ERR PFX "%s: MAC_MGMT_INT = 0x%.08x.\n", qdev->ndev->name,
1415 data);
1416 ql_read_xgmac_reg(qdev, MAC_MGMT_IN_MASK, &data);
1417 printk(KERN_ERR PFX "%s: MAC_MGMT_IN_MASK = 0x%.08x.\n",
1418 qdev->ndev->name, data);
1419 ql_read_xgmac_reg(qdev, EXT_ARB_MODE, &data);
1420 printk(KERN_ERR PFX "%s: EXT_ARB_MODE = 0x%.08x.\n", qdev->ndev->name,
1421 data);
1422 ql_sem_unlock(qdev, qdev->xg_sem_mask);
1423
1424}
1425
1426static void ql_dump_ets_regs(struct ql_adapter *qdev)
1427{
1428}
1429
1430static void ql_dump_cam_entries(struct ql_adapter *qdev)
1431{
1432 int i;
1433 u32 value[3];
Ron Mercercc288f52009-02-23 10:42:14 +00001434
1435 i = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1436 if (i)
1437 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001438 for (i = 0; i < 4; i++) {
1439 if (ql_get_mac_addr_reg(qdev, MAC_ADDR_TYPE_CAM_MAC, i, value)) {
1440 printk(KERN_ERR PFX
1441 "%s: Failed read of mac index register.\n",
1442 __func__);
1443 return;
1444 } else {
1445 if (value[0])
1446 printk(KERN_ERR PFX
1447 "%s: CAM index %d CAM Lookup Lower = 0x%.08x:%.08x, Output = 0x%.08x.\n",
1448 qdev->ndev->name, i, value[1], value[0],
1449 value[2]);
1450 }
1451 }
1452 for (i = 0; i < 32; i++) {
1453 if (ql_get_mac_addr_reg
1454 (qdev, MAC_ADDR_TYPE_MULTI_MAC, i, value)) {
1455 printk(KERN_ERR PFX
1456 "%s: Failed read of mac index register.\n",
1457 __func__);
1458 return;
1459 } else {
1460 if (value[0])
1461 printk(KERN_ERR PFX
1462 "%s: MCAST index %d CAM Lookup Lower = 0x%.08x:%.08x.\n",
1463 qdev->ndev->name, i, value[1], value[0]);
1464 }
1465 }
Ron Mercercc288f52009-02-23 10:42:14 +00001466 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001467}
1468
1469void ql_dump_routing_entries(struct ql_adapter *qdev)
1470{
1471 int i;
1472 u32 value;
Ron Mercercc288f52009-02-23 10:42:14 +00001473 i = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
1474 if (i)
1475 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001476 for (i = 0; i < 16; i++) {
1477 value = 0;
1478 if (ql_get_routing_reg(qdev, i, &value)) {
1479 printk(KERN_ERR PFX
1480 "%s: Failed read of routing index register.\n",
1481 __func__);
1482 return;
1483 } else {
1484 if (value)
1485 printk(KERN_ERR PFX
1486 "%s: Routing Mask %d = 0x%.08x.\n",
1487 qdev->ndev->name, i, value);
1488 }
1489 }
Ron Mercercc288f52009-02-23 10:42:14 +00001490 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001491}
1492
1493void ql_dump_regs(struct ql_adapter *qdev)
1494{
1495 printk(KERN_ERR PFX "reg dump for function #%d.\n", qdev->func);
1496 printk(KERN_ERR PFX "SYS = 0x%x.\n",
1497 ql_read32(qdev, SYS));
1498 printk(KERN_ERR PFX "RST_FO = 0x%x.\n",
1499 ql_read32(qdev, RST_FO));
1500 printk(KERN_ERR PFX "FSC = 0x%x.\n",
1501 ql_read32(qdev, FSC));
1502 printk(KERN_ERR PFX "CSR = 0x%x.\n",
1503 ql_read32(qdev, CSR));
1504 printk(KERN_ERR PFX "ICB_RID = 0x%x.\n",
1505 ql_read32(qdev, ICB_RID));
1506 printk(KERN_ERR PFX "ICB_L = 0x%x.\n",
1507 ql_read32(qdev, ICB_L));
1508 printk(KERN_ERR PFX "ICB_H = 0x%x.\n",
1509 ql_read32(qdev, ICB_H));
1510 printk(KERN_ERR PFX "CFG = 0x%x.\n",
1511 ql_read32(qdev, CFG));
1512 printk(KERN_ERR PFX "BIOS_ADDR = 0x%x.\n",
1513 ql_read32(qdev, BIOS_ADDR));
1514 printk(KERN_ERR PFX "STS = 0x%x.\n",
1515 ql_read32(qdev, STS));
1516 printk(KERN_ERR PFX "INTR_EN = 0x%x.\n",
1517 ql_read32(qdev, INTR_EN));
1518 printk(KERN_ERR PFX "INTR_MASK = 0x%x.\n",
1519 ql_read32(qdev, INTR_MASK));
1520 printk(KERN_ERR PFX "ISR1 = 0x%x.\n",
1521 ql_read32(qdev, ISR1));
1522 printk(KERN_ERR PFX "ISR2 = 0x%x.\n",
1523 ql_read32(qdev, ISR2));
1524 printk(KERN_ERR PFX "ISR3 = 0x%x.\n",
1525 ql_read32(qdev, ISR3));
1526 printk(KERN_ERR PFX "ISR4 = 0x%x.\n",
1527 ql_read32(qdev, ISR4));
1528 printk(KERN_ERR PFX "REV_ID = 0x%x.\n",
1529 ql_read32(qdev, REV_ID));
1530 printk(KERN_ERR PFX "FRC_ECC_ERR = 0x%x.\n",
1531 ql_read32(qdev, FRC_ECC_ERR));
1532 printk(KERN_ERR PFX "ERR_STS = 0x%x.\n",
1533 ql_read32(qdev, ERR_STS));
1534 printk(KERN_ERR PFX "RAM_DBG_ADDR = 0x%x.\n",
1535 ql_read32(qdev, RAM_DBG_ADDR));
1536 printk(KERN_ERR PFX "RAM_DBG_DATA = 0x%x.\n",
1537 ql_read32(qdev, RAM_DBG_DATA));
1538 printk(KERN_ERR PFX "ECC_ERR_CNT = 0x%x.\n",
1539 ql_read32(qdev, ECC_ERR_CNT));
1540 printk(KERN_ERR PFX "SEM = 0x%x.\n",
1541 ql_read32(qdev, SEM));
1542 printk(KERN_ERR PFX "GPIO_1 = 0x%x.\n",
1543 ql_read32(qdev, GPIO_1));
1544 printk(KERN_ERR PFX "GPIO_2 = 0x%x.\n",
1545 ql_read32(qdev, GPIO_2));
1546 printk(KERN_ERR PFX "GPIO_3 = 0x%x.\n",
1547 ql_read32(qdev, GPIO_3));
1548 printk(KERN_ERR PFX "XGMAC_ADDR = 0x%x.\n",
1549 ql_read32(qdev, XGMAC_ADDR));
1550 printk(KERN_ERR PFX "XGMAC_DATA = 0x%x.\n",
1551 ql_read32(qdev, XGMAC_DATA));
1552 printk(KERN_ERR PFX "NIC_ETS = 0x%x.\n",
1553 ql_read32(qdev, NIC_ETS));
1554 printk(KERN_ERR PFX "CNA_ETS = 0x%x.\n",
1555 ql_read32(qdev, CNA_ETS));
1556 printk(KERN_ERR PFX "FLASH_ADDR = 0x%x.\n",
1557 ql_read32(qdev, FLASH_ADDR));
1558 printk(KERN_ERR PFX "FLASH_DATA = 0x%x.\n",
1559 ql_read32(qdev, FLASH_DATA));
1560 printk(KERN_ERR PFX "CQ_STOP = 0x%x.\n",
1561 ql_read32(qdev, CQ_STOP));
1562 printk(KERN_ERR PFX "PAGE_TBL_RID = 0x%x.\n",
1563 ql_read32(qdev, PAGE_TBL_RID));
1564 printk(KERN_ERR PFX "WQ_PAGE_TBL_LO = 0x%x.\n",
1565 ql_read32(qdev, WQ_PAGE_TBL_LO));
1566 printk(KERN_ERR PFX "WQ_PAGE_TBL_HI = 0x%x.\n",
1567 ql_read32(qdev, WQ_PAGE_TBL_HI));
1568 printk(KERN_ERR PFX "CQ_PAGE_TBL_LO = 0x%x.\n",
1569 ql_read32(qdev, CQ_PAGE_TBL_LO));
1570 printk(KERN_ERR PFX "CQ_PAGE_TBL_HI = 0x%x.\n",
1571 ql_read32(qdev, CQ_PAGE_TBL_HI));
1572 printk(KERN_ERR PFX "COS_DFLT_CQ1 = 0x%x.\n",
1573 ql_read32(qdev, COS_DFLT_CQ1));
1574 printk(KERN_ERR PFX "COS_DFLT_CQ2 = 0x%x.\n",
1575 ql_read32(qdev, COS_DFLT_CQ2));
1576 printk(KERN_ERR PFX "SPLT_HDR = 0x%x.\n",
1577 ql_read32(qdev, SPLT_HDR));
1578 printk(KERN_ERR PFX "FC_PAUSE_THRES = 0x%x.\n",
1579 ql_read32(qdev, FC_PAUSE_THRES));
1580 printk(KERN_ERR PFX "NIC_PAUSE_THRES = 0x%x.\n",
1581 ql_read32(qdev, NIC_PAUSE_THRES));
1582 printk(KERN_ERR PFX "FC_ETHERTYPE = 0x%x.\n",
1583 ql_read32(qdev, FC_ETHERTYPE));
1584 printk(KERN_ERR PFX "FC_RCV_CFG = 0x%x.\n",
1585 ql_read32(qdev, FC_RCV_CFG));
1586 printk(KERN_ERR PFX "NIC_RCV_CFG = 0x%x.\n",
1587 ql_read32(qdev, NIC_RCV_CFG));
1588 printk(KERN_ERR PFX "FC_COS_TAGS = 0x%x.\n",
1589 ql_read32(qdev, FC_COS_TAGS));
1590 printk(KERN_ERR PFX "NIC_COS_TAGS = 0x%x.\n",
1591 ql_read32(qdev, NIC_COS_TAGS));
1592 printk(KERN_ERR PFX "MGMT_RCV_CFG = 0x%x.\n",
1593 ql_read32(qdev, MGMT_RCV_CFG));
1594 printk(KERN_ERR PFX "XG_SERDES_ADDR = 0x%x.\n",
1595 ql_read32(qdev, XG_SERDES_ADDR));
1596 printk(KERN_ERR PFX "XG_SERDES_DATA = 0x%x.\n",
1597 ql_read32(qdev, XG_SERDES_DATA));
1598 printk(KERN_ERR PFX "PRB_MX_ADDR = 0x%x.\n",
1599 ql_read32(qdev, PRB_MX_ADDR));
1600 printk(KERN_ERR PFX "PRB_MX_DATA = 0x%x.\n",
1601 ql_read32(qdev, PRB_MX_DATA));
1602 ql_dump_intr_states(qdev);
1603 ql_dump_xgmac_control_regs(qdev);
1604 ql_dump_ets_regs(qdev);
1605 ql_dump_cam_entries(qdev);
1606 ql_dump_routing_entries(qdev);
1607}
1608#endif
1609
1610#ifdef QL_STAT_DUMP
1611void ql_dump_stat(struct ql_adapter *qdev)
1612{
1613 printk(KERN_ERR "%s: Enter.\n", __func__);
1614 printk(KERN_ERR "tx_pkts = %ld\n",
1615 (unsigned long)qdev->nic_stats.tx_pkts);
1616 printk(KERN_ERR "tx_bytes = %ld\n",
1617 (unsigned long)qdev->nic_stats.tx_bytes);
1618 printk(KERN_ERR "tx_mcast_pkts = %ld.\n",
1619 (unsigned long)qdev->nic_stats.tx_mcast_pkts);
1620 printk(KERN_ERR "tx_bcast_pkts = %ld.\n",
1621 (unsigned long)qdev->nic_stats.tx_bcast_pkts);
1622 printk(KERN_ERR "tx_ucast_pkts = %ld.\n",
1623 (unsigned long)qdev->nic_stats.tx_ucast_pkts);
1624 printk(KERN_ERR "tx_ctl_pkts = %ld.\n",
1625 (unsigned long)qdev->nic_stats.tx_ctl_pkts);
1626 printk(KERN_ERR "tx_pause_pkts = %ld.\n",
1627 (unsigned long)qdev->nic_stats.tx_pause_pkts);
1628 printk(KERN_ERR "tx_64_pkt = %ld.\n",
1629 (unsigned long)qdev->nic_stats.tx_64_pkt);
1630 printk(KERN_ERR "tx_65_to_127_pkt = %ld.\n",
1631 (unsigned long)qdev->nic_stats.tx_65_to_127_pkt);
1632 printk(KERN_ERR "tx_128_to_255_pkt = %ld.\n",
1633 (unsigned long)qdev->nic_stats.tx_128_to_255_pkt);
1634 printk(KERN_ERR "tx_256_511_pkt = %ld.\n",
1635 (unsigned long)qdev->nic_stats.tx_256_511_pkt);
1636 printk(KERN_ERR "tx_512_to_1023_pkt = %ld.\n",
1637 (unsigned long)qdev->nic_stats.tx_512_to_1023_pkt);
1638 printk(KERN_ERR "tx_1024_to_1518_pkt = %ld.\n",
1639 (unsigned long)qdev->nic_stats.tx_1024_to_1518_pkt);
1640 printk(KERN_ERR "tx_1519_to_max_pkt = %ld.\n",
1641 (unsigned long)qdev->nic_stats.tx_1519_to_max_pkt);
1642 printk(KERN_ERR "tx_undersize_pkt = %ld.\n",
1643 (unsigned long)qdev->nic_stats.tx_undersize_pkt);
1644 printk(KERN_ERR "tx_oversize_pkt = %ld.\n",
1645 (unsigned long)qdev->nic_stats.tx_oversize_pkt);
1646 printk(KERN_ERR "rx_bytes = %ld.\n",
1647 (unsigned long)qdev->nic_stats.rx_bytes);
1648 printk(KERN_ERR "rx_bytes_ok = %ld.\n",
1649 (unsigned long)qdev->nic_stats.rx_bytes_ok);
1650 printk(KERN_ERR "rx_pkts = %ld.\n",
1651 (unsigned long)qdev->nic_stats.rx_pkts);
1652 printk(KERN_ERR "rx_pkts_ok = %ld.\n",
1653 (unsigned long)qdev->nic_stats.rx_pkts_ok);
1654 printk(KERN_ERR "rx_bcast_pkts = %ld.\n",
1655 (unsigned long)qdev->nic_stats.rx_bcast_pkts);
1656 printk(KERN_ERR "rx_mcast_pkts = %ld.\n",
1657 (unsigned long)qdev->nic_stats.rx_mcast_pkts);
1658 printk(KERN_ERR "rx_ucast_pkts = %ld.\n",
1659 (unsigned long)qdev->nic_stats.rx_ucast_pkts);
1660 printk(KERN_ERR "rx_undersize_pkts = %ld.\n",
1661 (unsigned long)qdev->nic_stats.rx_undersize_pkts);
1662 printk(KERN_ERR "rx_oversize_pkts = %ld.\n",
1663 (unsigned long)qdev->nic_stats.rx_oversize_pkts);
1664 printk(KERN_ERR "rx_jabber_pkts = %ld.\n",
1665 (unsigned long)qdev->nic_stats.rx_jabber_pkts);
1666 printk(KERN_ERR "rx_undersize_fcerr_pkts = %ld.\n",
1667 (unsigned long)qdev->nic_stats.rx_undersize_fcerr_pkts);
1668 printk(KERN_ERR "rx_drop_events = %ld.\n",
1669 (unsigned long)qdev->nic_stats.rx_drop_events);
1670 printk(KERN_ERR "rx_fcerr_pkts = %ld.\n",
1671 (unsigned long)qdev->nic_stats.rx_fcerr_pkts);
1672 printk(KERN_ERR "rx_align_err = %ld.\n",
1673 (unsigned long)qdev->nic_stats.rx_align_err);
1674 printk(KERN_ERR "rx_symbol_err = %ld.\n",
1675 (unsigned long)qdev->nic_stats.rx_symbol_err);
1676 printk(KERN_ERR "rx_mac_err = %ld.\n",
1677 (unsigned long)qdev->nic_stats.rx_mac_err);
1678 printk(KERN_ERR "rx_ctl_pkts = %ld.\n",
1679 (unsigned long)qdev->nic_stats.rx_ctl_pkts);
1680 printk(KERN_ERR "rx_pause_pkts = %ld.\n",
1681 (unsigned long)qdev->nic_stats.rx_pause_pkts);
1682 printk(KERN_ERR "rx_64_pkts = %ld.\n",
1683 (unsigned long)qdev->nic_stats.rx_64_pkts);
1684 printk(KERN_ERR "rx_65_to_127_pkts = %ld.\n",
1685 (unsigned long)qdev->nic_stats.rx_65_to_127_pkts);
1686 printk(KERN_ERR "rx_128_255_pkts = %ld.\n",
1687 (unsigned long)qdev->nic_stats.rx_128_255_pkts);
1688 printk(KERN_ERR "rx_256_511_pkts = %ld.\n",
1689 (unsigned long)qdev->nic_stats.rx_256_511_pkts);
1690 printk(KERN_ERR "rx_512_to_1023_pkts = %ld.\n",
1691 (unsigned long)qdev->nic_stats.rx_512_to_1023_pkts);
1692 printk(KERN_ERR "rx_1024_to_1518_pkts = %ld.\n",
1693 (unsigned long)qdev->nic_stats.rx_1024_to_1518_pkts);
1694 printk(KERN_ERR "rx_1519_to_max_pkts = %ld.\n",
1695 (unsigned long)qdev->nic_stats.rx_1519_to_max_pkts);
1696 printk(KERN_ERR "rx_len_err_pkts = %ld.\n",
1697 (unsigned long)qdev->nic_stats.rx_len_err_pkts);
1698};
1699#endif
1700
1701#ifdef QL_DEV_DUMP
1702void ql_dump_qdev(struct ql_adapter *qdev)
1703{
1704 int i;
1705 printk(KERN_ERR PFX "qdev->flags = %lx.\n",
1706 qdev->flags);
1707 printk(KERN_ERR PFX "qdev->vlgrp = %p.\n",
1708 qdev->vlgrp);
1709 printk(KERN_ERR PFX "qdev->pdev = %p.\n",
1710 qdev->pdev);
1711 printk(KERN_ERR PFX "qdev->ndev = %p.\n",
1712 qdev->ndev);
1713 printk(KERN_ERR PFX "qdev->chip_rev_id = %d.\n",
1714 qdev->chip_rev_id);
1715 printk(KERN_ERR PFX "qdev->reg_base = %p.\n",
1716 qdev->reg_base);
1717 printk(KERN_ERR PFX "qdev->doorbell_area = %p.\n",
1718 qdev->doorbell_area);
1719 printk(KERN_ERR PFX "qdev->doorbell_area_size = %d.\n",
1720 qdev->doorbell_area_size);
1721 printk(KERN_ERR PFX "msg_enable = %x.\n",
1722 qdev->msg_enable);
1723 printk(KERN_ERR PFX "qdev->rx_ring_shadow_reg_area = %p.\n",
1724 qdev->rx_ring_shadow_reg_area);
David S. Miller53159d02008-09-19 16:13:05 -07001725 printk(KERN_ERR PFX "qdev->rx_ring_shadow_reg_dma = %llx.\n",
1726 (unsigned long long) qdev->rx_ring_shadow_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001727 printk(KERN_ERR PFX "qdev->tx_ring_shadow_reg_area = %p.\n",
1728 qdev->tx_ring_shadow_reg_area);
David S. Miller53159d02008-09-19 16:13:05 -07001729 printk(KERN_ERR PFX "qdev->tx_ring_shadow_reg_dma = %llx.\n",
1730 (unsigned long long) qdev->tx_ring_shadow_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001731 printk(KERN_ERR PFX "qdev->intr_count = %d.\n",
1732 qdev->intr_count);
1733 if (qdev->msi_x_entry)
1734 for (i = 0; i < qdev->intr_count; i++) {
1735 printk(KERN_ERR PFX
1736 "msi_x_entry.[%d]vector = %d.\n", i,
1737 qdev->msi_x_entry[i].vector);
1738 printk(KERN_ERR PFX
1739 "msi_x_entry.[%d]entry = %d.\n", i,
1740 qdev->msi_x_entry[i].entry);
1741 }
1742 for (i = 0; i < qdev->intr_count; i++) {
1743 printk(KERN_ERR PFX
1744 "intr_context[%d].qdev = %p.\n", i,
1745 qdev->intr_context[i].qdev);
1746 printk(KERN_ERR PFX
1747 "intr_context[%d].intr = %d.\n", i,
1748 qdev->intr_context[i].intr);
1749 printk(KERN_ERR PFX
1750 "intr_context[%d].hooked = %d.\n", i,
1751 qdev->intr_context[i].hooked);
1752 printk(KERN_ERR PFX
1753 "intr_context[%d].intr_en_mask = 0x%08x.\n", i,
1754 qdev->intr_context[i].intr_en_mask);
1755 printk(KERN_ERR PFX
1756 "intr_context[%d].intr_dis_mask = 0x%08x.\n", i,
1757 qdev->intr_context[i].intr_dis_mask);
1758 printk(KERN_ERR PFX
1759 "intr_context[%d].intr_read_mask = 0x%08x.\n", i,
1760 qdev->intr_context[i].intr_read_mask);
1761 }
1762 printk(KERN_ERR PFX "qdev->tx_ring_count = %d.\n", qdev->tx_ring_count);
1763 printk(KERN_ERR PFX "qdev->rx_ring_count = %d.\n", qdev->rx_ring_count);
1764 printk(KERN_ERR PFX "qdev->ring_mem_size = %d.\n", qdev->ring_mem_size);
1765 printk(KERN_ERR PFX "qdev->ring_mem = %p.\n", qdev->ring_mem);
1766 printk(KERN_ERR PFX "qdev->intr_count = %d.\n", qdev->intr_count);
1767 printk(KERN_ERR PFX "qdev->tx_ring = %p.\n",
1768 qdev->tx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001769 printk(KERN_ERR PFX "qdev->rss_ring_count = %d.\n",
1770 qdev->rss_ring_count);
1771 printk(KERN_ERR PFX "qdev->rx_ring = %p.\n", qdev->rx_ring);
1772 printk(KERN_ERR PFX "qdev->default_rx_queue = %d.\n",
1773 qdev->default_rx_queue);
1774 printk(KERN_ERR PFX "qdev->xg_sem_mask = 0x%08x.\n",
1775 qdev->xg_sem_mask);
1776 printk(KERN_ERR PFX "qdev->port_link_up = 0x%08x.\n",
1777 qdev->port_link_up);
1778 printk(KERN_ERR PFX "qdev->port_init = 0x%08x.\n",
1779 qdev->port_init);
1780
1781}
1782#endif
1783
1784#ifdef QL_CB_DUMP
1785void ql_dump_wqicb(struct wqicb *wqicb)
1786{
1787 printk(KERN_ERR PFX "Dumping wqicb stuff...\n");
1788 printk(KERN_ERR PFX "wqicb->len = 0x%x.\n", le16_to_cpu(wqicb->len));
1789 printk(KERN_ERR PFX "wqicb->flags = %x.\n", le16_to_cpu(wqicb->flags));
1790 printk(KERN_ERR PFX "wqicb->cq_id_rss = %d.\n",
1791 le16_to_cpu(wqicb->cq_id_rss));
1792 printk(KERN_ERR PFX "wqicb->rid = 0x%x.\n", le16_to_cpu(wqicb->rid));
Ron Mercer97345522009-01-09 11:31:50 +00001793 printk(KERN_ERR PFX "wqicb->wq_addr = 0x%llx.\n",
1794 (unsigned long long) le64_to_cpu(wqicb->addr));
1795 printk(KERN_ERR PFX "wqicb->wq_cnsmr_idx_addr = 0x%llx.\n",
1796 (unsigned long long) le64_to_cpu(wqicb->cnsmr_idx_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001797}
1798
1799void ql_dump_tx_ring(struct tx_ring *tx_ring)
1800{
1801 if (tx_ring == NULL)
1802 return;
1803 printk(KERN_ERR PFX
1804 "===================== Dumping tx_ring %d ===============.\n",
1805 tx_ring->wq_id);
1806 printk(KERN_ERR PFX "tx_ring->base = %p.\n", tx_ring->wq_base);
1807 printk(KERN_ERR PFX "tx_ring->base_dma = 0x%llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001808 (unsigned long long) tx_ring->wq_base_dma);
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001809 printk(KERN_ERR PFX
1810 "tx_ring->cnsmr_idx_sh_reg, addr = 0x%p, value = %d.\n",
1811 tx_ring->cnsmr_idx_sh_reg,
1812 tx_ring->cnsmr_idx_sh_reg
1813 ? ql_read_sh_reg(tx_ring->cnsmr_idx_sh_reg) : 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001814 printk(KERN_ERR PFX "tx_ring->size = %d.\n", tx_ring->wq_size);
1815 printk(KERN_ERR PFX "tx_ring->len = %d.\n", tx_ring->wq_len);
1816 printk(KERN_ERR PFX "tx_ring->prod_idx_db_reg = %p.\n",
1817 tx_ring->prod_idx_db_reg);
1818 printk(KERN_ERR PFX "tx_ring->valid_db_reg = %p.\n",
1819 tx_ring->valid_db_reg);
1820 printk(KERN_ERR PFX "tx_ring->prod_idx = %d.\n", tx_ring->prod_idx);
1821 printk(KERN_ERR PFX "tx_ring->cq_id = %d.\n", tx_ring->cq_id);
1822 printk(KERN_ERR PFX "tx_ring->wq_id = %d.\n", tx_ring->wq_id);
1823 printk(KERN_ERR PFX "tx_ring->q = %p.\n", tx_ring->q);
1824 printk(KERN_ERR PFX "tx_ring->tx_count = %d.\n",
1825 atomic_read(&tx_ring->tx_count));
1826}
1827
1828void ql_dump_ricb(struct ricb *ricb)
1829{
1830 int i;
1831 printk(KERN_ERR PFX
1832 "===================== Dumping ricb ===============.\n");
1833 printk(KERN_ERR PFX "Dumping ricb stuff...\n");
1834
1835 printk(KERN_ERR PFX "ricb->base_cq = %d.\n", ricb->base_cq & 0x1f);
1836 printk(KERN_ERR PFX "ricb->flags = %s%s%s%s%s%s%s%s%s.\n",
1837 ricb->base_cq & RSS_L4K ? "RSS_L4K " : "",
1838 ricb->flags & RSS_L6K ? "RSS_L6K " : "",
1839 ricb->flags & RSS_LI ? "RSS_LI " : "",
1840 ricb->flags & RSS_LB ? "RSS_LB " : "",
1841 ricb->flags & RSS_LM ? "RSS_LM " : "",
1842 ricb->flags & RSS_RI4 ? "RSS_RI4 " : "",
1843 ricb->flags & RSS_RT4 ? "RSS_RT4 " : "",
1844 ricb->flags & RSS_RI6 ? "RSS_RI6 " : "",
1845 ricb->flags & RSS_RT6 ? "RSS_RT6 " : "");
1846 printk(KERN_ERR PFX "ricb->mask = 0x%.04x.\n", le16_to_cpu(ricb->mask));
1847 for (i = 0; i < 16; i++)
1848 printk(KERN_ERR PFX "ricb->hash_cq_id[%d] = 0x%.08x.\n", i,
1849 le32_to_cpu(ricb->hash_cq_id[i]));
1850 for (i = 0; i < 10; i++)
1851 printk(KERN_ERR PFX "ricb->ipv6_hash_key[%d] = 0x%.08x.\n", i,
1852 le32_to_cpu(ricb->ipv6_hash_key[i]));
1853 for (i = 0; i < 4; i++)
1854 printk(KERN_ERR PFX "ricb->ipv4_hash_key[%d] = 0x%.08x.\n", i,
1855 le32_to_cpu(ricb->ipv4_hash_key[i]));
1856}
1857
1858void ql_dump_cqicb(struct cqicb *cqicb)
1859{
1860 printk(KERN_ERR PFX "Dumping cqicb stuff...\n");
1861
1862 printk(KERN_ERR PFX "cqicb->msix_vect = %d.\n", cqicb->msix_vect);
1863 printk(KERN_ERR PFX "cqicb->flags = %x.\n", cqicb->flags);
1864 printk(KERN_ERR PFX "cqicb->len = %d.\n", le16_to_cpu(cqicb->len));
Ron Mercer97345522009-01-09 11:31:50 +00001865 printk(KERN_ERR PFX "cqicb->addr = 0x%llx.\n",
1866 (unsigned long long) le64_to_cpu(cqicb->addr));
1867 printk(KERN_ERR PFX "cqicb->prod_idx_addr = 0x%llx.\n",
1868 (unsigned long long) le64_to_cpu(cqicb->prod_idx_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001869 printk(KERN_ERR PFX "cqicb->pkt_delay = 0x%.04x.\n",
1870 le16_to_cpu(cqicb->pkt_delay));
1871 printk(KERN_ERR PFX "cqicb->irq_delay = 0x%.04x.\n",
1872 le16_to_cpu(cqicb->irq_delay));
Ron Mercer97345522009-01-09 11:31:50 +00001873 printk(KERN_ERR PFX "cqicb->lbq_addr = 0x%llx.\n",
1874 (unsigned long long) le64_to_cpu(cqicb->lbq_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001875 printk(KERN_ERR PFX "cqicb->lbq_buf_size = 0x%.04x.\n",
1876 le16_to_cpu(cqicb->lbq_buf_size));
1877 printk(KERN_ERR PFX "cqicb->lbq_len = 0x%.04x.\n",
1878 le16_to_cpu(cqicb->lbq_len));
Ron Mercer97345522009-01-09 11:31:50 +00001879 printk(KERN_ERR PFX "cqicb->sbq_addr = 0x%llx.\n",
1880 (unsigned long long) le64_to_cpu(cqicb->sbq_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001881 printk(KERN_ERR PFX "cqicb->sbq_buf_size = 0x%.04x.\n",
1882 le16_to_cpu(cqicb->sbq_buf_size));
1883 printk(KERN_ERR PFX "cqicb->sbq_len = 0x%.04x.\n",
1884 le16_to_cpu(cqicb->sbq_len));
1885}
1886
1887void ql_dump_rx_ring(struct rx_ring *rx_ring)
1888{
1889 if (rx_ring == NULL)
1890 return;
1891 printk(KERN_ERR PFX
1892 "===================== Dumping rx_ring %d ===============.\n",
1893 rx_ring->cq_id);
1894 printk(KERN_ERR PFX "Dumping rx_ring %d, type = %s%s%s.\n",
1895 rx_ring->cq_id, rx_ring->type == DEFAULT_Q ? "DEFAULT" : "",
1896 rx_ring->type == TX_Q ? "OUTBOUND COMPLETIONS" : "",
1897 rx_ring->type == RX_Q ? "INBOUND_COMPLETIONS" : "");
1898 printk(KERN_ERR PFX "rx_ring->cqicb = %p.\n", &rx_ring->cqicb);
1899 printk(KERN_ERR PFX "rx_ring->cq_base = %p.\n", rx_ring->cq_base);
1900 printk(KERN_ERR PFX "rx_ring->cq_base_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001901 (unsigned long long) rx_ring->cq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001902 printk(KERN_ERR PFX "rx_ring->cq_size = %d.\n", rx_ring->cq_size);
1903 printk(KERN_ERR PFX "rx_ring->cq_len = %d.\n", rx_ring->cq_len);
1904 printk(KERN_ERR PFX
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001905 "rx_ring->prod_idx_sh_reg, addr = 0x%p, value = %d.\n",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001906 rx_ring->prod_idx_sh_reg,
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001907 rx_ring->prod_idx_sh_reg
1908 ? ql_read_sh_reg(rx_ring->prod_idx_sh_reg) : 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001909 printk(KERN_ERR PFX "rx_ring->prod_idx_sh_reg_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001910 (unsigned long long) rx_ring->prod_idx_sh_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001911 printk(KERN_ERR PFX "rx_ring->cnsmr_idx_db_reg = %p.\n",
1912 rx_ring->cnsmr_idx_db_reg);
1913 printk(KERN_ERR PFX "rx_ring->cnsmr_idx = %d.\n", rx_ring->cnsmr_idx);
1914 printk(KERN_ERR PFX "rx_ring->curr_entry = %p.\n", rx_ring->curr_entry);
1915 printk(KERN_ERR PFX "rx_ring->valid_db_reg = %p.\n",
1916 rx_ring->valid_db_reg);
1917
1918 printk(KERN_ERR PFX "rx_ring->lbq_base = %p.\n", rx_ring->lbq_base);
1919 printk(KERN_ERR PFX "rx_ring->lbq_base_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001920 (unsigned long long) rx_ring->lbq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001921 printk(KERN_ERR PFX "rx_ring->lbq_base_indirect = %p.\n",
1922 rx_ring->lbq_base_indirect);
1923 printk(KERN_ERR PFX "rx_ring->lbq_base_indirect_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001924 (unsigned long long) rx_ring->lbq_base_indirect_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001925 printk(KERN_ERR PFX "rx_ring->lbq = %p.\n", rx_ring->lbq);
1926 printk(KERN_ERR PFX "rx_ring->lbq_len = %d.\n", rx_ring->lbq_len);
1927 printk(KERN_ERR PFX "rx_ring->lbq_size = %d.\n", rx_ring->lbq_size);
1928 printk(KERN_ERR PFX "rx_ring->lbq_prod_idx_db_reg = %p.\n",
1929 rx_ring->lbq_prod_idx_db_reg);
1930 printk(KERN_ERR PFX "rx_ring->lbq_prod_idx = %d.\n",
1931 rx_ring->lbq_prod_idx);
1932 printk(KERN_ERR PFX "rx_ring->lbq_curr_idx = %d.\n",
1933 rx_ring->lbq_curr_idx);
1934 printk(KERN_ERR PFX "rx_ring->lbq_clean_idx = %d.\n",
1935 rx_ring->lbq_clean_idx);
1936 printk(KERN_ERR PFX "rx_ring->lbq_free_cnt = %d.\n",
1937 rx_ring->lbq_free_cnt);
1938 printk(KERN_ERR PFX "rx_ring->lbq_buf_size = %d.\n",
1939 rx_ring->lbq_buf_size);
1940
1941 printk(KERN_ERR PFX "rx_ring->sbq_base = %p.\n", rx_ring->sbq_base);
1942 printk(KERN_ERR PFX "rx_ring->sbq_base_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001943 (unsigned long long) rx_ring->sbq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001944 printk(KERN_ERR PFX "rx_ring->sbq_base_indirect = %p.\n",
1945 rx_ring->sbq_base_indirect);
1946 printk(KERN_ERR PFX "rx_ring->sbq_base_indirect_dma = %llx.\n",
David S. Miller53159d02008-09-19 16:13:05 -07001947 (unsigned long long) rx_ring->sbq_base_indirect_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001948 printk(KERN_ERR PFX "rx_ring->sbq = %p.\n", rx_ring->sbq);
1949 printk(KERN_ERR PFX "rx_ring->sbq_len = %d.\n", rx_ring->sbq_len);
1950 printk(KERN_ERR PFX "rx_ring->sbq_size = %d.\n", rx_ring->sbq_size);
1951 printk(KERN_ERR PFX "rx_ring->sbq_prod_idx_db_reg addr = %p.\n",
1952 rx_ring->sbq_prod_idx_db_reg);
1953 printk(KERN_ERR PFX "rx_ring->sbq_prod_idx = %d.\n",
1954 rx_ring->sbq_prod_idx);
1955 printk(KERN_ERR PFX "rx_ring->sbq_curr_idx = %d.\n",
1956 rx_ring->sbq_curr_idx);
1957 printk(KERN_ERR PFX "rx_ring->sbq_clean_idx = %d.\n",
1958 rx_ring->sbq_clean_idx);
1959 printk(KERN_ERR PFX "rx_ring->sbq_free_cnt = %d.\n",
1960 rx_ring->sbq_free_cnt);
1961 printk(KERN_ERR PFX "rx_ring->sbq_buf_size = %d.\n",
1962 rx_ring->sbq_buf_size);
1963 printk(KERN_ERR PFX "rx_ring->cq_id = %d.\n", rx_ring->cq_id);
1964 printk(KERN_ERR PFX "rx_ring->irq = %d.\n", rx_ring->irq);
1965 printk(KERN_ERR PFX "rx_ring->cpu = %d.\n", rx_ring->cpu);
1966 printk(KERN_ERR PFX "rx_ring->qdev = %p.\n", rx_ring->qdev);
1967}
1968
1969void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id)
1970{
1971 void *ptr;
1972
1973 printk(KERN_ERR PFX "%s: Enter.\n", __func__);
1974
1975 ptr = kmalloc(size, GFP_ATOMIC);
1976 if (ptr == NULL) {
1977 printk(KERN_ERR PFX "%s: Couldn't allocate a buffer.\n",
1978 __func__);
1979 return;
1980 }
1981
1982 if (ql_write_cfg(qdev, ptr, size, bit, q_id)) {
1983 printk(KERN_ERR "%s: Failed to upload control block!\n",
1984 __func__);
1985 goto fail_it;
1986 }
1987 switch (bit) {
1988 case CFG_DRQ:
1989 ql_dump_wqicb((struct wqicb *)ptr);
1990 break;
1991 case CFG_DCQ:
1992 ql_dump_cqicb((struct cqicb *)ptr);
1993 break;
1994 case CFG_DR:
1995 ql_dump_ricb((struct ricb *)ptr);
1996 break;
1997 default:
1998 printk(KERN_ERR PFX "%s: Invalid bit value = %x.\n",
1999 __func__, bit);
2000 break;
2001 }
2002fail_it:
2003 kfree(ptr);
2004}
2005#endif
2006
2007#ifdef QL_OB_DUMP
2008void ql_dump_tx_desc(struct tx_buf_desc *tbd)
2009{
2010 printk(KERN_ERR PFX "tbd->addr = 0x%llx\n",
2011 le64_to_cpu((u64) tbd->addr));
2012 printk(KERN_ERR PFX "tbd->len = %d\n",
2013 le32_to_cpu(tbd->len & TX_DESC_LEN_MASK));
2014 printk(KERN_ERR PFX "tbd->flags = %s %s\n",
2015 tbd->len & TX_DESC_C ? "C" : ".",
2016 tbd->len & TX_DESC_E ? "E" : ".");
2017 tbd++;
2018 printk(KERN_ERR PFX "tbd->addr = 0x%llx\n",
2019 le64_to_cpu((u64) tbd->addr));
2020 printk(KERN_ERR PFX "tbd->len = %d\n",
2021 le32_to_cpu(tbd->len & TX_DESC_LEN_MASK));
2022 printk(KERN_ERR PFX "tbd->flags = %s %s\n",
2023 tbd->len & TX_DESC_C ? "C" : ".",
2024 tbd->len & TX_DESC_E ? "E" : ".");
2025 tbd++;
2026 printk(KERN_ERR PFX "tbd->addr = 0x%llx\n",
2027 le64_to_cpu((u64) tbd->addr));
2028 printk(KERN_ERR PFX "tbd->len = %d\n",
2029 le32_to_cpu(tbd->len & TX_DESC_LEN_MASK));
2030 printk(KERN_ERR PFX "tbd->flags = %s %s\n",
2031 tbd->len & TX_DESC_C ? "C" : ".",
2032 tbd->len & TX_DESC_E ? "E" : ".");
2033
2034}
2035
2036void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb)
2037{
2038 struct ob_mac_tso_iocb_req *ob_mac_tso_iocb =
2039 (struct ob_mac_tso_iocb_req *)ob_mac_iocb;
2040 struct tx_buf_desc *tbd;
2041 u16 frame_len;
2042
2043 printk(KERN_ERR PFX "%s\n", __func__);
2044 printk(KERN_ERR PFX "opcode = %s\n",
2045 (ob_mac_iocb->opcode == OPCODE_OB_MAC_IOCB) ? "MAC" : "TSO");
2046 printk(KERN_ERR PFX "flags1 = %s %s %s %s %s\n",
2047 ob_mac_tso_iocb->flags1 & OB_MAC_TSO_IOCB_OI ? "OI" : "",
2048 ob_mac_tso_iocb->flags1 & OB_MAC_TSO_IOCB_I ? "I" : "",
2049 ob_mac_tso_iocb->flags1 & OB_MAC_TSO_IOCB_D ? "D" : "",
2050 ob_mac_tso_iocb->flags1 & OB_MAC_TSO_IOCB_IP4 ? "IP4" : "",
2051 ob_mac_tso_iocb->flags1 & OB_MAC_TSO_IOCB_IP6 ? "IP6" : "");
2052 printk(KERN_ERR PFX "flags2 = %s %s %s\n",
2053 ob_mac_tso_iocb->flags2 & OB_MAC_TSO_IOCB_LSO ? "LSO" : "",
2054 ob_mac_tso_iocb->flags2 & OB_MAC_TSO_IOCB_UC ? "UC" : "",
2055 ob_mac_tso_iocb->flags2 & OB_MAC_TSO_IOCB_TC ? "TC" : "");
Frans Pop2381a552010-03-24 07:57:36 +00002056 printk(KERN_ERR PFX "flags3 = %s %s %s\n",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002057 ob_mac_tso_iocb->flags3 & OB_MAC_TSO_IOCB_IC ? "IC" : "",
2058 ob_mac_tso_iocb->flags3 & OB_MAC_TSO_IOCB_DFP ? "DFP" : "",
2059 ob_mac_tso_iocb->flags3 & OB_MAC_TSO_IOCB_V ? "V" : "");
2060 printk(KERN_ERR PFX "tid = %x\n", ob_mac_iocb->tid);
2061 printk(KERN_ERR PFX "txq_idx = %d\n", ob_mac_iocb->txq_idx);
2062 printk(KERN_ERR PFX "vlan_tci = %x\n", ob_mac_tso_iocb->vlan_tci);
2063 if (ob_mac_iocb->opcode == OPCODE_OB_MAC_TSO_IOCB) {
2064 printk(KERN_ERR PFX "frame_len = %d\n",
2065 le32_to_cpu(ob_mac_tso_iocb->frame_len));
2066 printk(KERN_ERR PFX "mss = %d\n",
2067 le16_to_cpu(ob_mac_tso_iocb->mss));
2068 printk(KERN_ERR PFX "prot_hdr_len = %d\n",
2069 le16_to_cpu(ob_mac_tso_iocb->total_hdrs_len));
2070 printk(KERN_ERR PFX "hdr_offset = 0x%.04x\n",
2071 le16_to_cpu(ob_mac_tso_iocb->net_trans_offset));
2072 frame_len = le32_to_cpu(ob_mac_tso_iocb->frame_len);
2073 } else {
2074 printk(KERN_ERR PFX "frame_len = %d\n",
2075 le16_to_cpu(ob_mac_iocb->frame_len));
2076 frame_len = le16_to_cpu(ob_mac_iocb->frame_len);
2077 }
2078 tbd = &ob_mac_iocb->tbd[0];
2079 ql_dump_tx_desc(tbd);
2080}
2081
2082void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp)
2083{
2084 printk(KERN_ERR PFX "%s\n", __func__);
2085 printk(KERN_ERR PFX "opcode = %d\n", ob_mac_rsp->opcode);
2086 printk(KERN_ERR PFX "flags = %s %s %s %s %s %s %s\n",
2087 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_OI ? "OI" : ".",
2088 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_I ? "I" : ".",
2089 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_E ? "E" : ".",
2090 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_S ? "S" : ".",
2091 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_L ? "L" : ".",
2092 ob_mac_rsp->flags1 & OB_MAC_IOCB_RSP_P ? "P" : ".",
2093 ob_mac_rsp->flags2 & OB_MAC_IOCB_RSP_B ? "B" : ".");
2094 printk(KERN_ERR PFX "tid = %x\n", ob_mac_rsp->tid);
2095}
2096#endif
2097
2098#ifdef QL_IB_DUMP
2099void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp)
2100{
2101 printk(KERN_ERR PFX "%s\n", __func__);
2102 printk(KERN_ERR PFX "opcode = 0x%x\n", ib_mac_rsp->opcode);
2103 printk(KERN_ERR PFX "flags1 = %s%s%s%s%s%s\n",
2104 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_OI ? "OI " : "",
2105 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_I ? "I " : "",
2106 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_TE ? "TE " : "",
2107 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_NU ? "NU " : "",
2108 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_IE ? "IE " : "",
2109 ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_B ? "B " : "");
2110
2111 if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK)
2112 printk(KERN_ERR PFX "%s%s%s Multicast.\n",
2113 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
2114 IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
2115 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
2116 IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
2117 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
2118 IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
2119
2120 printk(KERN_ERR PFX "flags2 = %s%s%s%s%s\n",
2121 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) ? "P " : "",
2122 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ? "V " : "",
2123 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) ? "U " : "",
2124 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) ? "T " : "",
2125 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_FO) ? "FO " : "");
2126
2127 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK)
2128 printk(KERN_ERR PFX "%s%s%s%s%s error.\n",
2129 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) ==
2130 IB_MAC_IOCB_RSP_ERR_OVERSIZE ? "oversize" : "",
2131 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) ==
2132 IB_MAC_IOCB_RSP_ERR_UNDERSIZE ? "undersize" : "",
2133 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) ==
2134 IB_MAC_IOCB_RSP_ERR_PREAMBLE ? "preamble" : "",
2135 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) ==
2136 IB_MAC_IOCB_RSP_ERR_FRAME_LEN ? "frame length" : "",
2137 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) ==
2138 IB_MAC_IOCB_RSP_ERR_CRC ? "CRC" : "");
2139
2140 printk(KERN_ERR PFX "flags3 = %s%s.\n",
2141 ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS ? "DS " : "",
2142 ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL ? "DL " : "");
2143
2144 if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK)
2145 printk(KERN_ERR PFX "RSS flags = %s%s%s%s.\n",
2146 ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK) ==
2147 IB_MAC_IOCB_RSP_M_IPV4) ? "IPv4 RSS" : "",
2148 ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK) ==
2149 IB_MAC_IOCB_RSP_M_IPV6) ? "IPv6 RSS " : "",
2150 ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK) ==
2151 IB_MAC_IOCB_RSP_M_TCP_V4) ? "TCP/IPv4 RSS" : "",
2152 ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK) ==
2153 IB_MAC_IOCB_RSP_M_TCP_V6) ? "TCP/IPv6 RSS" : "");
2154
2155 printk(KERN_ERR PFX "data_len = %d\n",
2156 le32_to_cpu(ib_mac_rsp->data_len));
Ron Mercer97345522009-01-09 11:31:50 +00002157 printk(KERN_ERR PFX "data_addr = 0x%llx\n",
2158 (unsigned long long) le64_to_cpu(ib_mac_rsp->data_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002159 if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_RSS_MASK)
2160 printk(KERN_ERR PFX "rss = %x\n",
2161 le32_to_cpu(ib_mac_rsp->rss));
2162 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V)
2163 printk(KERN_ERR PFX "vlan_id = %x\n",
2164 le16_to_cpu(ib_mac_rsp->vlan_id));
2165
2166 printk(KERN_ERR PFX "flags4 = %s%s%s.\n",
Ron Mercera303ce02009-01-05 18:18:22 -08002167 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV ? "HV " : "",
2168 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS ? "HS " : "",
2169 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HL ? "HL " : "");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002170
Ron Mercera303ce02009-01-05 18:18:22 -08002171 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002172 printk(KERN_ERR PFX "hdr length = %d.\n",
2173 le32_to_cpu(ib_mac_rsp->hdr_len));
Ron Mercer97345522009-01-09 11:31:50 +00002174 printk(KERN_ERR PFX "hdr addr = 0x%llx.\n",
2175 (unsigned long long) le64_to_cpu(ib_mac_rsp->hdr_addr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002176 }
2177}
2178#endif
2179
2180#ifdef QL_ALL_DUMP
2181void ql_dump_all(struct ql_adapter *qdev)
2182{
2183 int i;
2184
2185 QL_DUMP_REGS(qdev);
2186 QL_DUMP_QDEV(qdev);
2187 for (i = 0; i < qdev->tx_ring_count; i++) {
2188 QL_DUMP_TX_RING(&qdev->tx_ring[i]);
2189 QL_DUMP_WQICB((struct wqicb *)&qdev->tx_ring[i]);
2190 }
2191 for (i = 0; i < qdev->rx_ring_count; i++) {
2192 QL_DUMP_RX_RING(&qdev->rx_ring[i]);
2193 QL_DUMP_CQICB((struct cqicb *)&qdev->rx_ring[i]);
2194 }
2195}
2196#endif