blob: e55736077d23f29a5239332c1f07a3c621b950be [file] [log] [blame]
Wolfram Sanga8da7fe2011-02-16 13:39:16 +01001/*
2 * Freescale MXS I2C bus driver
3 *
Wolfram Sang82fa63b2012-10-12 11:55:16 +01004 * Copyright (C) 2011-2012 Wolfram Sang, Pengutronix e.K.
Wolfram Sanga8da7fe2011-02-16 13:39:16 +01005 *
6 * based on a (non-working) driver which was:
7 *
8 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9 *
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 */
16
17#include <linux/slab.h>
18#include <linux/device.h>
19#include <linux/module.h>
20#include <linux/i2c.h>
21#include <linux/err.h>
22#include <linux/interrupt.h>
23#include <linux/completion.h>
24#include <linux/platform_device.h>
25#include <linux/jiffies.h>
26#include <linux/io.h>
Shawn Guod98d0332012-05-06 22:59:45 +080027#include <linux/pinctrl/consumer.h>
Wolfram Sang6b866c12011-08-31 20:37:50 +020028#include <linux/stmp_device.h>
Shawn Guob2378662012-05-12 13:43:32 +080029#include <linux/of.h>
30#include <linux/of_device.h>
31#include <linux/of_i2c.h>
Marek Vasut62885f52012-08-24 05:44:31 +020032#include <linux/dma-mapping.h>
33#include <linux/dmaengine.h>
34#include <linux/fsl/mxs-dma.h>
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010035
36#define DRIVER_NAME "mxs-i2c"
37
38#define MXS_I2C_CTRL0 (0x00)
39#define MXS_I2C_CTRL0_SET (0x04)
40
41#define MXS_I2C_CTRL0_SFTRST 0x80000000
Marek Vasutfc91e402013-01-24 13:56:21 +010042#define MXS_I2C_CTRL0_RUN 0x20000000
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010043#define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
44#define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
45#define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
46#define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
47#define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
48#define MXS_I2C_CTRL0_DIRECTION 0x00010000
49#define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
50
Marek Vasutcd4f2d42012-07-09 18:22:53 +020051#define MXS_I2C_TIMING0 (0x10)
52#define MXS_I2C_TIMING1 (0x20)
53#define MXS_I2C_TIMING2 (0x30)
54
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010055#define MXS_I2C_CTRL1 (0x40)
56#define MXS_I2C_CTRL1_SET (0x44)
57#define MXS_I2C_CTRL1_CLR (0x48)
58
59#define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
60#define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
61#define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
62#define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
63#define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
64#define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
65#define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
66#define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
67
Marek Vasutfc91e402013-01-24 13:56:21 +010068#define MXS_I2C_DATA (0xa0)
69
70#define MXS_I2C_DEBUG0 (0xb0)
71#define MXS_I2C_DEBUG0_CLR (0xb8)
72
73#define MXS_I2C_DEBUG0_DMAREQ 0x80000000
74
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010075#define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
76 MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
77 MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
78 MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
79 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
80 MXS_I2C_CTRL1_SLAVE_IRQ)
81
Wolfram Sanga8da7fe2011-02-16 13:39:16 +010082
83#define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
84 MXS_I2C_CTRL0_PRE_SEND_START | \
85 MXS_I2C_CTRL0_MASTER_MODE | \
86 MXS_I2C_CTRL0_DIRECTION | \
87 MXS_I2C_CTRL0_XFER_COUNT(1))
88
89#define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
90 MXS_I2C_CTRL0_MASTER_MODE | \
91 MXS_I2C_CTRL0_DIRECTION)
92
93#define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
94 MXS_I2C_CTRL0_MASTER_MODE)
95
Marek Vasutcd4f2d42012-07-09 18:22:53 +020096struct mxs_i2c_speed_config {
97 uint32_t timing0;
98 uint32_t timing1;
99 uint32_t timing2;
100};
101
102/*
103 * Timing values for the default 24MHz clock supplied into the i2c block.
104 *
105 * The bus can operate at 95kHz or at 400kHz with the following timing
106 * register configurations. The 100kHz mode isn't present because it's
107 * values are not stated in the i.MX233/i.MX28 datasheet. The 95kHz mode
108 * shall be close enough replacement. Therefore when the bus is configured
109 * for 100kHz operation, 95kHz timing settings are actually loaded.
110 *
111 * For details, see i.MX233 [25.4.2 - 25.4.4] and i.MX28 [27.5.2 - 27.5.4].
112 */
113static const struct mxs_i2c_speed_config mxs_i2c_95kHz_config = {
114 .timing0 = 0x00780030,
115 .timing1 = 0x00800030,
116 .timing2 = 0x00300030,
117};
118
119static const struct mxs_i2c_speed_config mxs_i2c_400kHz_config = {
120 .timing0 = 0x000f0007,
121 .timing1 = 0x001f000f,
122 .timing2 = 0x00300030,
123};
124
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100125/**
126 * struct mxs_i2c_dev - per device, private MXS-I2C data
127 *
128 * @dev: driver model device node
129 * @regs: IO registers pointer
130 * @cmd_complete: completion object for transaction wait
131 * @cmd_err: error code for last transaction
132 * @adapter: i2c subsystem adapter node
133 */
134struct mxs_i2c_dev {
135 struct device *dev;
136 void __iomem *regs;
137 struct completion cmd_complete;
Fabio Estevam0f40cbc2013-01-07 22:32:06 -0200138 int cmd_err;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100139 struct i2c_adapter adapter;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200140 const struct mxs_i2c_speed_config *speed;
Marek Vasut62885f52012-08-24 05:44:31 +0200141
142 /* DMA support components */
Marek Vasut62885f52012-08-24 05:44:31 +0200143 int dma_channel;
144 struct dma_chan *dmach;
145 struct mxs_dma_data dma_data;
146 uint32_t pio_data[2];
147 uint32_t addr_data;
148 struct scatterlist sg_io[2];
149 bool dma_read;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100150};
151
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100152static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
153{
Wolfram Sang6b866c12011-08-31 20:37:50 +0200154 stmp_reset_block(i2c->regs);
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200155
156 writel(i2c->speed->timing0, i2c->regs + MXS_I2C_TIMING0);
157 writel(i2c->speed->timing1, i2c->regs + MXS_I2C_TIMING1);
158 writel(i2c->speed->timing2, i2c->regs + MXS_I2C_TIMING2);
159
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100160 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100161}
162
Marek Vasut62885f52012-08-24 05:44:31 +0200163static void mxs_i2c_dma_finish(struct mxs_i2c_dev *i2c)
164{
165 if (i2c->dma_read) {
166 dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
167 dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
168 } else {
169 dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
170 }
171}
172
173static void mxs_i2c_dma_irq_callback(void *param)
174{
175 struct mxs_i2c_dev *i2c = param;
176
177 complete(&i2c->cmd_complete);
178 mxs_i2c_dma_finish(i2c);
179}
180
181static int mxs_i2c_dma_setup_xfer(struct i2c_adapter *adap,
182 struct i2c_msg *msg, uint32_t flags)
183{
184 struct dma_async_tx_descriptor *desc;
185 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
186
187 if (msg->flags & I2C_M_RD) {
188 i2c->dma_read = 1;
189 i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_READ;
190
191 /*
192 * SELECT command.
193 */
194
195 /* Queue the PIO register write transfer. */
196 i2c->pio_data[0] = MXS_CMD_I2C_SELECT;
197 desc = dmaengine_prep_slave_sg(i2c->dmach,
198 (struct scatterlist *)&i2c->pio_data[0],
199 1, DMA_TRANS_NONE, 0);
200 if (!desc) {
201 dev_err(i2c->dev,
202 "Failed to get PIO reg. write descriptor.\n");
203 goto select_init_pio_fail;
204 }
205
206 /* Queue the DMA data transfer. */
207 sg_init_one(&i2c->sg_io[0], &i2c->addr_data, 1);
208 dma_map_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
209 desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[0], 1,
210 DMA_MEM_TO_DEV,
211 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
212 if (!desc) {
213 dev_err(i2c->dev,
214 "Failed to get DMA data write descriptor.\n");
215 goto select_init_dma_fail;
216 }
217
218 /*
219 * READ command.
220 */
221
222 /* Queue the PIO register write transfer. */
223 i2c->pio_data[1] = flags | MXS_CMD_I2C_READ |
224 MXS_I2C_CTRL0_XFER_COUNT(msg->len);
225 desc = dmaengine_prep_slave_sg(i2c->dmach,
226 (struct scatterlist *)&i2c->pio_data[1],
227 1, DMA_TRANS_NONE, DMA_PREP_INTERRUPT);
228 if (!desc) {
229 dev_err(i2c->dev,
230 "Failed to get PIO reg. write descriptor.\n");
231 goto select_init_dma_fail;
232 }
233
234 /* Queue the DMA data transfer. */
235 sg_init_one(&i2c->sg_io[1], msg->buf, msg->len);
236 dma_map_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
237 desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[1], 1,
238 DMA_DEV_TO_MEM,
239 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
240 if (!desc) {
241 dev_err(i2c->dev,
242 "Failed to get DMA data write descriptor.\n");
243 goto read_init_dma_fail;
244 }
245 } else {
246 i2c->dma_read = 0;
247 i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_WRITE;
248
249 /*
250 * WRITE command.
251 */
252
253 /* Queue the PIO register write transfer. */
254 i2c->pio_data[0] = flags | MXS_CMD_I2C_WRITE |
255 MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1);
256 desc = dmaengine_prep_slave_sg(i2c->dmach,
257 (struct scatterlist *)&i2c->pio_data[0],
258 1, DMA_TRANS_NONE, 0);
259 if (!desc) {
260 dev_err(i2c->dev,
261 "Failed to get PIO reg. write descriptor.\n");
262 goto write_init_pio_fail;
263 }
264
265 /* Queue the DMA data transfer. */
266 sg_init_table(i2c->sg_io, 2);
267 sg_set_buf(&i2c->sg_io[0], &i2c->addr_data, 1);
268 sg_set_buf(&i2c->sg_io[1], msg->buf, msg->len);
269 dma_map_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
270 desc = dmaengine_prep_slave_sg(i2c->dmach, i2c->sg_io, 2,
271 DMA_MEM_TO_DEV,
272 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
273 if (!desc) {
274 dev_err(i2c->dev,
275 "Failed to get DMA data write descriptor.\n");
276 goto write_init_dma_fail;
277 }
278 }
279
280 /*
281 * The last descriptor must have this callback,
282 * to finish the DMA transaction.
283 */
284 desc->callback = mxs_i2c_dma_irq_callback;
285 desc->callback_param = i2c;
286
287 /* Start the transfer. */
288 dmaengine_submit(desc);
289 dma_async_issue_pending(i2c->dmach);
290 return 0;
291
292/* Read failpath. */
293read_init_dma_fail:
294 dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
295select_init_dma_fail:
296 dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
297select_init_pio_fail:
Marek Vasutc35d3cf2012-11-18 06:25:07 +0100298 dmaengine_terminate_all(i2c->dmach);
Marek Vasut62885f52012-08-24 05:44:31 +0200299 return -EINVAL;
300
301/* Write failpath. */
302write_init_dma_fail:
303 dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
304write_init_pio_fail:
Marek Vasutc35d3cf2012-11-18 06:25:07 +0100305 dmaengine_terminate_all(i2c->dmach);
Marek Vasut62885f52012-08-24 05:44:31 +0200306 return -EINVAL;
307}
308
Marek Vasutfc91e402013-01-24 13:56:21 +0100309static int mxs_i2c_pio_wait_dmareq(struct mxs_i2c_dev *i2c)
310{
311 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
312
313 while (!(readl(i2c->regs + MXS_I2C_DEBUG0) &
314 MXS_I2C_DEBUG0_DMAREQ)) {
315 if (time_after(jiffies, timeout))
316 return -ETIMEDOUT;
317 cond_resched();
318 }
319
320 writel(MXS_I2C_DEBUG0_DMAREQ, i2c->regs + MXS_I2C_DEBUG0_CLR);
321
322 return 0;
323}
324
325static int mxs_i2c_pio_wait_cplt(struct mxs_i2c_dev *i2c)
326{
327 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
328
329 /*
330 * We do not use interrupts in the PIO mode. Due to the
331 * maximum transfer length being 8 bytes in PIO mode, the
332 * overhead of interrupt would be too large and this would
333 * neglect the gain from using the PIO mode.
334 */
335
336 while (!(readl(i2c->regs + MXS_I2C_CTRL1) &
337 MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)) {
338 if (time_after(jiffies, timeout))
339 return -ETIMEDOUT;
340 cond_resched();
341 }
342
343 writel(MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ,
344 i2c->regs + MXS_I2C_CTRL1_CLR);
345
346 return 0;
347}
348
349static int mxs_i2c_pio_setup_xfer(struct i2c_adapter *adap,
350 struct i2c_msg *msg, uint32_t flags)
351{
352 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
353 uint32_t addr_data = msg->addr << 1;
354 uint32_t data = 0;
355 int i, shifts_left, ret;
356
357 /* Mute IRQs coming from this block. */
358 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_CLR);
359
360 if (msg->flags & I2C_M_RD) {
361 addr_data |= I2C_SMBUS_READ;
362
363 /* SELECT command. */
364 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_SELECT,
365 i2c->regs + MXS_I2C_CTRL0);
366
367 ret = mxs_i2c_pio_wait_dmareq(i2c);
368 if (ret)
369 return ret;
370
371 writel(addr_data, i2c->regs + MXS_I2C_DATA);
372
373 ret = mxs_i2c_pio_wait_cplt(i2c);
374 if (ret)
375 return ret;
376
377 /* READ command. */
378 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_READ | flags |
379 MXS_I2C_CTRL0_XFER_COUNT(msg->len),
380 i2c->regs + MXS_I2C_CTRL0);
381
382 for (i = 0; i < msg->len; i++) {
383 if ((i & 3) == 0) {
384 ret = mxs_i2c_pio_wait_dmareq(i2c);
385 if (ret)
386 return ret;
387 data = readl(i2c->regs + MXS_I2C_DATA);
388 }
389 msg->buf[i] = data & 0xff;
390 data >>= 8;
391 }
392 } else {
393 addr_data |= I2C_SMBUS_WRITE;
394
395 /* WRITE command. */
396 writel(MXS_I2C_CTRL0_RUN | MXS_CMD_I2C_WRITE | flags |
397 MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1),
398 i2c->regs + MXS_I2C_CTRL0);
399
400 /*
401 * The LSB of data buffer is the first byte blasted across
402 * the bus. Higher order bytes follow. Thus the following
403 * filling schematic.
404 */
405 data = addr_data << 24;
406 for (i = 0; i < msg->len; i++) {
407 data >>= 8;
408 data |= (msg->buf[i] << 24);
409 if ((i & 3) == 2) {
410 ret = mxs_i2c_pio_wait_dmareq(i2c);
411 if (ret)
412 return ret;
413 writel(data, i2c->regs + MXS_I2C_DATA);
414 }
415 }
416
417 shifts_left = 24 - (i & 3) * 8;
418 if (shifts_left) {
419 data >>= shifts_left;
420 ret = mxs_i2c_pio_wait_dmareq(i2c);
421 if (ret)
422 return ret;
423 writel(data, i2c->regs + MXS_I2C_DATA);
424 }
425 }
426
427 ret = mxs_i2c_pio_wait_cplt(i2c);
428 if (ret)
429 return ret;
430
431 /* Clear any dangling IRQs and re-enable interrupts. */
432 writel(MXS_I2C_IRQ_MASK, i2c->regs + MXS_I2C_CTRL1_CLR);
433 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
434
435 return 0;
436}
437
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100438/*
439 * Low level master read/write transaction.
440 */
441static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
442 int stop)
443{
444 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
445 int ret;
446 int flags;
447
Marek Vasut62885f52012-08-24 05:44:31 +0200448 flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
449
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100450 dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
451 msg->addr, msg->len, msg->flags, stop);
452
453 if (msg->len == 0)
454 return -EINVAL;
455
Marek Vasutfc91e402013-01-24 13:56:21 +0100456 /*
457 * The current boundary to select between PIO/DMA transfer method
458 * is set to 8 bytes, transfers shorter than 8 bytes are transfered
459 * using PIO mode while longer transfers use DMA. The 8 byte border is
460 * based on this empirical measurement and a lot of previous frobbing.
461 */
462 if (msg->len < 8) {
463 ret = mxs_i2c_pio_setup_xfer(adap, msg, flags);
464 if (ret)
465 mxs_i2c_reset(i2c);
466 } else {
467 i2c->cmd_err = 0;
468 INIT_COMPLETION(i2c->cmd_complete);
469 ret = mxs_i2c_dma_setup_xfer(adap, msg, flags);
470 if (ret)
471 return ret;
Wolfram Sang844990d2012-01-13 12:14:26 +0100472
Marek Vasutfc91e402013-01-24 13:56:21 +0100473 ret = wait_for_completion_timeout(&i2c->cmd_complete,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100474 msecs_to_jiffies(1000));
Marek Vasutfc91e402013-01-24 13:56:21 +0100475 if (ret == 0)
476 goto timeout;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100477
Marek Vasutfc91e402013-01-24 13:56:21 +0100478 if (i2c->cmd_err == -ENXIO)
479 mxs_i2c_reset(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100480
Marek Vasutfc91e402013-01-24 13:56:21 +0100481 ret = i2c->cmd_err;
482 }
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100483
Marek Vasutfc91e402013-01-24 13:56:21 +0100484 dev_dbg(i2c->dev, "Done with err=%d\n", ret);
485
486 return ret;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100487
488timeout:
489 dev_dbg(i2c->dev, "Timeout!\n");
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100490 mxs_i2c_dma_finish(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100491 mxs_i2c_reset(i2c);
492 return -ETIMEDOUT;
493}
494
495static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
496 int num)
497{
498 int i;
499 int err;
500
501 for (i = 0; i < num; i++) {
502 err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
503 if (err)
504 return err;
505 }
506
507 return num;
508}
509
510static u32 mxs_i2c_func(struct i2c_adapter *adap)
511{
Marek Vasut8f414052012-11-18 06:25:08 +0100512 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100513}
514
515static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
516{
517 struct mxs_i2c_dev *i2c = dev_id;
518 u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
519
520 if (!stat)
521 return IRQ_NONE;
522
523 if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
524 i2c->cmd_err = -ENXIO;
525 else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
526 MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
527 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
528 /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
529 i2c->cmd_err = -EIO;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100530
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100531 writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
Wolfram Sang844990d2012-01-13 12:14:26 +0100532
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100533 return IRQ_HANDLED;
534}
535
536static const struct i2c_algorithm mxs_i2c_algo = {
537 .master_xfer = mxs_i2c_xfer,
538 .functionality = mxs_i2c_func,
539};
540
Marek Vasut62885f52012-08-24 05:44:31 +0200541static bool mxs_i2c_dma_filter(struct dma_chan *chan, void *param)
542{
543 struct mxs_i2c_dev *i2c = param;
544
545 if (!mxs_dma_is_apbx(chan))
546 return false;
547
548 if (chan->chan_id != i2c->dma_channel)
549 return false;
550
551 chan->private = &i2c->dma_data;
552
553 return true;
554}
555
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200556static int mxs_i2c_get_ofdata(struct mxs_i2c_dev *i2c)
557{
558 uint32_t speed;
559 struct device *dev = i2c->dev;
560 struct device_node *node = dev->of_node;
561 int ret;
562
Marek Vasut62885f52012-08-24 05:44:31 +0200563 /*
Marek Vasut62885f52012-08-24 05:44:31 +0200564 * TODO: This is a temporary solution and should be changed
565 * to use generic DMA binding later when the helpers get in.
566 */
567 ret = of_property_read_u32(node, "fsl,i2c-dma-channel",
568 &i2c->dma_channel);
569 if (ret) {
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100570 dev_err(dev, "Failed to get DMA channel!\n");
571 return -ENODEV;
Marek Vasut62885f52012-08-24 05:44:31 +0200572 }
573
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200574 ret = of_property_read_u32(node, "clock-frequency", &speed);
575 if (ret)
576 dev_warn(dev, "No I2C speed selected, using 100kHz\n");
577 else if (speed == 400000)
578 i2c->speed = &mxs_i2c_400kHz_config;
579 else if (speed != 100000)
580 dev_warn(dev, "Unsupported I2C speed selected, using 100kHz\n");
581
582 return 0;
583}
584
Bill Pemberton0b255e92012-11-27 15:59:38 -0500585static int mxs_i2c_probe(struct platform_device *pdev)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100586{
587 struct device *dev = &pdev->dev;
588 struct mxs_i2c_dev *i2c;
589 struct i2c_adapter *adap;
Shawn Guod98d0332012-05-06 22:59:45 +0800590 struct pinctrl *pinctrl;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100591 struct resource *res;
592 resource_size_t res_size;
Marek Vasut62885f52012-08-24 05:44:31 +0200593 int err, irq, dmairq;
594 dma_cap_mask_t mask;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100595
Shawn Guod98d0332012-05-06 22:59:45 +0800596 pinctrl = devm_pinctrl_get_select_default(dev);
597 if (IS_ERR(pinctrl))
598 return PTR_ERR(pinctrl);
599
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100600 i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
601 if (!i2c)
602 return -ENOMEM;
603
604 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Marek Vasut62885f52012-08-24 05:44:31 +0200605 irq = platform_get_irq(pdev, 0);
606 dmairq = platform_get_irq(pdev, 1);
607
608 if (!res || irq < 0 || dmairq < 0)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100609 return -ENOENT;
610
611 res_size = resource_size(res);
612 if (!devm_request_mem_region(dev, res->start, res_size, res->name))
613 return -EBUSY;
614
615 i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
616 if (!i2c->regs)
617 return -EBUSY;
618
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100619 err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
620 if (err)
621 return err;
622
623 i2c->dev = dev;
Wolfram Sang72ee7342012-09-08 17:28:06 +0200624 i2c->speed = &mxs_i2c_95kHz_config;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200625
Marek Vasut85de7fa2012-11-21 06:19:06 +0100626 init_completion(&i2c->cmd_complete);
627
Wolfram Sang72ee7342012-09-08 17:28:06 +0200628 if (dev->of_node) {
629 err = mxs_i2c_get_ofdata(i2c);
630 if (err)
631 return err;
632 }
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200633
Marek Vasut62885f52012-08-24 05:44:31 +0200634 /* Setup the DMA */
Wolfram Sang82fa63b2012-10-12 11:55:16 +0100635 dma_cap_zero(mask);
636 dma_cap_set(DMA_SLAVE, mask);
637 i2c->dma_data.chan_irq = dmairq;
638 i2c->dmach = dma_request_channel(mask, mxs_i2c_dma_filter, i2c);
639 if (!i2c->dmach) {
640 dev_err(dev, "Failed to request dma\n");
641 return -ENODEV;
Marek Vasut62885f52012-08-24 05:44:31 +0200642 }
643
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100644 platform_set_drvdata(pdev, i2c);
645
646 /* Do reset to enforce correct startup after pinmuxing */
647 mxs_i2c_reset(i2c);
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100648
649 adap = &i2c->adapter;
650 strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
651 adap->owner = THIS_MODULE;
652 adap->algo = &mxs_i2c_algo;
653 adap->dev.parent = dev;
654 adap->nr = pdev->id;
Shawn Guob2378662012-05-12 13:43:32 +0800655 adap->dev.of_node = pdev->dev.of_node;
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100656 i2c_set_adapdata(adap, i2c);
657 err = i2c_add_numbered_adapter(adap);
658 if (err) {
659 dev_err(dev, "Failed to add adapter (%d)\n", err);
660 writel(MXS_I2C_CTRL0_SFTRST,
661 i2c->regs + MXS_I2C_CTRL0_SET);
662 return err;
663 }
664
Shawn Guob2378662012-05-12 13:43:32 +0800665 of_i2c_register_devices(adap);
666
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100667 return 0;
668}
669
Bill Pemberton0b255e92012-11-27 15:59:38 -0500670static int mxs_i2c_remove(struct platform_device *pdev)
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100671{
672 struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
673 int ret;
674
675 ret = i2c_del_adapter(&i2c->adapter);
676 if (ret)
677 return -EBUSY;
678
Marek Vasut62885f52012-08-24 05:44:31 +0200679 if (i2c->dmach)
680 dma_release_channel(i2c->dmach);
681
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100682 writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
683
684 platform_set_drvdata(pdev, NULL);
685
686 return 0;
687}
688
Shawn Guob2378662012-05-12 13:43:32 +0800689static const struct of_device_id mxs_i2c_dt_ids[] = {
690 { .compatible = "fsl,imx28-i2c", },
691 { /* sentinel */ }
692};
693MODULE_DEVICE_TABLE(of, mxs_i2c_dt_ids);
694
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100695static struct platform_driver mxs_i2c_driver = {
696 .driver = {
697 .name = DRIVER_NAME,
698 .owner = THIS_MODULE,
Shawn Guob2378662012-05-12 13:43:32 +0800699 .of_match_table = mxs_i2c_dt_ids,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100700 },
Bill Pemberton0b255e92012-11-27 15:59:38 -0500701 .remove = mxs_i2c_remove,
Wolfram Sanga8da7fe2011-02-16 13:39:16 +0100702};
703
704static int __init mxs_i2c_init(void)
705{
706 return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
707}
708subsys_initcall(mxs_i2c_init);
709
710static void __exit mxs_i2c_exit(void)
711{
712 platform_driver_unregister(&mxs_i2c_driver);
713}
714module_exit(mxs_i2c_exit);
715
716MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
717MODULE_DESCRIPTION("MXS I2C Bus Driver");
718MODULE_LICENSE("GPL");
719MODULE_ALIAS("platform:" DRIVER_NAME);