blob: 0b517e16fd3ad4cbf5330cab008a3a788d2f5032 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050040static void evergreen_gpu_init(struct radeon_device *rdev);
41void evergreen_fini(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -050042static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050043
Alex Deucher6f34be52010-11-21 10:59:01 -050044void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
45{
Alex Deucher6f34be52010-11-21 10:59:01 -050046 /* enable the pflip int */
47 radeon_irq_kms_pflip_irq_get(rdev, crtc);
48}
49
50void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
51{
52 /* disable the pflip int */
53 radeon_irq_kms_pflip_irq_put(rdev, crtc);
54}
55
56u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
57{
58 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
59 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
60
61 /* Lock the graphics update lock */
62 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
63 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
64
65 /* update the scanout addresses */
66 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
67 upper_32_bits(crtc_base));
68 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
69 (u32)crtc_base);
70
71 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
72 upper_32_bits(crtc_base));
73 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
74 (u32)crtc_base);
75
76 /* Wait for update_pending to go high. */
77 while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
78 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
79
80 /* Unlock the lock, so double-buffering can take place inside vblank */
81 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
82 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
83
84 /* Return current update_pending status: */
85 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
86}
87
Alex Deucher21a81222010-07-02 12:58:16 -040088/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -050089int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -040090{
Alex Deucher1c88d742011-06-14 19:15:53 +000091 u32 temp, toffset;
92 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -040093
Alex Deucher67b3f822011-05-25 18:45:37 -040094 if (rdev->family == CHIP_JUNIPER) {
95 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
96 TOFFSET_SHIFT;
97 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
98 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -040099
Alex Deucher67b3f822011-05-25 18:45:37 -0400100 if (toffset & 0x100)
101 actual_temp = temp / 2 - (0x200 - toffset);
102 else
103 actual_temp = temp / 2 + toffset;
104
105 actual_temp = actual_temp * 1000;
106
107 } else {
108 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
109 ASIC_T_SHIFT;
110
111 if (temp & 0x400)
112 actual_temp = -256;
113 else if (temp & 0x200)
114 actual_temp = 255;
115 else if (temp & 0x100) {
116 actual_temp = temp & 0x1ff;
117 actual_temp |= ~0x1ff;
118 } else
119 actual_temp = temp & 0xff;
120
121 actual_temp = (actual_temp * 1000) / 2;
122 }
123
124 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400125}
126
Alex Deucher20d391d2011-02-01 16:12:34 -0500127int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500128{
129 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500130 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500131
132 return actual_temp * 1000;
133}
134
Alex Deucher49e02b72010-04-23 17:57:27 -0400135void evergreen_pm_misc(struct radeon_device *rdev)
136{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400137 int req_ps_idx = rdev->pm.requested_power_state_index;
138 int req_cm_idx = rdev->pm.requested_clock_mode_index;
139 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
140 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400141
Alex Deucher2feea492011-04-12 14:49:24 -0400142 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400143 /* 0xff01 is a flag rather then an actual voltage */
144 if (voltage->voltage == 0xff01)
145 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400146 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400147 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400148 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400149 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
150 }
Alex Deuchera377e182011-06-20 13:00:31 -0400151 /* 0xff01 is a flag rather then an actual voltage */
152 if (voltage->vddci == 0xff01)
153 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400154 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
155 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
156 rdev->pm.current_vddci = voltage->vddci;
157 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400158 }
159 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400160}
161
162void evergreen_pm_prepare(struct radeon_device *rdev)
163{
164 struct drm_device *ddev = rdev->ddev;
165 struct drm_crtc *crtc;
166 struct radeon_crtc *radeon_crtc;
167 u32 tmp;
168
169 /* disable any active CRTCs */
170 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
171 radeon_crtc = to_radeon_crtc(crtc);
172 if (radeon_crtc->enabled) {
173 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
174 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
175 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
176 }
177 }
178}
179
180void evergreen_pm_finish(struct radeon_device *rdev)
181{
182 struct drm_device *ddev = rdev->ddev;
183 struct drm_crtc *crtc;
184 struct radeon_crtc *radeon_crtc;
185 u32 tmp;
186
187 /* enable any active CRTCs */
188 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
189 radeon_crtc = to_radeon_crtc(crtc);
190 if (radeon_crtc->enabled) {
191 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
192 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
193 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
194 }
195 }
196}
197
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500198bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
199{
200 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500201
202 switch (hpd) {
203 case RADEON_HPD_1:
204 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
205 connected = true;
206 break;
207 case RADEON_HPD_2:
208 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
209 connected = true;
210 break;
211 case RADEON_HPD_3:
212 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
213 connected = true;
214 break;
215 case RADEON_HPD_4:
216 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
217 connected = true;
218 break;
219 case RADEON_HPD_5:
220 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
221 connected = true;
222 break;
223 case RADEON_HPD_6:
224 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
225 connected = true;
226 break;
227 default:
228 break;
229 }
230
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500231 return connected;
232}
233
234void evergreen_hpd_set_polarity(struct radeon_device *rdev,
235 enum radeon_hpd_id hpd)
236{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500237 u32 tmp;
238 bool connected = evergreen_hpd_sense(rdev, hpd);
239
240 switch (hpd) {
241 case RADEON_HPD_1:
242 tmp = RREG32(DC_HPD1_INT_CONTROL);
243 if (connected)
244 tmp &= ~DC_HPDx_INT_POLARITY;
245 else
246 tmp |= DC_HPDx_INT_POLARITY;
247 WREG32(DC_HPD1_INT_CONTROL, tmp);
248 break;
249 case RADEON_HPD_2:
250 tmp = RREG32(DC_HPD2_INT_CONTROL);
251 if (connected)
252 tmp &= ~DC_HPDx_INT_POLARITY;
253 else
254 tmp |= DC_HPDx_INT_POLARITY;
255 WREG32(DC_HPD2_INT_CONTROL, tmp);
256 break;
257 case RADEON_HPD_3:
258 tmp = RREG32(DC_HPD3_INT_CONTROL);
259 if (connected)
260 tmp &= ~DC_HPDx_INT_POLARITY;
261 else
262 tmp |= DC_HPDx_INT_POLARITY;
263 WREG32(DC_HPD3_INT_CONTROL, tmp);
264 break;
265 case RADEON_HPD_4:
266 tmp = RREG32(DC_HPD4_INT_CONTROL);
267 if (connected)
268 tmp &= ~DC_HPDx_INT_POLARITY;
269 else
270 tmp |= DC_HPDx_INT_POLARITY;
271 WREG32(DC_HPD4_INT_CONTROL, tmp);
272 break;
273 case RADEON_HPD_5:
274 tmp = RREG32(DC_HPD5_INT_CONTROL);
275 if (connected)
276 tmp &= ~DC_HPDx_INT_POLARITY;
277 else
278 tmp |= DC_HPDx_INT_POLARITY;
279 WREG32(DC_HPD5_INT_CONTROL, tmp);
280 break;
281 case RADEON_HPD_6:
282 tmp = RREG32(DC_HPD6_INT_CONTROL);
283 if (connected)
284 tmp &= ~DC_HPDx_INT_POLARITY;
285 else
286 tmp |= DC_HPDx_INT_POLARITY;
287 WREG32(DC_HPD6_INT_CONTROL, tmp);
288 break;
289 default:
290 break;
291 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500292}
293
294void evergreen_hpd_init(struct radeon_device *rdev)
295{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500296 struct drm_device *dev = rdev->ddev;
297 struct drm_connector *connector;
298 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
299 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500300
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500301 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
302 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
303 switch (radeon_connector->hpd.hpd) {
304 case RADEON_HPD_1:
305 WREG32(DC_HPD1_CONTROL, tmp);
306 rdev->irq.hpd[0] = true;
307 break;
308 case RADEON_HPD_2:
309 WREG32(DC_HPD2_CONTROL, tmp);
310 rdev->irq.hpd[1] = true;
311 break;
312 case RADEON_HPD_3:
313 WREG32(DC_HPD3_CONTROL, tmp);
314 rdev->irq.hpd[2] = true;
315 break;
316 case RADEON_HPD_4:
317 WREG32(DC_HPD4_CONTROL, tmp);
318 rdev->irq.hpd[3] = true;
319 break;
320 case RADEON_HPD_5:
321 WREG32(DC_HPD5_CONTROL, tmp);
322 rdev->irq.hpd[4] = true;
323 break;
324 case RADEON_HPD_6:
325 WREG32(DC_HPD6_CONTROL, tmp);
326 rdev->irq.hpd[5] = true;
327 break;
328 default:
329 break;
330 }
331 }
332 if (rdev->irq.installed)
333 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500334}
335
336void evergreen_hpd_fini(struct radeon_device *rdev)
337{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500338 struct drm_device *dev = rdev->ddev;
339 struct drm_connector *connector;
340
341 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
342 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
343 switch (radeon_connector->hpd.hpd) {
344 case RADEON_HPD_1:
345 WREG32(DC_HPD1_CONTROL, 0);
346 rdev->irq.hpd[0] = false;
347 break;
348 case RADEON_HPD_2:
349 WREG32(DC_HPD2_CONTROL, 0);
350 rdev->irq.hpd[1] = false;
351 break;
352 case RADEON_HPD_3:
353 WREG32(DC_HPD3_CONTROL, 0);
354 rdev->irq.hpd[2] = false;
355 break;
356 case RADEON_HPD_4:
357 WREG32(DC_HPD4_CONTROL, 0);
358 rdev->irq.hpd[3] = false;
359 break;
360 case RADEON_HPD_5:
361 WREG32(DC_HPD5_CONTROL, 0);
362 rdev->irq.hpd[4] = false;
363 break;
364 case RADEON_HPD_6:
365 WREG32(DC_HPD6_CONTROL, 0);
366 rdev->irq.hpd[5] = false;
367 break;
368 default:
369 break;
370 }
371 }
372}
373
Alex Deucherf9d9c362010-10-22 02:51:05 -0400374/* watermark setup */
375
376static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
377 struct radeon_crtc *radeon_crtc,
378 struct drm_display_mode *mode,
379 struct drm_display_mode *other_mode)
380{
Alex Deucher12dfc842011-04-14 19:07:34 -0400381 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400382 /*
383 * Line Buffer Setup
384 * There are 3 line buffers, each one shared by 2 display controllers.
385 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
386 * the display controllers. The paritioning is done via one of four
387 * preset allocations specified in bits 2:0:
388 * first display controller
389 * 0 - first half of lb (3840 * 2)
390 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400391 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400392 * 3 - first 1/4 of lb (1920 * 2)
393 * second display controller
394 * 4 - second half of lb (3840 * 2)
395 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400396 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400397 * 7 - last 1/4 of lb (1920 * 2)
398 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400399 /* this can get tricky if we have two large displays on a paired group
400 * of crtcs. Ideally for multiple large displays we'd assign them to
401 * non-linked crtcs for maximum line buffer allocation.
402 */
403 if (radeon_crtc->base.enabled && mode) {
404 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400405 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400406 else
407 tmp = 2; /* whole */
408 } else
409 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400410
411 /* second controller of the pair uses second half of the lb */
412 if (radeon_crtc->crtc_id % 2)
413 tmp += 4;
414 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
415
Alex Deucher12dfc842011-04-14 19:07:34 -0400416 if (radeon_crtc->base.enabled && mode) {
417 switch (tmp) {
418 case 0:
419 case 4:
420 default:
421 if (ASIC_IS_DCE5(rdev))
422 return 4096 * 2;
423 else
424 return 3840 * 2;
425 case 1:
426 case 5:
427 if (ASIC_IS_DCE5(rdev))
428 return 6144 * 2;
429 else
430 return 5760 * 2;
431 case 2:
432 case 6:
433 if (ASIC_IS_DCE5(rdev))
434 return 8192 * 2;
435 else
436 return 7680 * 2;
437 case 3:
438 case 7:
439 if (ASIC_IS_DCE5(rdev))
440 return 2048 * 2;
441 else
442 return 1920 * 2;
443 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400444 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400445
446 /* controller not enabled, so no lb used */
447 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400448}
449
450static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
451{
452 u32 tmp = RREG32(MC_SHARED_CHMAP);
453
454 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
455 case 0:
456 default:
457 return 1;
458 case 1:
459 return 2;
460 case 2:
461 return 4;
462 case 3:
463 return 8;
464 }
465}
466
467struct evergreen_wm_params {
468 u32 dram_channels; /* number of dram channels */
469 u32 yclk; /* bandwidth per dram data pin in kHz */
470 u32 sclk; /* engine clock in kHz */
471 u32 disp_clk; /* display clock in kHz */
472 u32 src_width; /* viewport width */
473 u32 active_time; /* active display time in ns */
474 u32 blank_time; /* blank time in ns */
475 bool interlaced; /* mode is interlaced */
476 fixed20_12 vsc; /* vertical scale ratio */
477 u32 num_heads; /* number of active crtcs */
478 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
479 u32 lb_size; /* line buffer allocated to pipe */
480 u32 vtaps; /* vertical scaler taps */
481};
482
483static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
484{
485 /* Calculate DRAM Bandwidth and the part allocated to display. */
486 fixed20_12 dram_efficiency; /* 0.7 */
487 fixed20_12 yclk, dram_channels, bandwidth;
488 fixed20_12 a;
489
490 a.full = dfixed_const(1000);
491 yclk.full = dfixed_const(wm->yclk);
492 yclk.full = dfixed_div(yclk, a);
493 dram_channels.full = dfixed_const(wm->dram_channels * 4);
494 a.full = dfixed_const(10);
495 dram_efficiency.full = dfixed_const(7);
496 dram_efficiency.full = dfixed_div(dram_efficiency, a);
497 bandwidth.full = dfixed_mul(dram_channels, yclk);
498 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
499
500 return dfixed_trunc(bandwidth);
501}
502
503static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
504{
505 /* Calculate DRAM Bandwidth and the part allocated to display. */
506 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
507 fixed20_12 yclk, dram_channels, bandwidth;
508 fixed20_12 a;
509
510 a.full = dfixed_const(1000);
511 yclk.full = dfixed_const(wm->yclk);
512 yclk.full = dfixed_div(yclk, a);
513 dram_channels.full = dfixed_const(wm->dram_channels * 4);
514 a.full = dfixed_const(10);
515 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
516 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
517 bandwidth.full = dfixed_mul(dram_channels, yclk);
518 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
519
520 return dfixed_trunc(bandwidth);
521}
522
523static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
524{
525 /* Calculate the display Data return Bandwidth */
526 fixed20_12 return_efficiency; /* 0.8 */
527 fixed20_12 sclk, bandwidth;
528 fixed20_12 a;
529
530 a.full = dfixed_const(1000);
531 sclk.full = dfixed_const(wm->sclk);
532 sclk.full = dfixed_div(sclk, a);
533 a.full = dfixed_const(10);
534 return_efficiency.full = dfixed_const(8);
535 return_efficiency.full = dfixed_div(return_efficiency, a);
536 a.full = dfixed_const(32);
537 bandwidth.full = dfixed_mul(a, sclk);
538 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
539
540 return dfixed_trunc(bandwidth);
541}
542
543static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
544{
545 /* Calculate the DMIF Request Bandwidth */
546 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
547 fixed20_12 disp_clk, bandwidth;
548 fixed20_12 a;
549
550 a.full = dfixed_const(1000);
551 disp_clk.full = dfixed_const(wm->disp_clk);
552 disp_clk.full = dfixed_div(disp_clk, a);
553 a.full = dfixed_const(10);
554 disp_clk_request_efficiency.full = dfixed_const(8);
555 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
556 a.full = dfixed_const(32);
557 bandwidth.full = dfixed_mul(a, disp_clk);
558 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
559
560 return dfixed_trunc(bandwidth);
561}
562
563static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
564{
565 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
566 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
567 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
568 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
569
570 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
571}
572
573static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
574{
575 /* Calculate the display mode Average Bandwidth
576 * DisplayMode should contain the source and destination dimensions,
577 * timing, etc.
578 */
579 fixed20_12 bpp;
580 fixed20_12 line_time;
581 fixed20_12 src_width;
582 fixed20_12 bandwidth;
583 fixed20_12 a;
584
585 a.full = dfixed_const(1000);
586 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
587 line_time.full = dfixed_div(line_time, a);
588 bpp.full = dfixed_const(wm->bytes_per_pixel);
589 src_width.full = dfixed_const(wm->src_width);
590 bandwidth.full = dfixed_mul(src_width, bpp);
591 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
592 bandwidth.full = dfixed_div(bandwidth, line_time);
593
594 return dfixed_trunc(bandwidth);
595}
596
597static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
598{
599 /* First calcualte the latency in ns */
600 u32 mc_latency = 2000; /* 2000 ns. */
601 u32 available_bandwidth = evergreen_available_bandwidth(wm);
602 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
603 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
604 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
605 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
606 (wm->num_heads * cursor_line_pair_return_time);
607 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
608 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
609 fixed20_12 a, b, c;
610
611 if (wm->num_heads == 0)
612 return 0;
613
614 a.full = dfixed_const(2);
615 b.full = dfixed_const(1);
616 if ((wm->vsc.full > a.full) ||
617 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
618 (wm->vtaps >= 5) ||
619 ((wm->vsc.full >= a.full) && wm->interlaced))
620 max_src_lines_per_dst_line = 4;
621 else
622 max_src_lines_per_dst_line = 2;
623
624 a.full = dfixed_const(available_bandwidth);
625 b.full = dfixed_const(wm->num_heads);
626 a.full = dfixed_div(a, b);
627
628 b.full = dfixed_const(1000);
629 c.full = dfixed_const(wm->disp_clk);
630 b.full = dfixed_div(c, b);
631 c.full = dfixed_const(wm->bytes_per_pixel);
632 b.full = dfixed_mul(b, c);
633
634 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
635
636 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
637 b.full = dfixed_const(1000);
638 c.full = dfixed_const(lb_fill_bw);
639 b.full = dfixed_div(c, b);
640 a.full = dfixed_div(a, b);
641 line_fill_time = dfixed_trunc(a);
642
643 if (line_fill_time < wm->active_time)
644 return latency;
645 else
646 return latency + (line_fill_time - wm->active_time);
647
648}
649
650static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
651{
652 if (evergreen_average_bandwidth(wm) <=
653 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
654 return true;
655 else
656 return false;
657};
658
659static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
660{
661 if (evergreen_average_bandwidth(wm) <=
662 (evergreen_available_bandwidth(wm) / wm->num_heads))
663 return true;
664 else
665 return false;
666};
667
668static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
669{
670 u32 lb_partitions = wm->lb_size / wm->src_width;
671 u32 line_time = wm->active_time + wm->blank_time;
672 u32 latency_tolerant_lines;
673 u32 latency_hiding;
674 fixed20_12 a;
675
676 a.full = dfixed_const(1);
677 if (wm->vsc.full > a.full)
678 latency_tolerant_lines = 1;
679 else {
680 if (lb_partitions <= (wm->vtaps + 1))
681 latency_tolerant_lines = 1;
682 else
683 latency_tolerant_lines = 2;
684 }
685
686 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
687
688 if (evergreen_latency_watermark(wm) <= latency_hiding)
689 return true;
690 else
691 return false;
692}
693
694static void evergreen_program_watermarks(struct radeon_device *rdev,
695 struct radeon_crtc *radeon_crtc,
696 u32 lb_size, u32 num_heads)
697{
698 struct drm_display_mode *mode = &radeon_crtc->base.mode;
699 struct evergreen_wm_params wm;
700 u32 pixel_period;
701 u32 line_time = 0;
702 u32 latency_watermark_a = 0, latency_watermark_b = 0;
703 u32 priority_a_mark = 0, priority_b_mark = 0;
704 u32 priority_a_cnt = PRIORITY_OFF;
705 u32 priority_b_cnt = PRIORITY_OFF;
706 u32 pipe_offset = radeon_crtc->crtc_id * 16;
707 u32 tmp, arb_control3;
708 fixed20_12 a, b, c;
709
710 if (radeon_crtc->base.enabled && num_heads && mode) {
711 pixel_period = 1000000 / (u32)mode->clock;
712 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
713 priority_a_cnt = 0;
714 priority_b_cnt = 0;
715
716 wm.yclk = rdev->pm.current_mclk * 10;
717 wm.sclk = rdev->pm.current_sclk * 10;
718 wm.disp_clk = mode->clock;
719 wm.src_width = mode->crtc_hdisplay;
720 wm.active_time = mode->crtc_hdisplay * pixel_period;
721 wm.blank_time = line_time - wm.active_time;
722 wm.interlaced = false;
723 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
724 wm.interlaced = true;
725 wm.vsc = radeon_crtc->vsc;
726 wm.vtaps = 1;
727 if (radeon_crtc->rmx_type != RMX_OFF)
728 wm.vtaps = 2;
729 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
730 wm.lb_size = lb_size;
731 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
732 wm.num_heads = num_heads;
733
734 /* set for high clocks */
735 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
736 /* set for low clocks */
737 /* wm.yclk = low clk; wm.sclk = low clk */
738 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
739
740 /* possibly force display priority to high */
741 /* should really do this at mode validation time... */
742 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
743 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
744 !evergreen_check_latency_hiding(&wm) ||
745 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +0000746 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -0400747 priority_a_cnt |= PRIORITY_ALWAYS_ON;
748 priority_b_cnt |= PRIORITY_ALWAYS_ON;
749 }
750
751 a.full = dfixed_const(1000);
752 b.full = dfixed_const(mode->clock);
753 b.full = dfixed_div(b, a);
754 c.full = dfixed_const(latency_watermark_a);
755 c.full = dfixed_mul(c, b);
756 c.full = dfixed_mul(c, radeon_crtc->hsc);
757 c.full = dfixed_div(c, a);
758 a.full = dfixed_const(16);
759 c.full = dfixed_div(c, a);
760 priority_a_mark = dfixed_trunc(c);
761 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
762
763 a.full = dfixed_const(1000);
764 b.full = dfixed_const(mode->clock);
765 b.full = dfixed_div(b, a);
766 c.full = dfixed_const(latency_watermark_b);
767 c.full = dfixed_mul(c, b);
768 c.full = dfixed_mul(c, radeon_crtc->hsc);
769 c.full = dfixed_div(c, a);
770 a.full = dfixed_const(16);
771 c.full = dfixed_div(c, a);
772 priority_b_mark = dfixed_trunc(c);
773 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
774 }
775
776 /* select wm A */
777 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
778 tmp = arb_control3;
779 tmp &= ~LATENCY_WATERMARK_MASK(3);
780 tmp |= LATENCY_WATERMARK_MASK(1);
781 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
782 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
783 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
784 LATENCY_HIGH_WATERMARK(line_time)));
785 /* select wm B */
786 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
787 tmp &= ~LATENCY_WATERMARK_MASK(3);
788 tmp |= LATENCY_WATERMARK_MASK(2);
789 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
790 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
791 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
792 LATENCY_HIGH_WATERMARK(line_time)));
793 /* restore original selection */
794 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
795
796 /* write the priority marks */
797 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
798 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
799
800}
801
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500802void evergreen_bandwidth_update(struct radeon_device *rdev)
803{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400804 struct drm_display_mode *mode0 = NULL;
805 struct drm_display_mode *mode1 = NULL;
806 u32 num_heads = 0, lb_size;
807 int i;
808
809 radeon_update_display_priority(rdev);
810
811 for (i = 0; i < rdev->num_crtc; i++) {
812 if (rdev->mode_info.crtcs[i]->base.enabled)
813 num_heads++;
814 }
815 for (i = 0; i < rdev->num_crtc; i += 2) {
816 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
817 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
818 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
819 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
820 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
821 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
822 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500823}
824
Alex Deucherb9952a82011-03-02 20:07:33 -0500825int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500826{
827 unsigned i;
828 u32 tmp;
829
830 for (i = 0; i < rdev->usec_timeout; i++) {
831 /* read MC_STATUS */
832 tmp = RREG32(SRBM_STATUS) & 0x1F00;
833 if (!tmp)
834 return 0;
835 udelay(1);
836 }
837 return -1;
838}
839
840/*
841 * GART
842 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400843void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
844{
845 unsigned i;
846 u32 tmp;
847
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500848 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
849
Alex Deucher0fcdb612010-03-24 13:20:41 -0400850 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
851 for (i = 0; i < rdev->usec_timeout; i++) {
852 /* read MC_STATUS */
853 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
854 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
855 if (tmp == 2) {
856 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
857 return;
858 }
859 if (tmp) {
860 return;
861 }
862 udelay(1);
863 }
864}
865
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500866int evergreen_pcie_gart_enable(struct radeon_device *rdev)
867{
868 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400869 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500870
871 if (rdev->gart.table.vram.robj == NULL) {
872 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
873 return -EINVAL;
874 }
875 r = radeon_gart_table_vram_pin(rdev);
876 if (r)
877 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000878 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500879 /* Setup L2 cache */
880 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
881 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
882 EFFECTIVE_L2_QUEUE_SIZE(7));
883 WREG32(VM_L2_CNTL2, 0);
884 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
885 /* Setup TLB control */
886 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
887 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
888 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
889 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400890 if (rdev->flags & RADEON_IS_IGP) {
891 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
892 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
893 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
894 } else {
895 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
896 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
897 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
898 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500899 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
900 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
901 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
902 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
903 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
904 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
905 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
906 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
907 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
908 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
909 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -0400910 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500911
Alex Deucher0fcdb612010-03-24 13:20:41 -0400912 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000913 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
914 (unsigned)(rdev->mc.gtt_size >> 20),
915 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500916 rdev->gart.ready = true;
917 return 0;
918}
919
920void evergreen_pcie_gart_disable(struct radeon_device *rdev)
921{
922 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400923 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500924
925 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400926 WREG32(VM_CONTEXT0_CNTL, 0);
927 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500928
929 /* Setup L2 cache */
930 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
931 EFFECTIVE_L2_QUEUE_SIZE(7));
932 WREG32(VM_L2_CNTL2, 0);
933 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
934 /* Setup TLB control */
935 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
936 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
937 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
938 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
939 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
940 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
941 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
942 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
943 if (rdev->gart.table.vram.robj) {
944 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
945 if (likely(r == 0)) {
946 radeon_bo_kunmap(rdev->gart.table.vram.robj);
947 radeon_bo_unpin(rdev->gart.table.vram.robj);
948 radeon_bo_unreserve(rdev->gart.table.vram.robj);
949 }
950 }
951}
952
953void evergreen_pcie_gart_fini(struct radeon_device *rdev)
954{
955 evergreen_pcie_gart_disable(rdev);
956 radeon_gart_table_vram_free(rdev);
957 radeon_gart_fini(rdev);
958}
959
960
961void evergreen_agp_enable(struct radeon_device *rdev)
962{
963 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500964
965 /* Setup L2 cache */
966 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
967 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
968 EFFECTIVE_L2_QUEUE_SIZE(7));
969 WREG32(VM_L2_CNTL2, 0);
970 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
971 /* Setup TLB control */
972 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
973 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
974 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
975 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
976 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
977 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
978 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
979 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
980 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
981 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
982 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -0400983 WREG32(VM_CONTEXT0_CNTL, 0);
984 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500985}
986
Alex Deucherb9952a82011-03-02 20:07:33 -0500987void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500988{
989 save->vga_control[0] = RREG32(D1VGA_CONTROL);
990 save->vga_control[1] = RREG32(D2VGA_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500991 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
992 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
993 save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
994 save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -0400995 if (rdev->num_crtc >= 4) {
996 save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
997 save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -0500998 save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
999 save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04001000 }
1001 if (rdev->num_crtc >= 6) {
1002 save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
1003 save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -05001004 save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
1005 save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
1006 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001007
1008 /* Stop all video */
1009 WREG32(VGA_RENDER_CONTROL, 0);
1010 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1011 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001012 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001013 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1014 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001015 }
1016 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001017 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1018 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1019 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001020 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1021 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001022 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001023 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1024 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001025 }
1026 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001027 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1028 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1029 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001030 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1031 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001032 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001033 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1034 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001035 }
1036 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001037 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1038 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1039 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001040
1041 WREG32(D1VGA_CONTROL, 0);
1042 WREG32(D2VGA_CONTROL, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001043 if (rdev->num_crtc >= 4) {
1044 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1045 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1046 }
1047 if (rdev->num_crtc >= 6) {
1048 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1049 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1050 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001051}
1052
Alex Deucherb9952a82011-03-02 20:07:33 -05001053void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001054{
1055 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1056 upper_32_bits(rdev->mc.vram_start));
1057 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1058 upper_32_bits(rdev->mc.vram_start));
1059 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1060 (u32)rdev->mc.vram_start);
1061 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1062 (u32)rdev->mc.vram_start);
1063
1064 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1065 upper_32_bits(rdev->mc.vram_start));
1066 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1067 upper_32_bits(rdev->mc.vram_start));
1068 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1069 (u32)rdev->mc.vram_start);
1070 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1071 (u32)rdev->mc.vram_start);
1072
Alex Deucherb7eff392011-07-08 11:44:56 -04001073 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001074 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1075 upper_32_bits(rdev->mc.vram_start));
1076 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1077 upper_32_bits(rdev->mc.vram_start));
1078 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1079 (u32)rdev->mc.vram_start);
1080 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1081 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001082
Alex Deucher18007402010-11-22 17:56:28 -05001083 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1084 upper_32_bits(rdev->mc.vram_start));
1085 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1086 upper_32_bits(rdev->mc.vram_start));
1087 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1088 (u32)rdev->mc.vram_start);
1089 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1090 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001091 }
1092 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001093 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1094 upper_32_bits(rdev->mc.vram_start));
1095 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1096 upper_32_bits(rdev->mc.vram_start));
1097 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1098 (u32)rdev->mc.vram_start);
1099 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1100 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001101
Alex Deucher18007402010-11-22 17:56:28 -05001102 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1103 upper_32_bits(rdev->mc.vram_start));
1104 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1105 upper_32_bits(rdev->mc.vram_start));
1106 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1107 (u32)rdev->mc.vram_start);
1108 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1109 (u32)rdev->mc.vram_start);
1110 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001111
1112 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1113 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
1114 /* Unlock host access */
1115 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1116 mdelay(1);
1117 /* Restore video state */
1118 WREG32(D1VGA_CONTROL, save->vga_control[0]);
1119 WREG32(D2VGA_CONTROL, save->vga_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001120 if (rdev->num_crtc >= 4) {
1121 WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
1122 WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
1123 }
1124 if (rdev->num_crtc >= 6) {
1125 WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
1126 WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
1127 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1129 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001130 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001131 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1132 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001133 }
1134 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001135 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1136 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1137 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001138 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
1139 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001140 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001141 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
1142 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001143 }
1144 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001145 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
1146 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
1147 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001148 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1149 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001150 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001151 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1152 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001153 }
1154 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001155 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1156 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1157 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001158 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1159}
1160
Alex Deucher755d8192011-03-02 20:07:34 -05001161void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001162{
1163 struct evergreen_mc_save save;
1164 u32 tmp;
1165 int i, j;
1166
1167 /* Initialize HDP */
1168 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1169 WREG32((0x2c14 + j), 0x00000000);
1170 WREG32((0x2c18 + j), 0x00000000);
1171 WREG32((0x2c1c + j), 0x00000000);
1172 WREG32((0x2c20 + j), 0x00000000);
1173 WREG32((0x2c24 + j), 0x00000000);
1174 }
1175 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1176
1177 evergreen_mc_stop(rdev, &save);
1178 if (evergreen_mc_wait_for_idle(rdev)) {
1179 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1180 }
1181 /* Lockout access through VGA aperture*/
1182 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1183 /* Update configuration */
1184 if (rdev->flags & RADEON_IS_AGP) {
1185 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1186 /* VRAM before AGP */
1187 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1188 rdev->mc.vram_start >> 12);
1189 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1190 rdev->mc.gtt_end >> 12);
1191 } else {
1192 /* VRAM after AGP */
1193 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1194 rdev->mc.gtt_start >> 12);
1195 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1196 rdev->mc.vram_end >> 12);
1197 }
1198 } else {
1199 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1200 rdev->mc.vram_start >> 12);
1201 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1202 rdev->mc.vram_end >> 12);
1203 }
1204 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Alex Deucherb4183e32010-12-15 11:04:10 -05001205 if (rdev->flags & RADEON_IS_IGP) {
1206 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1207 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1208 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1209 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1210 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001211 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1212 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1213 WREG32(MC_VM_FB_LOCATION, tmp);
1214 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001215 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001216 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001217 if (rdev->flags & RADEON_IS_AGP) {
1218 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1219 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1220 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1221 } else {
1222 WREG32(MC_VM_AGP_BASE, 0);
1223 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1224 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1225 }
1226 if (evergreen_mc_wait_for_idle(rdev)) {
1227 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1228 }
1229 evergreen_mc_resume(rdev, &save);
1230 /* we need to own VRAM, so turn off the VGA renderer here
1231 * to stop it overwriting our objects */
1232 rv515_vga_render_disable(rdev);
1233}
1234
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235/*
1236 * CP.
1237 */
Alex Deucher12920592011-02-02 12:37:40 -05001238void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1239{
1240 /* set to DX10/11 mode */
1241 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
1242 radeon_ring_write(rdev, 1);
1243 /* FIXME: implement */
1244 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001245 radeon_ring_write(rdev,
1246#ifdef __BIG_ENDIAN
1247 (2 << 0) |
1248#endif
1249 (ib->gpu_addr & 0xFFFFFFFC));
Alex Deucher12920592011-02-02 12:37:40 -05001250 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
1251 radeon_ring_write(rdev, ib->length_dw);
1252}
1253
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001254
1255static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1256{
Alex Deucherfe251e22010-03-24 13:36:43 -04001257 const __be32 *fw_data;
1258 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001259
Alex Deucherfe251e22010-03-24 13:36:43 -04001260 if (!rdev->me_fw || !rdev->pfp_fw)
1261 return -EINVAL;
1262
1263 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001264 WREG32(CP_RB_CNTL,
1265#ifdef __BIG_ENDIAN
1266 BUF_SWAP_32BIT |
1267#endif
1268 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001269
1270 fw_data = (const __be32 *)rdev->pfp_fw->data;
1271 WREG32(CP_PFP_UCODE_ADDR, 0);
1272 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1273 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1274 WREG32(CP_PFP_UCODE_ADDR, 0);
1275
1276 fw_data = (const __be32 *)rdev->me_fw->data;
1277 WREG32(CP_ME_RAM_WADDR, 0);
1278 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1279 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1280
1281 WREG32(CP_PFP_UCODE_ADDR, 0);
1282 WREG32(CP_ME_RAM_WADDR, 0);
1283 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001284 return 0;
1285}
1286
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001287static int evergreen_cp_start(struct radeon_device *rdev)
1288{
Alex Deucher2281a372010-10-21 13:31:38 -04001289 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001290 uint32_t cp_me;
1291
1292 r = radeon_ring_lock(rdev, 7);
1293 if (r) {
1294 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1295 return r;
1296 }
1297 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1298 radeon_ring_write(rdev, 0x1);
1299 radeon_ring_write(rdev, 0x0);
1300 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1301 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1302 radeon_ring_write(rdev, 0);
1303 radeon_ring_write(rdev, 0);
1304 radeon_ring_unlock_commit(rdev);
1305
1306 cp_me = 0xff;
1307 WREG32(CP_ME_CNTL, cp_me);
1308
Alex Deucher18ff84d2011-02-02 12:37:41 -05001309 r = radeon_ring_lock(rdev, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001310 if (r) {
1311 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1312 return r;
1313 }
Alex Deucher2281a372010-10-21 13:31:38 -04001314
1315 /* setup clear context state */
1316 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1317 radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1318
1319 for (i = 0; i < evergreen_default_size; i++)
1320 radeon_ring_write(rdev, evergreen_default_state[i]);
1321
1322 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1323 radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
1324
1325 /* set clear context state */
1326 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
1327 radeon_ring_write(rdev, 0);
1328
1329 /* SQ_VTX_BASE_VTX_LOC */
1330 radeon_ring_write(rdev, 0xc0026f00);
1331 radeon_ring_write(rdev, 0x00000000);
1332 radeon_ring_write(rdev, 0x00000000);
1333 radeon_ring_write(rdev, 0x00000000);
1334
1335 /* Clear consts */
1336 radeon_ring_write(rdev, 0xc0036f00);
1337 radeon_ring_write(rdev, 0x00000bc4);
1338 radeon_ring_write(rdev, 0xffffffff);
1339 radeon_ring_write(rdev, 0xffffffff);
1340 radeon_ring_write(rdev, 0xffffffff);
1341
Alex Deucher18ff84d2011-02-02 12:37:41 -05001342 radeon_ring_write(rdev, 0xc0026900);
1343 radeon_ring_write(rdev, 0x00000316);
1344 radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1345 radeon_ring_write(rdev, 0x00000010); /* */
1346
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001347 radeon_ring_unlock_commit(rdev);
1348
1349 return 0;
1350}
1351
Alex Deucherfe251e22010-03-24 13:36:43 -04001352int evergreen_cp_resume(struct radeon_device *rdev)
1353{
1354 u32 tmp;
1355 u32 rb_bufsz;
1356 int r;
1357
1358 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1359 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1360 SOFT_RESET_PA |
1361 SOFT_RESET_SH |
1362 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001363 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001364 SOFT_RESET_SX));
1365 RREG32(GRBM_SOFT_RESET);
1366 mdelay(15);
1367 WREG32(GRBM_SOFT_RESET, 0);
1368 RREG32(GRBM_SOFT_RESET);
1369
1370 /* Set ring buffer size */
1371 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001372 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001373#ifdef __BIG_ENDIAN
1374 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001375#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001376 WREG32(CP_RB_CNTL, tmp);
1377 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1378
1379 /* Set the write pointer delay */
1380 WREG32(CP_RB_WPTR_DELAY, 0);
1381
1382 /* Initialize the ring buffer's read and write pointers */
1383 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1384 WREG32(CP_RB_RPTR_WR, 0);
1385 WREG32(CP_RB_WPTR, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001386
1387 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001388 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001389 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001390 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1391 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1392
1393 if (rdev->wb.enabled)
1394 WREG32(SCRATCH_UMSK, 0xff);
1395 else {
1396 tmp |= RB_NO_UPDATE;
1397 WREG32(SCRATCH_UMSK, 0);
1398 }
1399
Alex Deucherfe251e22010-03-24 13:36:43 -04001400 mdelay(1);
1401 WREG32(CP_RB_CNTL, tmp);
1402
1403 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1404 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1405
1406 rdev->cp.rptr = RREG32(CP_RB_RPTR);
1407 rdev->cp.wptr = RREG32(CP_RB_WPTR);
1408
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001409 evergreen_cp_start(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001410 rdev->cp.ready = true;
1411 r = radeon_ring_test(rdev);
1412 if (r) {
1413 rdev->cp.ready = false;
1414 return r;
1415 }
1416 return 0;
1417}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001418
1419/*
1420 * Core functions
1421 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001422static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1423 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001424 u32 num_backends,
1425 u32 backend_disable_mask)
1426{
1427 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001428 u32 enabled_backends_mask = 0;
1429 u32 enabled_backends_count = 0;
1430 u32 cur_pipe;
1431 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1432 u32 cur_backend = 0;
1433 u32 i;
1434 bool force_no_swizzle;
1435
1436 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1437 num_tile_pipes = EVERGREEN_MAX_PIPES;
1438 if (num_tile_pipes < 1)
1439 num_tile_pipes = 1;
1440 if (num_backends > EVERGREEN_MAX_BACKENDS)
1441 num_backends = EVERGREEN_MAX_BACKENDS;
1442 if (num_backends < 1)
1443 num_backends = 1;
1444
1445 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1446 if (((backend_disable_mask >> i) & 1) == 0) {
1447 enabled_backends_mask |= (1 << i);
1448 ++enabled_backends_count;
1449 }
1450 if (enabled_backends_count == num_backends)
1451 break;
1452 }
1453
1454 if (enabled_backends_count == 0) {
1455 enabled_backends_mask = 1;
1456 enabled_backends_count = 1;
1457 }
1458
1459 if (enabled_backends_count != num_backends)
1460 num_backends = enabled_backends_count;
1461
1462 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1463 switch (rdev->family) {
1464 case CHIP_CEDAR:
1465 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001466 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001467 case CHIP_SUMO:
1468 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001469 case CHIP_TURKS:
1470 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001471 force_no_swizzle = false;
1472 break;
1473 case CHIP_CYPRESS:
1474 case CHIP_HEMLOCK:
1475 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001476 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001477 default:
1478 force_no_swizzle = true;
1479 break;
1480 }
1481 if (force_no_swizzle) {
1482 bool last_backend_enabled = false;
1483
1484 force_no_swizzle = false;
1485 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1486 if (((enabled_backends_mask >> i) & 1) == 1) {
1487 if (last_backend_enabled)
1488 force_no_swizzle = true;
1489 last_backend_enabled = true;
1490 } else
1491 last_backend_enabled = false;
1492 }
1493 }
1494
1495 switch (num_tile_pipes) {
1496 case 1:
1497 case 3:
1498 case 5:
1499 case 7:
1500 DRM_ERROR("odd number of pipes!\n");
1501 break;
1502 case 2:
1503 swizzle_pipe[0] = 0;
1504 swizzle_pipe[1] = 1;
1505 break;
1506 case 4:
1507 if (force_no_swizzle) {
1508 swizzle_pipe[0] = 0;
1509 swizzle_pipe[1] = 1;
1510 swizzle_pipe[2] = 2;
1511 swizzle_pipe[3] = 3;
1512 } else {
1513 swizzle_pipe[0] = 0;
1514 swizzle_pipe[1] = 2;
1515 swizzle_pipe[2] = 1;
1516 swizzle_pipe[3] = 3;
1517 }
1518 break;
1519 case 6:
1520 if (force_no_swizzle) {
1521 swizzle_pipe[0] = 0;
1522 swizzle_pipe[1] = 1;
1523 swizzle_pipe[2] = 2;
1524 swizzle_pipe[3] = 3;
1525 swizzle_pipe[4] = 4;
1526 swizzle_pipe[5] = 5;
1527 } else {
1528 swizzle_pipe[0] = 0;
1529 swizzle_pipe[1] = 2;
1530 swizzle_pipe[2] = 4;
1531 swizzle_pipe[3] = 1;
1532 swizzle_pipe[4] = 3;
1533 swizzle_pipe[5] = 5;
1534 }
1535 break;
1536 case 8:
1537 if (force_no_swizzle) {
1538 swizzle_pipe[0] = 0;
1539 swizzle_pipe[1] = 1;
1540 swizzle_pipe[2] = 2;
1541 swizzle_pipe[3] = 3;
1542 swizzle_pipe[4] = 4;
1543 swizzle_pipe[5] = 5;
1544 swizzle_pipe[6] = 6;
1545 swizzle_pipe[7] = 7;
1546 } else {
1547 swizzle_pipe[0] = 0;
1548 swizzle_pipe[1] = 2;
1549 swizzle_pipe[2] = 4;
1550 swizzle_pipe[3] = 6;
1551 swizzle_pipe[4] = 1;
1552 swizzle_pipe[5] = 3;
1553 swizzle_pipe[6] = 5;
1554 swizzle_pipe[7] = 7;
1555 }
1556 break;
1557 }
1558
1559 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1560 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1561 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1562
1563 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1564
1565 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1566 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001567
1568 return backend_map;
1569}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001570
Alex Deucher9535ab72010-11-22 17:56:18 -05001571static void evergreen_program_channel_remap(struct radeon_device *rdev)
1572{
1573 u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
1574
1575 tmp = RREG32(MC_SHARED_CHMAP);
1576 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1577 case 0:
1578 case 1:
1579 case 2:
1580 case 3:
1581 default:
1582 /* default mapping */
1583 mc_shared_chremap = 0x00fac688;
1584 break;
1585 }
1586
1587 switch (rdev->family) {
1588 case CHIP_HEMLOCK:
1589 case CHIP_CYPRESS:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001590 case CHIP_BARTS:
Alex Deucher9535ab72010-11-22 17:56:18 -05001591 tcp_chan_steer_lo = 0x54763210;
1592 tcp_chan_steer_hi = 0x0000ba98;
1593 break;
1594 case CHIP_JUNIPER:
1595 case CHIP_REDWOOD:
1596 case CHIP_CEDAR:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001597 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001598 case CHIP_SUMO:
1599 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001600 case CHIP_TURKS:
1601 case CHIP_CAICOS:
Alex Deucher9535ab72010-11-22 17:56:18 -05001602 default:
1603 tcp_chan_steer_lo = 0x76543210;
1604 tcp_chan_steer_hi = 0x0000ba98;
1605 break;
1606 }
1607
1608 WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
1609 WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
1610 WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
1611}
1612
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001613static void evergreen_gpu_init(struct radeon_device *rdev)
1614{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001615 u32 cc_rb_backend_disable = 0;
1616 u32 cc_gc_shader_pipe_config;
1617 u32 gb_addr_config = 0;
1618 u32 mc_shared_chmap, mc_arb_ramcfg;
1619 u32 gb_backend_map;
1620 u32 grbm_gfx_index;
1621 u32 sx_debug_1;
1622 u32 smx_dc_ctl0;
1623 u32 sq_config;
1624 u32 sq_lds_resource_mgmt;
1625 u32 sq_gpr_resource_mgmt_1;
1626 u32 sq_gpr_resource_mgmt_2;
1627 u32 sq_gpr_resource_mgmt_3;
1628 u32 sq_thread_resource_mgmt;
1629 u32 sq_thread_resource_mgmt_2;
1630 u32 sq_stack_resource_mgmt_1;
1631 u32 sq_stack_resource_mgmt_2;
1632 u32 sq_stack_resource_mgmt_3;
1633 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001634 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001635 int i, j, num_shader_engines, ps_thread_count;
1636
1637 switch (rdev->family) {
1638 case CHIP_CYPRESS:
1639 case CHIP_HEMLOCK:
1640 rdev->config.evergreen.num_ses = 2;
1641 rdev->config.evergreen.max_pipes = 4;
1642 rdev->config.evergreen.max_tile_pipes = 8;
1643 rdev->config.evergreen.max_simds = 10;
1644 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1645 rdev->config.evergreen.max_gprs = 256;
1646 rdev->config.evergreen.max_threads = 248;
1647 rdev->config.evergreen.max_gs_threads = 32;
1648 rdev->config.evergreen.max_stack_entries = 512;
1649 rdev->config.evergreen.sx_num_of_sets = 4;
1650 rdev->config.evergreen.sx_max_export_size = 256;
1651 rdev->config.evergreen.sx_max_export_pos_size = 64;
1652 rdev->config.evergreen.sx_max_export_smx_size = 192;
1653 rdev->config.evergreen.max_hw_contexts = 8;
1654 rdev->config.evergreen.sq_num_cf_insts = 2;
1655
1656 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1657 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1658 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1659 break;
1660 case CHIP_JUNIPER:
1661 rdev->config.evergreen.num_ses = 1;
1662 rdev->config.evergreen.max_pipes = 4;
1663 rdev->config.evergreen.max_tile_pipes = 4;
1664 rdev->config.evergreen.max_simds = 10;
1665 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1666 rdev->config.evergreen.max_gprs = 256;
1667 rdev->config.evergreen.max_threads = 248;
1668 rdev->config.evergreen.max_gs_threads = 32;
1669 rdev->config.evergreen.max_stack_entries = 512;
1670 rdev->config.evergreen.sx_num_of_sets = 4;
1671 rdev->config.evergreen.sx_max_export_size = 256;
1672 rdev->config.evergreen.sx_max_export_pos_size = 64;
1673 rdev->config.evergreen.sx_max_export_smx_size = 192;
1674 rdev->config.evergreen.max_hw_contexts = 8;
1675 rdev->config.evergreen.sq_num_cf_insts = 2;
1676
1677 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1678 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1679 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1680 break;
1681 case CHIP_REDWOOD:
1682 rdev->config.evergreen.num_ses = 1;
1683 rdev->config.evergreen.max_pipes = 4;
1684 rdev->config.evergreen.max_tile_pipes = 4;
1685 rdev->config.evergreen.max_simds = 5;
1686 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1687 rdev->config.evergreen.max_gprs = 256;
1688 rdev->config.evergreen.max_threads = 248;
1689 rdev->config.evergreen.max_gs_threads = 32;
1690 rdev->config.evergreen.max_stack_entries = 256;
1691 rdev->config.evergreen.sx_num_of_sets = 4;
1692 rdev->config.evergreen.sx_max_export_size = 256;
1693 rdev->config.evergreen.sx_max_export_pos_size = 64;
1694 rdev->config.evergreen.sx_max_export_smx_size = 192;
1695 rdev->config.evergreen.max_hw_contexts = 8;
1696 rdev->config.evergreen.sq_num_cf_insts = 2;
1697
1698 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1699 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1700 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1701 break;
1702 case CHIP_CEDAR:
1703 default:
1704 rdev->config.evergreen.num_ses = 1;
1705 rdev->config.evergreen.max_pipes = 2;
1706 rdev->config.evergreen.max_tile_pipes = 2;
1707 rdev->config.evergreen.max_simds = 2;
1708 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1709 rdev->config.evergreen.max_gprs = 256;
1710 rdev->config.evergreen.max_threads = 192;
1711 rdev->config.evergreen.max_gs_threads = 16;
1712 rdev->config.evergreen.max_stack_entries = 256;
1713 rdev->config.evergreen.sx_num_of_sets = 4;
1714 rdev->config.evergreen.sx_max_export_size = 128;
1715 rdev->config.evergreen.sx_max_export_pos_size = 32;
1716 rdev->config.evergreen.sx_max_export_smx_size = 96;
1717 rdev->config.evergreen.max_hw_contexts = 4;
1718 rdev->config.evergreen.sq_num_cf_insts = 1;
1719
1720 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1721 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1722 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1723 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001724 case CHIP_PALM:
1725 rdev->config.evergreen.num_ses = 1;
1726 rdev->config.evergreen.max_pipes = 2;
1727 rdev->config.evergreen.max_tile_pipes = 2;
1728 rdev->config.evergreen.max_simds = 2;
1729 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1730 rdev->config.evergreen.max_gprs = 256;
1731 rdev->config.evergreen.max_threads = 192;
1732 rdev->config.evergreen.max_gs_threads = 16;
1733 rdev->config.evergreen.max_stack_entries = 256;
1734 rdev->config.evergreen.sx_num_of_sets = 4;
1735 rdev->config.evergreen.sx_max_export_size = 128;
1736 rdev->config.evergreen.sx_max_export_pos_size = 32;
1737 rdev->config.evergreen.sx_max_export_smx_size = 96;
1738 rdev->config.evergreen.max_hw_contexts = 4;
1739 rdev->config.evergreen.sq_num_cf_insts = 1;
1740
1741 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1742 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1743 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1744 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001745 case CHIP_SUMO:
1746 rdev->config.evergreen.num_ses = 1;
1747 rdev->config.evergreen.max_pipes = 4;
1748 rdev->config.evergreen.max_tile_pipes = 2;
1749 if (rdev->pdev->device == 0x9648)
1750 rdev->config.evergreen.max_simds = 3;
1751 else if ((rdev->pdev->device == 0x9647) ||
1752 (rdev->pdev->device == 0x964a))
1753 rdev->config.evergreen.max_simds = 4;
1754 else
1755 rdev->config.evergreen.max_simds = 5;
1756 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1757 rdev->config.evergreen.max_gprs = 256;
1758 rdev->config.evergreen.max_threads = 248;
1759 rdev->config.evergreen.max_gs_threads = 32;
1760 rdev->config.evergreen.max_stack_entries = 256;
1761 rdev->config.evergreen.sx_num_of_sets = 4;
1762 rdev->config.evergreen.sx_max_export_size = 256;
1763 rdev->config.evergreen.sx_max_export_pos_size = 64;
1764 rdev->config.evergreen.sx_max_export_smx_size = 192;
1765 rdev->config.evergreen.max_hw_contexts = 8;
1766 rdev->config.evergreen.sq_num_cf_insts = 2;
1767
1768 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1769 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1770 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1771 break;
1772 case CHIP_SUMO2:
1773 rdev->config.evergreen.num_ses = 1;
1774 rdev->config.evergreen.max_pipes = 4;
1775 rdev->config.evergreen.max_tile_pipes = 4;
1776 rdev->config.evergreen.max_simds = 2;
1777 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1778 rdev->config.evergreen.max_gprs = 256;
1779 rdev->config.evergreen.max_threads = 248;
1780 rdev->config.evergreen.max_gs_threads = 32;
1781 rdev->config.evergreen.max_stack_entries = 512;
1782 rdev->config.evergreen.sx_num_of_sets = 4;
1783 rdev->config.evergreen.sx_max_export_size = 256;
1784 rdev->config.evergreen.sx_max_export_pos_size = 64;
1785 rdev->config.evergreen.sx_max_export_smx_size = 192;
1786 rdev->config.evergreen.max_hw_contexts = 8;
1787 rdev->config.evergreen.sq_num_cf_insts = 2;
1788
1789 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1790 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1791 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1792 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001793 case CHIP_BARTS:
1794 rdev->config.evergreen.num_ses = 2;
1795 rdev->config.evergreen.max_pipes = 4;
1796 rdev->config.evergreen.max_tile_pipes = 8;
1797 rdev->config.evergreen.max_simds = 7;
1798 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1799 rdev->config.evergreen.max_gprs = 256;
1800 rdev->config.evergreen.max_threads = 248;
1801 rdev->config.evergreen.max_gs_threads = 32;
1802 rdev->config.evergreen.max_stack_entries = 512;
1803 rdev->config.evergreen.sx_num_of_sets = 4;
1804 rdev->config.evergreen.sx_max_export_size = 256;
1805 rdev->config.evergreen.sx_max_export_pos_size = 64;
1806 rdev->config.evergreen.sx_max_export_smx_size = 192;
1807 rdev->config.evergreen.max_hw_contexts = 8;
1808 rdev->config.evergreen.sq_num_cf_insts = 2;
1809
1810 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1811 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1812 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1813 break;
1814 case CHIP_TURKS:
1815 rdev->config.evergreen.num_ses = 1;
1816 rdev->config.evergreen.max_pipes = 4;
1817 rdev->config.evergreen.max_tile_pipes = 4;
1818 rdev->config.evergreen.max_simds = 6;
1819 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1820 rdev->config.evergreen.max_gprs = 256;
1821 rdev->config.evergreen.max_threads = 248;
1822 rdev->config.evergreen.max_gs_threads = 32;
1823 rdev->config.evergreen.max_stack_entries = 256;
1824 rdev->config.evergreen.sx_num_of_sets = 4;
1825 rdev->config.evergreen.sx_max_export_size = 256;
1826 rdev->config.evergreen.sx_max_export_pos_size = 64;
1827 rdev->config.evergreen.sx_max_export_smx_size = 192;
1828 rdev->config.evergreen.max_hw_contexts = 8;
1829 rdev->config.evergreen.sq_num_cf_insts = 2;
1830
1831 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1832 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1833 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1834 break;
1835 case CHIP_CAICOS:
1836 rdev->config.evergreen.num_ses = 1;
1837 rdev->config.evergreen.max_pipes = 4;
1838 rdev->config.evergreen.max_tile_pipes = 2;
1839 rdev->config.evergreen.max_simds = 2;
1840 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1841 rdev->config.evergreen.max_gprs = 256;
1842 rdev->config.evergreen.max_threads = 192;
1843 rdev->config.evergreen.max_gs_threads = 16;
1844 rdev->config.evergreen.max_stack_entries = 256;
1845 rdev->config.evergreen.sx_num_of_sets = 4;
1846 rdev->config.evergreen.sx_max_export_size = 128;
1847 rdev->config.evergreen.sx_max_export_pos_size = 32;
1848 rdev->config.evergreen.sx_max_export_smx_size = 96;
1849 rdev->config.evergreen.max_hw_contexts = 4;
1850 rdev->config.evergreen.sq_num_cf_insts = 1;
1851
1852 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1853 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1854 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1855 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001856 }
1857
1858 /* Initialize HDP */
1859 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1860 WREG32((0x2c14 + j), 0x00000000);
1861 WREG32((0x2c18 + j), 0x00000000);
1862 WREG32((0x2c1c + j), 0x00000000);
1863 WREG32((0x2c20 + j), 0x00000000);
1864 WREG32((0x2c24 + j), 0x00000000);
1865 }
1866
1867 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1868
1869 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1870
1871 cc_gc_shader_pipe_config |=
1872 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1873 & EVERGREEN_MAX_PIPES_MASK);
1874 cc_gc_shader_pipe_config |=
1875 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1876 & EVERGREEN_MAX_SIMDS_MASK);
1877
1878 cc_rb_backend_disable =
1879 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1880 & EVERGREEN_MAX_BACKENDS_MASK);
1881
1882
1883 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucherd9282fc2011-05-11 03:15:24 -04001884 if (rdev->flags & RADEON_IS_IGP)
1885 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1886 else
1887 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001888
1889 switch (rdev->config.evergreen.max_tile_pipes) {
1890 case 1:
1891 default:
1892 gb_addr_config |= NUM_PIPES(0);
1893 break;
1894 case 2:
1895 gb_addr_config |= NUM_PIPES(1);
1896 break;
1897 case 4:
1898 gb_addr_config |= NUM_PIPES(2);
1899 break;
1900 case 8:
1901 gb_addr_config |= NUM_PIPES(3);
1902 break;
1903 }
1904
1905 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1906 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1907 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1908 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1909 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1910 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1911
1912 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1913 gb_addr_config |= ROW_SIZE(2);
1914 else
1915 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1916
1917 if (rdev->ddev->pdev->device == 0x689e) {
1918 u32 efuse_straps_4;
1919 u32 efuse_straps_3;
1920 u8 efuse_box_bit_131_124;
1921
1922 WREG32(RCU_IND_INDEX, 0x204);
1923 efuse_straps_4 = RREG32(RCU_IND_DATA);
1924 WREG32(RCU_IND_INDEX, 0x203);
1925 efuse_straps_3 = RREG32(RCU_IND_DATA);
1926 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1927
1928 switch(efuse_box_bit_131_124) {
1929 case 0x00:
1930 gb_backend_map = 0x76543210;
1931 break;
1932 case 0x55:
1933 gb_backend_map = 0x77553311;
1934 break;
1935 case 0x56:
1936 gb_backend_map = 0x77553300;
1937 break;
1938 case 0x59:
1939 gb_backend_map = 0x77552211;
1940 break;
1941 case 0x66:
1942 gb_backend_map = 0x77443300;
1943 break;
1944 case 0x99:
1945 gb_backend_map = 0x66552211;
1946 break;
1947 case 0x5a:
1948 gb_backend_map = 0x77552200;
1949 break;
1950 case 0xaa:
1951 gb_backend_map = 0x66442200;
1952 break;
1953 case 0x95:
1954 gb_backend_map = 0x66553311;
1955 break;
1956 default:
1957 DRM_ERROR("bad backend map, using default\n");
1958 gb_backend_map =
1959 evergreen_get_tile_pipe_to_backend_map(rdev,
1960 rdev->config.evergreen.max_tile_pipes,
1961 rdev->config.evergreen.max_backends,
1962 ((EVERGREEN_MAX_BACKENDS_MASK <<
1963 rdev->config.evergreen.max_backends) &
1964 EVERGREEN_MAX_BACKENDS_MASK));
1965 break;
1966 }
1967 } else if (rdev->ddev->pdev->device == 0x68b9) {
1968 u32 efuse_straps_3;
1969 u8 efuse_box_bit_127_124;
1970
1971 WREG32(RCU_IND_INDEX, 0x203);
1972 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04001973 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001974
1975 switch(efuse_box_bit_127_124) {
1976 case 0x0:
1977 gb_backend_map = 0x00003210;
1978 break;
1979 case 0x5:
1980 case 0x6:
1981 case 0x9:
1982 case 0xa:
1983 gb_backend_map = 0x00003311;
1984 break;
1985 default:
1986 DRM_ERROR("bad backend map, using default\n");
1987 gb_backend_map =
1988 evergreen_get_tile_pipe_to_backend_map(rdev,
1989 rdev->config.evergreen.max_tile_pipes,
1990 rdev->config.evergreen.max_backends,
1991 ((EVERGREEN_MAX_BACKENDS_MASK <<
1992 rdev->config.evergreen.max_backends) &
1993 EVERGREEN_MAX_BACKENDS_MASK));
1994 break;
1995 }
Alex Deucherb741be82010-09-09 19:15:23 -04001996 } else {
1997 switch (rdev->family) {
1998 case CHIP_CYPRESS:
1999 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05002000 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04002001 gb_backend_map = 0x66442200;
2002 break;
2003 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00002004 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04002005 break;
2006 default:
2007 gb_backend_map =
2008 evergreen_get_tile_pipe_to_backend_map(rdev,
2009 rdev->config.evergreen.max_tile_pipes,
2010 rdev->config.evergreen.max_backends,
2011 ((EVERGREEN_MAX_BACKENDS_MASK <<
2012 rdev->config.evergreen.max_backends) &
2013 EVERGREEN_MAX_BACKENDS_MASK));
2014 }
2015 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002016
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002017 /* setup tiling info dword. gb_addr_config is not adequate since it does
2018 * not have bank info, so create a custom tiling dword.
2019 * bits 3:0 num_pipes
2020 * bits 7:4 num_banks
2021 * bits 11:8 group_size
2022 * bits 15:12 row_size
2023 */
2024 rdev->config.evergreen.tile_config = 0;
2025 switch (rdev->config.evergreen.max_tile_pipes) {
2026 case 1:
2027 default:
2028 rdev->config.evergreen.tile_config |= (0 << 0);
2029 break;
2030 case 2:
2031 rdev->config.evergreen.tile_config |= (1 << 0);
2032 break;
2033 case 4:
2034 rdev->config.evergreen.tile_config |= (2 << 0);
2035 break;
2036 case 8:
2037 rdev->config.evergreen.tile_config |= (3 << 0);
2038 break;
2039 }
Alex Deucherd698a342011-06-23 00:49:29 -04002040 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002041 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002042 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher5bfa4872011-05-20 12:35:22 -04002043 else
2044 rdev->config.evergreen.tile_config |=
2045 ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002046 rdev->config.evergreen.tile_config |=
2047 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2048 rdev->config.evergreen.tile_config |=
2049 ((gb_addr_config & 0x30000000) >> 28) << 12;
2050
Alex Deuchere55b9422011-07-15 19:53:52 +00002051 rdev->config.evergreen.backend_map = gb_backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002052 WREG32(GB_BACKEND_MAP, gb_backend_map);
2053 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2054 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2055 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2056
Alex Deucher9535ab72010-11-22 17:56:18 -05002057 evergreen_program_channel_remap(rdev);
2058
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002059 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2060 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2061
2062 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2063 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2064 u32 sp = cc_gc_shader_pipe_config;
2065 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2066
2067 if (i == num_shader_engines) {
2068 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2069 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2070 }
2071
2072 WREG32(GRBM_GFX_INDEX, gfx);
2073 WREG32(RLC_GFX_INDEX, gfx);
2074
2075 WREG32(CC_RB_BACKEND_DISABLE, rb);
2076 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2077 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2078 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
2079 }
2080
2081 grbm_gfx_index |= SE_BROADCAST_WRITES;
2082 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2083 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2084
2085 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2086 WREG32(CGTS_TCC_DISABLE, 0);
2087 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2088 WREG32(CGTS_USER_TCC_DISABLE, 0);
2089
2090 /* set HW defaults for 3D engine */
2091 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2092 ROQ_IB2_START(0x2b)));
2093
2094 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2095
2096 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2097 SYNC_GRADIENT |
2098 SYNC_WALKER |
2099 SYNC_ALIGNER));
2100
2101 sx_debug_1 = RREG32(SX_DEBUG_1);
2102 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2103 WREG32(SX_DEBUG_1, sx_debug_1);
2104
2105
2106 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2107 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2108 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2109 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2110
2111 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2112 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2113 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2114
2115 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2116 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2117 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2118
2119 WREG32(VGT_NUM_INSTANCES, 1);
2120 WREG32(SPI_CONFIG_CNTL, 0);
2121 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2122 WREG32(CP_PERFMON_CNTL, 0);
2123
2124 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2125 FETCH_FIFO_HIWATER(0x4) |
2126 DONE_FIFO_HIWATER(0xe0) |
2127 ALU_UPDATE_FIFO_HIWATER(0x8)));
2128
2129 sq_config = RREG32(SQ_CONFIG);
2130 sq_config &= ~(PS_PRIO(3) |
2131 VS_PRIO(3) |
2132 GS_PRIO(3) |
2133 ES_PRIO(3));
2134 sq_config |= (VC_ENABLE |
2135 EXPORT_SRC_C |
2136 PS_PRIO(0) |
2137 VS_PRIO(1) |
2138 GS_PRIO(2) |
2139 ES_PRIO(3));
2140
Alex Deucherd5e455e2010-11-22 17:56:29 -05002141 switch (rdev->family) {
2142 case CHIP_CEDAR:
2143 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002144 case CHIP_SUMO:
2145 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002146 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002147 /* no vertex cache */
2148 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002149 break;
2150 default:
2151 break;
2152 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002153
2154 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2155
2156 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2157 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2158 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2159 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2160 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2161 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2162 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2163
Alex Deucherd5e455e2010-11-22 17:56:29 -05002164 switch (rdev->family) {
2165 case CHIP_CEDAR:
2166 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002167 case CHIP_SUMO:
2168 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002169 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002170 break;
2171 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002172 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002173 break;
2174 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002175
2176 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002177 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2178 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2179 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2180 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2181 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002182
2183 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2184 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2185 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2186 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2187 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2188 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2189
2190 WREG32(SQ_CONFIG, sq_config);
2191 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2192 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2193 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2194 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2195 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2196 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2197 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2198 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2199 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2200 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2201
2202 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2203 FORCE_EOV_MAX_REZ_CNT(255)));
2204
Alex Deucherd5e455e2010-11-22 17:56:29 -05002205 switch (rdev->family) {
2206 case CHIP_CEDAR:
2207 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002208 case CHIP_SUMO:
2209 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002210 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002211 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002212 break;
2213 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002214 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002215 break;
2216 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002217 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2218 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2219
2220 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002221 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002222 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2223
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002224 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2225 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2226
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002227 WREG32(CB_PERF_CTR0_SEL_0, 0);
2228 WREG32(CB_PERF_CTR0_SEL_1, 0);
2229 WREG32(CB_PERF_CTR1_SEL_0, 0);
2230 WREG32(CB_PERF_CTR1_SEL_1, 0);
2231 WREG32(CB_PERF_CTR2_SEL_0, 0);
2232 WREG32(CB_PERF_CTR2_SEL_1, 0);
2233 WREG32(CB_PERF_CTR3_SEL_0, 0);
2234 WREG32(CB_PERF_CTR3_SEL_1, 0);
2235
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002236 /* clear render buffer base addresses */
2237 WREG32(CB_COLOR0_BASE, 0);
2238 WREG32(CB_COLOR1_BASE, 0);
2239 WREG32(CB_COLOR2_BASE, 0);
2240 WREG32(CB_COLOR3_BASE, 0);
2241 WREG32(CB_COLOR4_BASE, 0);
2242 WREG32(CB_COLOR5_BASE, 0);
2243 WREG32(CB_COLOR6_BASE, 0);
2244 WREG32(CB_COLOR7_BASE, 0);
2245 WREG32(CB_COLOR8_BASE, 0);
2246 WREG32(CB_COLOR9_BASE, 0);
2247 WREG32(CB_COLOR10_BASE, 0);
2248 WREG32(CB_COLOR11_BASE, 0);
2249
2250 /* set the shader const cache sizes to 0 */
2251 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2252 WREG32(i, 0);
2253 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2254 WREG32(i, 0);
2255
Alex Deucherf25a5c62011-05-19 11:07:57 -04002256 tmp = RREG32(HDP_MISC_CNTL);
2257 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2258 WREG32(HDP_MISC_CNTL, tmp);
2259
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002260 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2261 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2262
2263 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2264
2265 udelay(50);
2266
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002267}
2268
2269int evergreen_mc_init(struct radeon_device *rdev)
2270{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002271 u32 tmp;
2272 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002273
2274 /* Get VRAM informations */
2275 rdev->mc.vram_is_ddr = true;
Alex Deucher82084412011-07-01 13:18:28 -04002276 if (rdev->flags & RADEON_IS_IGP)
2277 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2278 else
2279 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002280 if (tmp & CHANSIZE_OVERRIDE) {
2281 chansize = 16;
2282 } else if (tmp & CHANSIZE_MASK) {
2283 chansize = 64;
2284 } else {
2285 chansize = 32;
2286 }
2287 tmp = RREG32(MC_SHARED_CHMAP);
2288 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2289 case 0:
2290 default:
2291 numchan = 1;
2292 break;
2293 case 1:
2294 numchan = 2;
2295 break;
2296 case 2:
2297 numchan = 4;
2298 break;
2299 case 3:
2300 numchan = 8;
2301 break;
2302 }
2303 rdev->mc.vram_width = numchan * chansize;
2304 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002305 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2306 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002307 /* Setup GPU memory space */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002308 if (rdev->flags & RADEON_IS_IGP) {
2309 /* size in bytes on fusion */
2310 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2311 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2312 } else {
2313 /* size in MB on evergreen */
2314 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2315 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2316 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002317 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002318 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002319 radeon_update_bandwidth_info(rdev);
2320
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002321 return 0;
2322}
Jerome Glissed594e462010-02-17 21:54:29 +00002323
Jerome Glisse225758d2010-03-09 14:45:10 +00002324bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
2325{
Alex Deucher17db7042010-12-21 16:05:39 -05002326 u32 srbm_status;
2327 u32 grbm_status;
2328 u32 grbm_status_se0, grbm_status_se1;
2329 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2330 int r;
2331
2332 srbm_status = RREG32(SRBM_STATUS);
2333 grbm_status = RREG32(GRBM_STATUS);
2334 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2335 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2336 if (!(grbm_status & GUI_ACTIVE)) {
2337 r100_gpu_lockup_update(lockup, &rdev->cp);
2338 return false;
2339 }
2340 /* force CP activities */
2341 r = radeon_ring_lock(rdev, 2);
2342 if (!r) {
2343 /* PACKET2 NOP */
2344 radeon_ring_write(rdev, 0x80000000);
2345 radeon_ring_write(rdev, 0x80000000);
2346 radeon_ring_unlock_commit(rdev);
2347 }
2348 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2349 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00002350}
2351
Alex Deucher747943e2010-03-24 13:26:36 -04002352static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2353{
2354 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002355 u32 grbm_reset = 0;
2356
Alex Deucher8d96fe92011-01-21 15:38:22 +00002357 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2358 return 0;
2359
Alex Deucher747943e2010-03-24 13:26:36 -04002360 dev_info(rdev->dev, "GPU softreset \n");
2361 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2362 RREG32(GRBM_STATUS));
2363 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2364 RREG32(GRBM_STATUS_SE0));
2365 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2366 RREG32(GRBM_STATUS_SE1));
2367 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2368 RREG32(SRBM_STATUS));
2369 evergreen_mc_stop(rdev, &save);
2370 if (evergreen_mc_wait_for_idle(rdev)) {
2371 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2372 }
2373 /* Disable CP parsing/prefetching */
2374 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2375
2376 /* reset all the gfx blocks */
2377 grbm_reset = (SOFT_RESET_CP |
2378 SOFT_RESET_CB |
2379 SOFT_RESET_DB |
2380 SOFT_RESET_PA |
2381 SOFT_RESET_SC |
2382 SOFT_RESET_SPI |
2383 SOFT_RESET_SH |
2384 SOFT_RESET_SX |
2385 SOFT_RESET_TC |
2386 SOFT_RESET_TA |
2387 SOFT_RESET_VC |
2388 SOFT_RESET_VGT);
2389
2390 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2391 WREG32(GRBM_SOFT_RESET, grbm_reset);
2392 (void)RREG32(GRBM_SOFT_RESET);
2393 udelay(50);
2394 WREG32(GRBM_SOFT_RESET, 0);
2395 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002396 /* Wait a little for things to settle down */
2397 udelay(50);
2398 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2399 RREG32(GRBM_STATUS));
2400 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2401 RREG32(GRBM_STATUS_SE0));
2402 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2403 RREG32(GRBM_STATUS_SE1));
2404 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2405 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002406 evergreen_mc_resume(rdev, &save);
2407 return 0;
2408}
2409
Jerome Glissea2d07b72010-03-09 14:45:11 +00002410int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002411{
Alex Deucher747943e2010-03-24 13:26:36 -04002412 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002413}
2414
Alex Deucher45f9a392010-03-24 13:55:51 -04002415/* Interrupts */
2416
2417u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2418{
2419 switch (crtc) {
2420 case 0:
2421 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2422 case 1:
2423 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2424 case 2:
2425 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2426 case 3:
2427 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2428 case 4:
2429 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2430 case 5:
2431 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2432 default:
2433 return 0;
2434 }
2435}
2436
2437void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2438{
2439 u32 tmp;
2440
Alex Deucher3555e532010-10-08 12:09:12 -04002441 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002442 WREG32(GRBM_INT_CNTL, 0);
2443 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2444 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002445 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002446 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2447 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002448 }
2449 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002450 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2451 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2452 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002453
2454 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2455 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002456 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002457 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2458 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002459 }
2460 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002461 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2462 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2463 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002464
2465 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2466 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2467
2468 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2469 WREG32(DC_HPD1_INT_CONTROL, tmp);
2470 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2471 WREG32(DC_HPD2_INT_CONTROL, tmp);
2472 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2473 WREG32(DC_HPD3_INT_CONTROL, tmp);
2474 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2475 WREG32(DC_HPD4_INT_CONTROL, tmp);
2476 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2477 WREG32(DC_HPD5_INT_CONTROL, tmp);
2478 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2479 WREG32(DC_HPD6_INT_CONTROL, tmp);
2480
2481}
2482
2483int evergreen_irq_set(struct radeon_device *rdev)
2484{
2485 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2486 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2487 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002488 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002489 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002490
2491 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002492 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002493 return -EINVAL;
2494 }
2495 /* don't enable anything if the ih is disabled */
2496 if (!rdev->ih.enabled) {
2497 r600_disable_interrupts(rdev);
2498 /* force the active interrupt state to all disabled */
2499 evergreen_disable_interrupt_state(rdev);
2500 return 0;
2501 }
2502
2503 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2504 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2505 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2506 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2507 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2508 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2509
2510 if (rdev->irq.sw_int) {
2511 DRM_DEBUG("evergreen_irq_set: sw int\n");
2512 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04002513 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucher45f9a392010-03-24 13:55:51 -04002514 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002515 if (rdev->irq.crtc_vblank_int[0] ||
2516 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002517 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2518 crtc1 |= VBLANK_INT_MASK;
2519 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002520 if (rdev->irq.crtc_vblank_int[1] ||
2521 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002522 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2523 crtc2 |= VBLANK_INT_MASK;
2524 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002525 if (rdev->irq.crtc_vblank_int[2] ||
2526 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002527 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2528 crtc3 |= VBLANK_INT_MASK;
2529 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002530 if (rdev->irq.crtc_vblank_int[3] ||
2531 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002532 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2533 crtc4 |= VBLANK_INT_MASK;
2534 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002535 if (rdev->irq.crtc_vblank_int[4] ||
2536 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002537 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2538 crtc5 |= VBLANK_INT_MASK;
2539 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002540 if (rdev->irq.crtc_vblank_int[5] ||
2541 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002542 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2543 crtc6 |= VBLANK_INT_MASK;
2544 }
2545 if (rdev->irq.hpd[0]) {
2546 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2547 hpd1 |= DC_HPDx_INT_EN;
2548 }
2549 if (rdev->irq.hpd[1]) {
2550 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2551 hpd2 |= DC_HPDx_INT_EN;
2552 }
2553 if (rdev->irq.hpd[2]) {
2554 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2555 hpd3 |= DC_HPDx_INT_EN;
2556 }
2557 if (rdev->irq.hpd[3]) {
2558 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2559 hpd4 |= DC_HPDx_INT_EN;
2560 }
2561 if (rdev->irq.hpd[4]) {
2562 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2563 hpd5 |= DC_HPDx_INT_EN;
2564 }
2565 if (rdev->irq.hpd[5]) {
2566 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2567 hpd6 |= DC_HPDx_INT_EN;
2568 }
Alex Deucher2031f772010-04-22 12:52:11 -04002569 if (rdev->irq.gui_idle) {
2570 DRM_DEBUG("gui idle\n");
2571 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2572 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002573
2574 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002575 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002576
2577 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2578 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002579 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002580 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2581 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002582 }
2583 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002584 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2585 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2586 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002587
Alex Deucher6f34be52010-11-21 10:59:01 -05002588 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2589 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002590 if (rdev->num_crtc >= 4) {
2591 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2592 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2593 }
2594 if (rdev->num_crtc >= 6) {
2595 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2596 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2597 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002598
Alex Deucher45f9a392010-03-24 13:55:51 -04002599 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2600 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2601 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2602 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2603 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2604 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2605
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002606 return 0;
2607}
2608
Alex Deucher6f34be52010-11-21 10:59:01 -05002609static inline void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002610{
2611 u32 tmp;
2612
Alex Deucher6f34be52010-11-21 10:59:01 -05002613 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2614 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2615 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2616 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2617 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2618 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2619 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2620 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002621 if (rdev->num_crtc >= 4) {
2622 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2623 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2624 }
2625 if (rdev->num_crtc >= 6) {
2626 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2627 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2628 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002629
Alex Deucher6f34be52010-11-21 10:59:01 -05002630 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2631 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2632 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2633 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002634 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002635 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002636 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002637 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002638 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002639 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002640 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002641 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2642
Alex Deucherb7eff392011-07-08 11:44:56 -04002643 if (rdev->num_crtc >= 4) {
2644 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2645 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2646 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2647 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2648 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2649 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2650 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2651 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2652 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2653 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2654 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2655 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2656 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002657
Alex Deucherb7eff392011-07-08 11:44:56 -04002658 if (rdev->num_crtc >= 6) {
2659 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2660 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2661 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2662 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2663 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2664 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2665 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2666 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2667 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2668 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2669 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2670 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2671 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002672
Alex Deucher6f34be52010-11-21 10:59:01 -05002673 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002674 tmp = RREG32(DC_HPD1_INT_CONTROL);
2675 tmp |= DC_HPDx_INT_ACK;
2676 WREG32(DC_HPD1_INT_CONTROL, tmp);
2677 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002678 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002679 tmp = RREG32(DC_HPD2_INT_CONTROL);
2680 tmp |= DC_HPDx_INT_ACK;
2681 WREG32(DC_HPD2_INT_CONTROL, tmp);
2682 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002683 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002684 tmp = RREG32(DC_HPD3_INT_CONTROL);
2685 tmp |= DC_HPDx_INT_ACK;
2686 WREG32(DC_HPD3_INT_CONTROL, tmp);
2687 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002688 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002689 tmp = RREG32(DC_HPD4_INT_CONTROL);
2690 tmp |= DC_HPDx_INT_ACK;
2691 WREG32(DC_HPD4_INT_CONTROL, tmp);
2692 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002693 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002694 tmp = RREG32(DC_HPD5_INT_CONTROL);
2695 tmp |= DC_HPDx_INT_ACK;
2696 WREG32(DC_HPD5_INT_CONTROL, tmp);
2697 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002698 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002699 tmp = RREG32(DC_HPD5_INT_CONTROL);
2700 tmp |= DC_HPDx_INT_ACK;
2701 WREG32(DC_HPD6_INT_CONTROL, tmp);
2702 }
2703}
2704
2705void evergreen_irq_disable(struct radeon_device *rdev)
2706{
Alex Deucher45f9a392010-03-24 13:55:51 -04002707 r600_disable_interrupts(rdev);
2708 /* Wait and acknowledge irq */
2709 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002710 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002711 evergreen_disable_interrupt_state(rdev);
2712}
2713
Alex Deucher755d8192011-03-02 20:07:34 -05002714void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002715{
2716 evergreen_irq_disable(rdev);
2717 r600_rlc_stop(rdev);
2718}
2719
2720static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
2721{
2722 u32 wptr, tmp;
2723
Alex Deucher724c80e2010-08-27 18:25:25 -04002724 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002725 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002726 else
2727 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002728
2729 if (wptr & RB_OVERFLOW) {
2730 /* When a ring buffer overflow happen start parsing interrupt
2731 * from the last not overwritten vector (wptr + 16). Hopefully
2732 * this should allow us to catchup.
2733 */
2734 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2735 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2736 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2737 tmp = RREG32(IH_RB_CNTL);
2738 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2739 WREG32(IH_RB_CNTL, tmp);
2740 }
2741 return (wptr & rdev->ih.ptr_mask);
2742}
2743
2744int evergreen_irq_process(struct radeon_device *rdev)
2745{
Dave Airlie682f1a52011-06-18 03:59:51 +00002746 u32 wptr;
2747 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002748 u32 src_id, src_data;
2749 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002750 unsigned long flags;
2751 bool queue_hotplug = false;
2752
Dave Airlie682f1a52011-06-18 03:59:51 +00002753 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002754 return IRQ_NONE;
2755
Dave Airlie682f1a52011-06-18 03:59:51 +00002756 wptr = evergreen_get_ih_wptr(rdev);
2757 rptr = rdev->ih.rptr;
2758 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002759
Dave Airlie682f1a52011-06-18 03:59:51 +00002760 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002761 if (rptr == wptr) {
2762 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2763 return IRQ_NONE;
2764 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002765restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002766 /* Order reading of wptr vs. reading of IH ring data */
2767 rmb();
2768
Alex Deucher45f9a392010-03-24 13:55:51 -04002769 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002770 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002771
2772 rdev->ih.wptr = wptr;
2773 while (rptr != wptr) {
2774 /* wptr/rptr are in bytes! */
2775 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002776 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2777 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002778
2779 switch (src_id) {
2780 case 1: /* D1 vblank/vline */
2781 switch (src_data) {
2782 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002783 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002784 if (rdev->irq.crtc_vblank_int[0]) {
2785 drm_handle_vblank(rdev->ddev, 0);
2786 rdev->pm.vblank_sync = true;
2787 wake_up(&rdev->irq.vblank_queue);
2788 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002789 if (rdev->irq.pflip[0])
2790 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002791 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002792 DRM_DEBUG("IH: D1 vblank\n");
2793 }
2794 break;
2795 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002796 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2797 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002798 DRM_DEBUG("IH: D1 vline\n");
2799 }
2800 break;
2801 default:
2802 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2803 break;
2804 }
2805 break;
2806 case 2: /* D2 vblank/vline */
2807 switch (src_data) {
2808 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002809 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002810 if (rdev->irq.crtc_vblank_int[1]) {
2811 drm_handle_vblank(rdev->ddev, 1);
2812 rdev->pm.vblank_sync = true;
2813 wake_up(&rdev->irq.vblank_queue);
2814 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002815 if (rdev->irq.pflip[1])
2816 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002817 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002818 DRM_DEBUG("IH: D2 vblank\n");
2819 }
2820 break;
2821 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002822 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2823 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002824 DRM_DEBUG("IH: D2 vline\n");
2825 }
2826 break;
2827 default:
2828 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2829 break;
2830 }
2831 break;
2832 case 3: /* D3 vblank/vline */
2833 switch (src_data) {
2834 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002835 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2836 if (rdev->irq.crtc_vblank_int[2]) {
2837 drm_handle_vblank(rdev->ddev, 2);
2838 rdev->pm.vblank_sync = true;
2839 wake_up(&rdev->irq.vblank_queue);
2840 }
2841 if (rdev->irq.pflip[2])
2842 radeon_crtc_handle_flip(rdev, 2);
2843 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002844 DRM_DEBUG("IH: D3 vblank\n");
2845 }
2846 break;
2847 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002848 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2849 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002850 DRM_DEBUG("IH: D3 vline\n");
2851 }
2852 break;
2853 default:
2854 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2855 break;
2856 }
2857 break;
2858 case 4: /* D4 vblank/vline */
2859 switch (src_data) {
2860 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002861 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2862 if (rdev->irq.crtc_vblank_int[3]) {
2863 drm_handle_vblank(rdev->ddev, 3);
2864 rdev->pm.vblank_sync = true;
2865 wake_up(&rdev->irq.vblank_queue);
2866 }
2867 if (rdev->irq.pflip[3])
2868 radeon_crtc_handle_flip(rdev, 3);
2869 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002870 DRM_DEBUG("IH: D4 vblank\n");
2871 }
2872 break;
2873 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002874 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2875 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002876 DRM_DEBUG("IH: D4 vline\n");
2877 }
2878 break;
2879 default:
2880 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2881 break;
2882 }
2883 break;
2884 case 5: /* D5 vblank/vline */
2885 switch (src_data) {
2886 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002887 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2888 if (rdev->irq.crtc_vblank_int[4]) {
2889 drm_handle_vblank(rdev->ddev, 4);
2890 rdev->pm.vblank_sync = true;
2891 wake_up(&rdev->irq.vblank_queue);
2892 }
2893 if (rdev->irq.pflip[4])
2894 radeon_crtc_handle_flip(rdev, 4);
2895 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002896 DRM_DEBUG("IH: D5 vblank\n");
2897 }
2898 break;
2899 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002900 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2901 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002902 DRM_DEBUG("IH: D5 vline\n");
2903 }
2904 break;
2905 default:
2906 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2907 break;
2908 }
2909 break;
2910 case 6: /* D6 vblank/vline */
2911 switch (src_data) {
2912 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002913 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
2914 if (rdev->irq.crtc_vblank_int[5]) {
2915 drm_handle_vblank(rdev->ddev, 5);
2916 rdev->pm.vblank_sync = true;
2917 wake_up(&rdev->irq.vblank_queue);
2918 }
2919 if (rdev->irq.pflip[5])
2920 radeon_crtc_handle_flip(rdev, 5);
2921 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002922 DRM_DEBUG("IH: D6 vblank\n");
2923 }
2924 break;
2925 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002926 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
2927 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002928 DRM_DEBUG("IH: D6 vline\n");
2929 }
2930 break;
2931 default:
2932 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2933 break;
2934 }
2935 break;
2936 case 42: /* HPD hotplug */
2937 switch (src_data) {
2938 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05002939 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
2940 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002941 queue_hotplug = true;
2942 DRM_DEBUG("IH: HPD1\n");
2943 }
2944 break;
2945 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05002946 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
2947 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002948 queue_hotplug = true;
2949 DRM_DEBUG("IH: HPD2\n");
2950 }
2951 break;
2952 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05002953 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
2954 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002955 queue_hotplug = true;
2956 DRM_DEBUG("IH: HPD3\n");
2957 }
2958 break;
2959 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05002960 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
2961 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002962 queue_hotplug = true;
2963 DRM_DEBUG("IH: HPD4\n");
2964 }
2965 break;
2966 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05002967 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
2968 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002969 queue_hotplug = true;
2970 DRM_DEBUG("IH: HPD5\n");
2971 }
2972 break;
2973 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05002974 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
2975 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002976 queue_hotplug = true;
2977 DRM_DEBUG("IH: HPD6\n");
2978 }
2979 break;
2980 default:
2981 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2982 break;
2983 }
2984 break;
2985 case 176: /* CP_INT in ring buffer */
2986 case 177: /* CP_INT in IB1 */
2987 case 178: /* CP_INT in IB2 */
2988 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
2989 radeon_fence_process(rdev);
2990 break;
2991 case 181: /* CP EOP event */
2992 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04002993 radeon_fence_process(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002994 break;
Alex Deucher2031f772010-04-22 12:52:11 -04002995 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04002996 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04002997 rdev->pm.gui_idle = true;
2998 wake_up(&rdev->irq.idle_queue);
2999 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003000 default:
3001 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3002 break;
3003 }
3004
3005 /* wptr/rptr are in bytes! */
3006 rptr += 16;
3007 rptr &= rdev->ih.ptr_mask;
3008 }
3009 /* make sure wptr hasn't changed while processing */
3010 wptr = evergreen_get_ih_wptr(rdev);
3011 if (wptr != rdev->ih.wptr)
3012 goto restart_ih;
3013 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003014 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003015 rdev->ih.rptr = rptr;
3016 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3017 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3018 return IRQ_HANDLED;
3019}
3020
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003021static int evergreen_startup(struct radeon_device *rdev)
3022{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003023 int r;
3024
Alex Deucher9e46a482011-01-06 18:49:35 -05003025 /* enable pcie gen2 link */
Alex Deucher0d1014a2011-01-06 21:19:34 -05003026 if (!ASIC_IS_DCE5(rdev))
3027 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003028
Alex Deucher0af62b02011-01-06 21:19:31 -05003029 if (ASIC_IS_DCE5(rdev)) {
3030 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3031 r = ni_init_microcode(rdev);
3032 if (r) {
3033 DRM_ERROR("Failed to load firmware!\n");
3034 return r;
3035 }
3036 }
Alex Deucher755d8192011-03-02 20:07:34 -05003037 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003038 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003039 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003040 return r;
3041 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003042 } else {
3043 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3044 r = r600_init_microcode(rdev);
3045 if (r) {
3046 DRM_ERROR("Failed to load firmware!\n");
3047 return r;
3048 }
3049 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003050 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003051
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003052 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003053 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003054 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003055 } else {
3056 r = evergreen_pcie_gart_enable(rdev);
3057 if (r)
3058 return r;
3059 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003060 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003061
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003062 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003063 if (r) {
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003064 evergreen_blit_fini(rdev);
3065 rdev->asic->copy = NULL;
3066 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003067 }
3068
Alex Deucher724c80e2010-08-27 18:25:25 -04003069 /* allocate wb buffer */
3070 r = radeon_wb_init(rdev);
3071 if (r)
3072 return r;
3073
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003074 /* Enable IRQ */
3075 r = r600_irq_init(rdev);
3076 if (r) {
3077 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3078 radeon_irq_kms_fini(rdev);
3079 return r;
3080 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003081 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003082
3083 r = radeon_ring_init(rdev, rdev->cp.ring_size);
3084 if (r)
3085 return r;
3086 r = evergreen_cp_load_microcode(rdev);
3087 if (r)
3088 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003089 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003090 if (r)
3091 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003092
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003093 return 0;
3094}
3095
3096int evergreen_resume(struct radeon_device *rdev)
3097{
3098 int r;
3099
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003100 /* reset the asic, the gfx blocks are often in a bad state
3101 * after the driver is unloaded or after a resume
3102 */
3103 if (radeon_asic_reset(rdev))
3104 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003105 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3106 * posting will perform necessary task to bring back GPU into good
3107 * shape.
3108 */
3109 /* post card */
3110 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003111
3112 r = evergreen_startup(rdev);
3113 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003114 DRM_ERROR("evergreen startup failed on resume\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003115 return r;
3116 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003117
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003118 r = r600_ib_test(rdev);
3119 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003120 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003121 return r;
3122 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003123
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003124 return r;
3125
3126}
3127
3128int evergreen_suspend(struct radeon_device *rdev)
3129{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003130 int r;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003131
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003132 /* FIXME: we should wait for ring to be empty */
3133 r700_cp_stop(rdev);
3134 rdev->cp.ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003135 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003136 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003137 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003138
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003139 /* unpin shaders bo */
3140 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
3141 if (likely(r == 0)) {
3142 radeon_bo_unpin(rdev->r600_blit.shader_obj);
3143 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
3144 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003145
3146 return 0;
3147}
3148
3149int evergreen_copy_blit(struct radeon_device *rdev,
3150 uint64_t src_offset, uint64_t dst_offset,
3151 unsigned num_pages, struct radeon_fence *fence)
3152{
3153 int r;
3154
3155 mutex_lock(&rdev->r600_blit.mutex);
3156 rdev->r600_blit.vb_ib = NULL;
3157 r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
3158 if (r) {
3159 if (rdev->r600_blit.vb_ib)
3160 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
3161 mutex_unlock(&rdev->r600_blit.mutex);
3162 return r;
3163 }
3164 evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
3165 evergreen_blit_done_copy(rdev, fence);
3166 mutex_unlock(&rdev->r600_blit.mutex);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003167 return 0;
3168}
3169
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003170/* Plan is to move initialization in that function and use
3171 * helper function so that radeon_device_init pretty much
3172 * do nothing more than calling asic specific function. This
3173 * should also allow to remove a bunch of callback function
3174 * like vram_info.
3175 */
3176int evergreen_init(struct radeon_device *rdev)
3177{
3178 int r;
3179
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003180 /* This don't do much */
3181 r = radeon_gem_init(rdev);
3182 if (r)
3183 return r;
3184 /* Read BIOS */
3185 if (!radeon_get_bios(rdev)) {
3186 if (ASIC_IS_AVIVO(rdev))
3187 return -EINVAL;
3188 }
3189 /* Must be an ATOMBIOS */
3190 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003191 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003192 return -EINVAL;
3193 }
3194 r = radeon_atombios_init(rdev);
3195 if (r)
3196 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003197 /* reset the asic, the gfx blocks are often in a bad state
3198 * after the driver is unloaded or after a resume
3199 */
3200 if (radeon_asic_reset(rdev))
3201 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003202 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003203 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003204 if (!rdev->bios) {
3205 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3206 return -EINVAL;
3207 }
3208 DRM_INFO("GPU not posted. posting now...\n");
3209 atom_asic_init(rdev->mode_info.atom_context);
3210 }
3211 /* Initialize scratch registers */
3212 r600_scratch_init(rdev);
3213 /* Initialize surface registers */
3214 radeon_surface_init(rdev);
3215 /* Initialize clocks */
3216 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003217 /* Fence driver */
3218 r = radeon_fence_driver_init(rdev);
3219 if (r)
3220 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003221 /* initialize AGP */
3222 if (rdev->flags & RADEON_IS_AGP) {
3223 r = radeon_agp_init(rdev);
3224 if (r)
3225 radeon_agp_disable(rdev);
3226 }
3227 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003228 r = evergreen_mc_init(rdev);
3229 if (r)
3230 return r;
3231 /* Memory manager */
3232 r = radeon_bo_init(rdev);
3233 if (r)
3234 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003235
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003236 r = radeon_irq_kms_init(rdev);
3237 if (r)
3238 return r;
3239
3240 rdev->cp.ring_obj = NULL;
3241 r600_ring_init(rdev, 1024 * 1024);
3242
3243 rdev->ih.ring_obj = NULL;
3244 r600_ih_ring_init(rdev, 64 * 1024);
3245
3246 r = r600_pcie_gart_init(rdev);
3247 if (r)
3248 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003249
Alex Deucher148a03b2010-06-03 19:00:03 -04003250 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003251 r = evergreen_startup(rdev);
3252 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003253 dev_err(rdev->dev, "disabling GPU acceleration\n");
3254 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003255 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003256 radeon_wb_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003257 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003258 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003259 rdev->accel_working = false;
3260 }
3261 if (rdev->accel_working) {
3262 r = radeon_ib_pool_init(rdev);
3263 if (r) {
3264 DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
3265 rdev->accel_working = false;
3266 }
3267 r = r600_ib_test(rdev);
3268 if (r) {
3269 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3270 rdev->accel_working = false;
3271 }
3272 }
3273 return 0;
3274}
3275
3276void evergreen_fini(struct radeon_device *rdev)
3277{
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003278 evergreen_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003279 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003280 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003281 radeon_wb_fini(rdev);
Jerome Glisseccd68952011-07-06 18:30:09 +00003282 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003283 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003284 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003285 radeon_gem_fini(rdev);
3286 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003287 radeon_agp_fini(rdev);
3288 radeon_bo_fini(rdev);
3289 radeon_atombios_fini(rdev);
3290 kfree(rdev->bios);
3291 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003292}
Alex Deucher9e46a482011-01-06 18:49:35 -05003293
3294static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
3295{
3296 u32 link_width_cntl, speed_cntl;
3297
Alex Deucherd42dd572011-01-12 20:05:11 -05003298 if (radeon_pcie_gen2 == 0)
3299 return;
3300
Alex Deucher9e46a482011-01-06 18:49:35 -05003301 if (rdev->flags & RADEON_IS_IGP)
3302 return;
3303
3304 if (!(rdev->flags & RADEON_IS_PCIE))
3305 return;
3306
3307 /* x2 cards have a special sequence */
3308 if (ASIC_IS_X2(rdev))
3309 return;
3310
3311 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3312 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3313 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3314
3315 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3316 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3317 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3318
3319 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3320 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3321 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3322
3323 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3324 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3325 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3326
3327 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3328 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3329 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3330
3331 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3332 speed_cntl |= LC_GEN2_EN_STRAP;
3333 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3334
3335 } else {
3336 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3337 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3338 if (1)
3339 link_width_cntl |= LC_UPCONFIGURE_DIS;
3340 else
3341 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3342 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3343 }
3344}