blob: af93ff04c53f62216ee2a8cb8ad2d8a3caebf938 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
4#ifndef __PPC_SYSTEM_H
5#define __PPC_SYSTEM_H
6
7#include <linux/config.h>
8#include <linux/kernel.h>
9
10#include <asm/atomic.h>
11#include <asm/hw_irq.h>
12
13/*
14 * Memory barrier.
15 * The sync instruction guarantees that all memory accesses initiated
16 * by this processor have been performed (with respect to all other
17 * mechanisms that access memory). The eieio instruction is a barrier
18 * providing an ordering (separately) for (a) cacheable stores and (b)
19 * loads and stores to non-cacheable memory (e.g. I/O devices).
20 *
21 * mb() prevents loads and stores being reordered across this point.
22 * rmb() prevents loads being reordered across this point.
23 * wmb() prevents stores being reordered across this point.
24 * read_barrier_depends() prevents data-dependent loads being reordered
25 * across this point (nop on PPC).
26 *
27 * We can use the eieio instruction for wmb, but since it doesn't
28 * give any ordering guarantees about loads, we have to use the
29 * stronger but slower sync instruction for mb and rmb.
30 */
31#define mb() __asm__ __volatile__ ("sync" : : : "memory")
32#define rmb() __asm__ __volatile__ ("sync" : : : "memory")
33#define wmb() __asm__ __volatile__ ("eieio" : : : "memory")
34#define read_barrier_depends() do { } while(0)
35
36#define set_mb(var, value) do { var = value; mb(); } while (0)
37#define set_wmb(var, value) do { var = value; wmb(); } while (0)
38
39#ifdef CONFIG_SMP
40#define smp_mb() mb()
41#define smp_rmb() rmb()
42#define smp_wmb() wmb()
43#define smp_read_barrier_depends() read_barrier_depends()
44#else
45#define smp_mb() barrier()
46#define smp_rmb() barrier()
47#define smp_wmb() barrier()
48#define smp_read_barrier_depends() do { } while(0)
49#endif /* CONFIG_SMP */
50
51#ifdef __KERNEL__
52struct task_struct;
53struct pt_regs;
54
55extern void print_backtrace(unsigned long *);
56extern void show_regs(struct pt_regs * regs);
57extern void flush_instruction_cache(void);
58extern void hard_reset_now(void);
59extern void poweroff_now(void);
60#ifdef CONFIG_6xx
61extern long _get_L2CR(void);
62extern long _get_L3CR(void);
63extern void _set_L2CR(unsigned long);
64extern void _set_L3CR(unsigned long);
65#else
66#define _get_L2CR() 0L
67#define _get_L3CR() 0L
68#define _set_L2CR(val) do { } while(0)
69#define _set_L3CR(val) do { } while(0)
70#endif
71extern void via_cuda_init(void);
72extern void pmac_nvram_init(void);
73extern void read_rtc_time(void);
74extern void pmac_find_display(void);
75extern void giveup_fpu(struct task_struct *);
76extern void enable_kernel_fp(void);
77extern void enable_kernel_altivec(void);
78extern void giveup_altivec(struct task_struct *);
79extern void load_up_altivec(struct task_struct *);
Paul Mackerrasfd582ec2005-10-11 22:08:12 +100080extern int emulate_altivec(struct pt_regs *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081extern void giveup_spe(struct task_struct *);
82extern void load_up_spe(struct task_struct *);
83extern int fix_alignment(struct pt_regs *);
84extern void cvt_fd(float *from, double *to, unsigned long *fpscr);
85extern void cvt_df(double *from, float *to, unsigned long *fpscr);
86extern int call_rtas(const char *, int, int, unsigned long *, ...);
87extern void cacheable_memzero(void *p, unsigned int nb);
Eugene Surovegine8834802005-09-03 15:55:54 -070088extern void *cacheable_memcpy(void *, const void *, unsigned int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
90extern void bad_page_fault(struct pt_regs *, unsigned long, int);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100091extern int die(const char *, struct pt_regs *, long);
Paul Mackerrasbb0bb3b2005-09-10 21:13:11 +100092extern void _exception(int, struct pt_regs *, int, unsigned long);
Paul Mackerrasfd582ec2005-10-11 22:08:12 +100093void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
94
Kumar Gala39cdc4b2005-09-03 15:55:39 -070095#ifdef CONFIG_BOOKE_WDT
96extern u32 booke_wdt_enabled;
97extern u32 booke_wdt_period;
98#endif /* CONFIG_BOOKE_WDT */
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100struct device_node;
101extern void note_scsi_host(struct device_node *, void *);
102
103extern struct task_struct *__switch_to(struct task_struct *,
104 struct task_struct *);
105#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
106
107struct thread_struct;
108extern struct task_struct *_switch(struct thread_struct *prev,
109 struct thread_struct *next);
110
111extern unsigned int rtas_data;
112
113static __inline__ unsigned long
114xchg_u32(volatile void *p, unsigned long val)
115{
116 unsigned long prev;
117
118 __asm__ __volatile__ ("\n\
1191: lwarx %0,0,%2 \n"
120 PPC405_ERR77(0,%2)
121" stwcx. %3,0,%2 \n\
122 bne- 1b"
123 : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
124 : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
125 : "cc", "memory");
126
127 return prev;
128}
129
130/*
131 * This function doesn't exist, so you'll get a linker error
132 * if something tries to do an invalid xchg().
133 */
134extern void __xchg_called_with_bad_pointer(void);
135
136#define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
137#define tas(ptr) (xchg((ptr),1))
138
139static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
140{
141 switch (size) {
142 case 4:
143 return (unsigned long) xchg_u32(ptr, x);
144#if 0 /* xchg_u64 doesn't exist on 32-bit PPC */
145 case 8:
146 return (unsigned long) xchg_u64(ptr, x);
147#endif /* 0 */
148 }
149 __xchg_called_with_bad_pointer();
150 return x;
151
152
153}
154
155extern inline void * xchg_ptr(void * m, void * val)
156{
157 return (void *) xchg_u32(m, (unsigned long) val);
158}
159
160
161#define __HAVE_ARCH_CMPXCHG 1
162
163static __inline__ unsigned long
164__cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new)
165{
166 unsigned int prev;
167
168 __asm__ __volatile__ ("\n\
1691: lwarx %0,0,%2 \n\
170 cmpw 0,%0,%3 \n\
171 bne 2f \n"
172 PPC405_ERR77(0,%2)
173" stwcx. %4,0,%2 \n\
174 bne- 1b\n"
175#ifdef CONFIG_SMP
176" sync\n"
177#endif /* CONFIG_SMP */
178"2:"
179 : "=&r" (prev), "=m" (*p)
180 : "r" (p), "r" (old), "r" (new), "m" (*p)
181 : "cc", "memory");
182
183 return prev;
184}
185
186/* This function doesn't exist, so you'll get a linker error
187 if something tries to do an invalid cmpxchg(). */
188extern void __cmpxchg_called_with_bad_pointer(void);
189
190static __inline__ unsigned long
191__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
192{
193 switch (size) {
194 case 4:
195 return __cmpxchg_u32(ptr, old, new);
196#if 0 /* we don't have __cmpxchg_u64 on 32-bit PPC */
197 case 8:
198 return __cmpxchg_u64(ptr, old, new);
199#endif /* 0 */
200 }
201 __cmpxchg_called_with_bad_pointer();
202 return old;
203}
204
205#define cmpxchg(ptr,o,n) \
206 ({ \
207 __typeof__(*(ptr)) _o_ = (o); \
208 __typeof__(*(ptr)) _n_ = (n); \
209 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
210 (unsigned long)_n_, sizeof(*(ptr))); \
211 })
212
213#define arch_align_stack(x) (x)
214
215#endif /* __KERNEL__ */
216#endif /* __PPC_SYSTEM_H */