blob: 6692832c9c81d898886af13baf254e1e0b30e6a4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900244static inline int check_link_active(struct controller *ctrl)
245{
246 u16 link_status;
247
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900248 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900249 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900250 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900251}
252
253static void pcie_wait_link_active(struct controller *ctrl)
254{
255 int timeout = 1000;
256
257 if (check_link_active(ctrl))
258 return;
259 while (timeout > 0) {
260 msleep(10);
261 timeout -= 10;
262 if (check_link_active(ctrl))
263 return;
264 }
265 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
266}
267
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900268int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 u16 lnk_status;
271 int retval = 0;
272
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900273 /*
274 * Data Link Layer Link Active Reporting must be capable for
275 * hot-plug capable downstream port. But old controller might
276 * not implement it. In this case, we wait for 1000 ms.
277 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900278 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900279 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900280 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900281 msleep(1000);
282
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900283 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900285 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 return retval;
287 }
288
Taku Izumi7f2feec2008-09-05 12:11:26 +0900289 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900290 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
291 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900292 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 retval = -1;
294 return retval;
295 }
296
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800297 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 return retval;
300}
301
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900302int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800304 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 u16 slot_ctrl;
306 u8 atten_led_state;
307 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900309 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900311 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 return retval;
313 }
314
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900315 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
316 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900318 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 switch (atten_led_state) {
321 case 0:
322 *status = 0xFF; /* Reserved */
323 break;
324 case 1:
325 *status = 1; /* On */
326 break;
327 case 2:
328 *status = 2; /* Blink */
329 break;
330 case 3:
331 *status = 0; /* Off */
332 break;
333 default:
334 *status = 0xFF;
335 break;
336 }
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 return 0;
339}
340
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900341int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800343 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 u16 slot_ctrl;
345 u8 pwr_state;
346 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900348 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900350 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 return retval;
352 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900353 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
354 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900356 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 switch (pwr_state) {
359 case 0:
360 *status = 1;
361 break;
362 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700363 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 break;
365 default:
366 *status = 0xFF;
367 break;
368 }
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 return retval;
371}
372
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900373int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800375 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900377 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900379 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900381 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
382 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 return retval;
384 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 return 0;
387}
388
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900389int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800391 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900393 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900395 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900397 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
398 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 return retval;
400 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 return 0;
403}
404
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900405int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800407 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900409 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900411 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900413 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return retval;
415 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900416 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900419int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800421 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700422 u16 slot_cmd;
423 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900425 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900427 case 0 : /* turn off */
428 slot_cmd = 0x00C0;
429 break;
430 case 1: /* turn on */
431 slot_cmd = 0x0040;
432 break;
433 case 2: /* turn blink */
434 slot_cmd = 0x0080;
435 break;
436 default:
437 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900439 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
440 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900441 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900444void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800446 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700448 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700449
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700450 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900451 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700452 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900453 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
454 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900457void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800459 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700461 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700463 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900464 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700465 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900466 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
467 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468}
469
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900470void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800472 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700474 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700475
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700476 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900477 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700478 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900479 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
480 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481}
482
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900483int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800485 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700487 u16 cmd_mask;
488 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 int retval = 0;
490
Rajesh Shah5a49f202005-11-23 15:44:54 -0800491 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900492 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900494 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
495 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800496 return retval;
497 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900498 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800499 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900500 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800501 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900502 ctrl_err(ctrl,
503 "%s: Cannot write to SLOTSTATUS register\n",
504 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800505 return retval;
506 }
507 }
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900508 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800509
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700510 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900511 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700512 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900514 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900515 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900517 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
518 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 return retval;
521}
522
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900523int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800525 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700527 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900528 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900529
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700530 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900531 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700532 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900534 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900535 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900537 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
538 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900539 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540}
541
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800542static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800544 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900545 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700546 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700548 /*
549 * In order to guarantee that all interrupt events are
550 * serviced, we need to re-inspect Slot Status register after
551 * clearing what is presumed to be the last pending interrupt.
552 */
553 intr_loc = 0;
554 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900555 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900556 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
557 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 return IRQ_NONE;
559 }
560
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900561 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
562 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
563 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900564 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700565 intr_loc |= detected;
566 if (!intr_loc)
567 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900568 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900569 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
570 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800571 return IRQ_NONE;
572 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700573 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Taku Izumi7f2feec2008-09-05 12:11:26 +0900575 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700576
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700577 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900578 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800579 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700580 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900581 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
583
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900584 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900585 return IRQ_HANDLED;
586
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700587 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900588 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900589 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800590
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700591 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900592 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900593 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800594
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700595 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900596 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900597 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800598
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700599 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900600 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
601 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900602 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 return IRQ_HANDLED;
605}
606
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900607int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700608 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800610 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 enum pcie_link_width lnk_wdth;
612 u32 lnk_cap;
613 int retval = 0;
614
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900615 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900617 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 return retval;
619 }
620
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900621 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 case 0:
623 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
624 break;
625 case 1:
626 lnk_wdth = PCIE_LNK_X1;
627 break;
628 case 2:
629 lnk_wdth = PCIE_LNK_X2;
630 break;
631 case 4:
632 lnk_wdth = PCIE_LNK_X4;
633 break;
634 case 8:
635 lnk_wdth = PCIE_LNK_X8;
636 break;
637 case 12:
638 lnk_wdth = PCIE_LNK_X12;
639 break;
640 case 16:
641 lnk_wdth = PCIE_LNK_X16;
642 break;
643 case 32:
644 lnk_wdth = PCIE_LNK_X32;
645 break;
646 default:
647 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
648 break;
649 }
650
651 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900652 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 return retval;
655}
656
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900657int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700658 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800660 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
662 int retval = 0;
663 u16 lnk_status;
664
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900665 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900667 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
668 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 return retval;
670 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700671
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900672 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 case 0:
674 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
675 break;
676 case 1:
677 lnk_wdth = PCIE_LNK_X1;
678 break;
679 case 2:
680 lnk_wdth = PCIE_LNK_X2;
681 break;
682 case 4:
683 lnk_wdth = PCIE_LNK_X4;
684 break;
685 case 8:
686 lnk_wdth = PCIE_LNK_X8;
687 break;
688 case 12:
689 lnk_wdth = PCIE_LNK_X12;
690 break;
691 case 16:
692 lnk_wdth = PCIE_LNK_X16;
693 break;
694 case 32:
695 lnk_wdth = PCIE_LNK_X32;
696 break;
697 default:
698 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
699 break;
700 }
701
702 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900703 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return retval;
706}
707
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900708int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800709{
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700710 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900712 /*
713 * TBD: Power fault detected software notification support.
714 *
715 * Power fault detected software notification is not enabled
716 * now, because it caused power fault detected interrupt storm
717 * on some machines. On those machines, power fault detected
718 * bit in the slot status register was set again immediately
719 * when it is cleared in the interrupt service routine, and
720 * next power fault detected interrupt was notified again.
721 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900722 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700723 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900724 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700725 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900726 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700727 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900728 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700729
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900730 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
731 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
732 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700733
734 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900735 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900736 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800740
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900741static void pcie_disable_notification(struct controller *ctrl)
742{
743 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900744 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
745 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900746 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
747 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900748 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900749 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900750}
751
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800752int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900753{
754 if (pciehp_request_irq(ctrl))
755 return -1;
756 if (pcie_enable_notification(ctrl)) {
757 pciehp_free_irq(ctrl);
758 return -1;
759 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800760 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900761 return 0;
762}
763
764static void pcie_shutdown_notification(struct controller *ctrl)
765{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800766 if (ctrl->notification_enabled) {
767 pcie_disable_notification(ctrl);
768 pciehp_free_irq(ctrl);
769 ctrl->notification_enabled = 0;
770 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900771}
772
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900773static int pcie_init_slot(struct controller *ctrl)
774{
775 struct slot *slot;
776
777 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
778 if (!slot)
779 return -ENOMEM;
780
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900781 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900782 mutex_init(&slot->lock);
783 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900784 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900785 return 0;
786}
787
788static void pcie_cleanup_slot(struct controller *ctrl)
789{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900790 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900791 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900792 flush_workqueue(pciehp_wq);
Tejun Heoa827ea32010-10-18 08:31:02 +0200793 flush_workqueue(pciehp_ordered_wq);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900794 kfree(slot);
795}
796
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700797static inline void dbg_ctrl(struct controller *ctrl)
798{
799 int i;
800 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900801 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700802
803 if (!pciehp_debug)
804 return;
805
Taku Izumi7f2feec2008-09-05 12:11:26 +0900806 ctrl_info(ctrl, "Hotplug Controller:\n");
807 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
808 pci_name(pdev), pdev->irq);
809 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
810 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
811 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
812 pdev->subsystem_device);
813 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
814 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900815 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
816 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700817 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
818 if (!pci_resource_len(pdev, i))
819 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600820 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
821 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700822 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900823 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900824 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900825 ctrl_info(ctrl, " Attention Button : %3s\n",
826 ATTN_BUTTN(ctrl) ? "yes" : "no");
827 ctrl_info(ctrl, " Power Controller : %3s\n",
828 POWER_CTRL(ctrl) ? "yes" : "no");
829 ctrl_info(ctrl, " MRL Sensor : %3s\n",
830 MRL_SENS(ctrl) ? "yes" : "no");
831 ctrl_info(ctrl, " Attention Indicator : %3s\n",
832 ATTN_LED(ctrl) ? "yes" : "no");
833 ctrl_info(ctrl, " Power Indicator : %3s\n",
834 PWR_LED(ctrl) ? "yes" : "no");
835 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
836 HP_SUPR_RM(ctrl) ? "yes" : "no");
837 ctrl_info(ctrl, " EMI Present : %3s\n",
838 EMI(ctrl) ? "yes" : "no");
839 ctrl_info(ctrl, " Command Completed : %3s\n",
840 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900841 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900842 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900843 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900844 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700845}
846
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900847struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800848{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900849 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900850 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700851 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800852
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900853 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
854 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900855 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900856 goto abort;
857 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900858 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900859 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900860 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900861 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800862 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900863 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900864 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900865 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800866 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800867
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700868 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700869 mutex_init(&ctrl->ctrl_lock);
870 init_waitqueue_head(&ctrl->queue);
871 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900872 /*
873 * Controller doesn't notify of command completion if the "No
874 * Command Completed Support" bit is set in Slot Capability
875 * register or the controller supports none of power
876 * controller, attention led, power led and EMI.
877 */
878 if (NO_CMD_CMPL(ctrl) ||
879 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
880 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800881
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900882 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900883 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900884 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
885 goto abort_ctrl;
886 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900887 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900888 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
889 ctrl->link_active_reporting = 1;
890 }
891
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900892 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900893 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900894 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800895
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900896 /* Disable sotfware notification */
897 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800898
Taku Izumi7f2feec2008-09-05 12:11:26 +0900899 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
900 pdev->vendor, pdev->device, pdev->subsystem_vendor,
901 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700902
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900903 if (pcie_init_slot(ctrl))
904 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700905
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900906 return ctrl;
907
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900908abort_ctrl:
909 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800910abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900911 return NULL;
912}
913
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900914void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900915{
916 pcie_shutdown_notification(ctrl);
917 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900918 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800919}