blob: 39b93225f9d7bcd26de8ce66a9114e59b07791a4 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * linux/arch/arm/mach-omap2/sleep.S
3 *
4 * (C) Copyright 2007
5 * Texas Instruments
6 * Karthik Dasu <karthik-dp@ti.com>
7 *
8 * (C) Copyright 2004
9 * Texas Instruments, <www.ti.com>
10 * Richard Woodruff <r-woodruff2@ti.com>
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27#include <linux/linkage.h>
28#include <asm/assembler.h>
Jean Pihetb4b36fd2010-12-18 16:44:42 +010029#include <plat/sram.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070030#include <mach/io.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070031
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +020032#include "cm.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070033#include "prm.h"
34#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060035#include "control.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070036
Jean Pihetfe360e12010-12-18 16:44:43 +010037/*
38 * Registers access definitions
39 */
40#define SDRC_SCRATCHPAD_SEM_OFFS 0xc
41#define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\
42 (SDRC_SCRATCHPAD_SEM_OFFS)
43#define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\
44 OMAP3430_PM_PREPWSTST
Abhijit Pagare37903002010-01-26 20:12:51 -070045#define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +020046#define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -060047#define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
Jean Pihetfe360e12010-12-18 16:44:43 +010048#define SRAM_BASE_P OMAP3_SRAM_PA
49#define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
50#define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\
51 OMAP36XX_CONTROL_MEM_RTA_CTRL)
52
53/* Move this as correct place is available */
54#define SCRATCHPAD_MEM_OFFS 0x310
55#define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\
56 OMAP343X_CONTROL_MEM_WKUP +\
57 SCRATCHPAD_MEM_OFFS)
Kevin Hilman8bd22942009-05-28 10:56:16 -070058#define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
Tero Kristo0795a752008-10-13 17:58:50 +030059#define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
60#define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
61#define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
62#define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
63#define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
64#define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
65#define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +020066#define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
67#define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
Kevin Hilman8bd22942009-05-28 10:56:16 -070068
Rajendra Nayaka89b6f02009-05-28 18:13:06 +053069
Jean Pihetd3cdfd22010-12-18 16:44:41 +010070/*
71 * API functions
72 */
Rajendra Nayaka89b6f02009-05-28 18:13:06 +053073
Kevin Hilman8bd22942009-05-28 10:56:16 -070074 .text
75/* Function call to get the restore pointer for resume from OFF */
76ENTRY(get_restore_pointer)
77 stmfd sp!, {lr} @ save registers on stack
78 adr r0, restore
79 ldmfd sp!, {pc} @ restore regs and return
80ENTRY(get_restore_pointer_sz)
Tero Kristo0795a752008-10-13 17:58:50 +030081 .word . - get_restore_pointer
Nishanth Menon458e9992010-12-20 14:05:06 -060082 .text
83/* Function call to get the restore pointer for 3630 resume from OFF */
84ENTRY(get_omap3630_restore_pointer)
85 stmfd sp!, {lr} @ save registers on stack
86 adr r0, restore_3630
87 ldmfd sp!, {pc} @ restore regs and return
88ENTRY(get_omap3630_restore_pointer_sz)
89 .word . - get_omap3630_restore_pointer
Tero Kristo0795a752008-10-13 17:58:50 +030090
91 .text
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -060092/*
93 * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
94 * This function sets up a fflag that will allow for this toggling to take
95 * place on 3630. Hopefully some version in the future maynot need this
96 */
97ENTRY(enable_omap3630_toggle_l2_on_restore)
98 stmfd sp!, {lr} @ save registers on stack
99 /* Setup so that we will disable and enable l2 */
100 mov r1, #0x1
101 str r1, l2dis_3630
102 ldmfd sp!, {pc} @ restore regs and return
103
104 .text
Tero Kristo0795a752008-10-13 17:58:50 +0300105/* Function call to get the restore pointer for for ES3 to resume from OFF */
106ENTRY(get_es3_restore_pointer)
107 stmfd sp!, {lr} @ save registers on stack
108 adr r0, restore_es3
109 ldmfd sp!, {pc} @ restore regs and return
110ENTRY(get_es3_restore_pointer_sz)
111 .word . - get_es3_restore_pointer
112
113ENTRY(es3_sdrc_fix)
114 ldr r4, sdrc_syscfg @ get config addr
115 ldr r5, [r4] @ get value
116 tst r5, #0x100 @ is part access blocked
117 it eq
118 biceq r5, r5, #0x100 @ clear bit if set
119 str r5, [r4] @ write back change
120 ldr r4, sdrc_mr_0 @ get config addr
121 ldr r5, [r4] @ get value
122 str r5, [r4] @ write back change
123 ldr r4, sdrc_emr2_0 @ get config addr
124 ldr r5, [r4] @ get value
125 str r5, [r4] @ write back change
126 ldr r4, sdrc_manual_0 @ get config addr
127 mov r5, #0x2 @ autorefresh command
128 str r5, [r4] @ kick off refreshes
129 ldr r4, sdrc_mr_1 @ get config addr
130 ldr r5, [r4] @ get value
131 str r5, [r4] @ write back change
132 ldr r4, sdrc_emr2_1 @ get config addr
133 ldr r5, [r4] @ get value
134 str r5, [r4] @ write back change
135 ldr r4, sdrc_manual_1 @ get config addr
136 mov r5, #0x2 @ autorefresh command
137 str r5, [r4] @ kick off refreshes
138 bx lr
139sdrc_syscfg:
140 .word SDRC_SYSCONFIG_P
141sdrc_mr_0:
142 .word SDRC_MR_0_P
143sdrc_emr2_0:
144 .word SDRC_EMR2_0_P
145sdrc_manual_0:
146 .word SDRC_MANUAL_0_P
147sdrc_mr_1:
148 .word SDRC_MR_1_P
149sdrc_emr2_1:
150 .word SDRC_EMR2_1_P
151sdrc_manual_1:
152 .word SDRC_MANUAL_1_P
153ENTRY(es3_sdrc_fix_sz)
154 .word . - es3_sdrc_fix
Tero Kristo27d59a42008-10-13 13:15:00 +0300155
156/* Function to call rom code to save secure ram context */
157ENTRY(save_secure_ram_context)
158 stmfd sp!, {r1-r12, lr} @ save registers on stack
Jean Pihetd3cdfd22010-12-18 16:44:41 +0100159
Tero Kristo27d59a42008-10-13 13:15:00 +0300160 adr r3, api_params @ r3 points to parameters
161 str r0, [r3,#0x4] @ r0 has sdram address
162 ldr r12, high_mask
163 and r3, r3, r12
164 ldr r12, sram_phy_addr_mask
165 orr r3, r3, r12
166 mov r0, #25 @ set service ID for PPA
167 mov r12, r0 @ copy secure service ID in r12
168 mov r1, #0 @ set task id for ROM code in r1
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +0200169 mov r2, #4 @ set some flags in r2, r6
Tero Kristo27d59a42008-10-13 13:15:00 +0300170 mov r6, #0xff
171 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
172 mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
173 .word 0xE1600071 @ call SMI monitor (smi #1)
174 nop
175 nop
176 nop
177 nop
178 ldmfd sp!, {r1-r12, pc}
179sram_phy_addr_mask:
180 .word SRAM_BASE_P
181high_mask:
182 .word 0xffff
183api_params:
184 .word 0x4, 0x0, 0x0, 0x1, 0x1
185ENTRY(save_secure_ram_context_sz)
186 .word . - save_secure_ram_context
187
Kevin Hilman8bd22942009-05-28 10:56:16 -0700188/*
189 * Forces OMAP into idle state
190 *
191 * omap34xx_suspend() - This bit of code just executes the WFI
192 * for normal idles.
193 *
194 * Note: This code get's copied to internal SRAM at boot. When the OMAP
195 * wakes up it continues execution at the point it went to sleep.
196 */
197ENTRY(omap34xx_cpu_suspend)
198 stmfd sp!, {r0-r12, lr} @ save registers on stack
Jean Pihetd3cdfd22010-12-18 16:44:41 +0100199
Kevin Hilman8bd22942009-05-28 10:56:16 -0700200 /* r0 contains restore pointer in sdram */
201 /* r1 contains information about saving context */
202 ldr r4, sdrc_power @ read the SDRC_POWER register
203 ldr r5, [r4] @ read the contents of SDRC_POWER
204 orr r5, r5, #0x40 @ enable self refresh on idle req
205 str r5, [r4] @ write back to SDRC_POWER register
206
207 cmp r1, #0x0
208 /* If context save is required, do that and execute wfi */
209 bne save_context_wfi
210 /* Data memory barrier and Data sync barrier */
211 mov r1, #0
212 mcr p15, 0, r1, c7, c10, 4
213 mcr p15, 0, r1, c7, c10, 5
214
215 wfi @ wait for interrupt
216
217 nop
218 nop
219 nop
220 nop
221 nop
222 nop
223 nop
224 nop
225 nop
226 nop
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200227 bl wait_sdrc_ok
Kevin Hilman8bd22942009-05-28 10:56:16 -0700228
229 ldmfd sp!, {r0-r12, pc} @ restore regs and return
Tero Kristo0795a752008-10-13 17:58:50 +0300230restore_es3:
Tero Kristo0795a752008-10-13 17:58:50 +0300231 ldr r5, pm_prepwstst_core_p
232 ldr r4, [r5]
233 and r4, r4, #0x3
234 cmp r4, #0x0 @ Check if previous power state of CORE is OFF
235 bne restore
236 adr r0, es3_sdrc_fix
237 ldr r1, sram_base
238 ldr r2, es3_sdrc_fix_sz
239 mov r2, r2, ror #2
240copy_to_sram:
241 ldmia r0!, {r3} @ val = *src
242 stmia r1!, {r3} @ *dst = val
243 subs r2, r2, #0x1 @ num_words--
244 bne copy_to_sram
245 ldr r1, sram_base
246 blx r1
Nishanth Menon458e9992010-12-20 14:05:06 -0600247 b restore
248
249restore_3630:
Nishanth Menon458e9992010-12-20 14:05:06 -0600250 ldr r1, pm_prepwstst_core_p
251 ldr r2, [r1]
252 and r2, r2, #0x3
253 cmp r2, #0x0 @ Check if previous power state of CORE is OFF
254 bne restore
255 /* Disable RTA before giving control */
256 ldr r1, control_mem_rta
257 mov r2, #OMAP36XX_RTA_DISABLE
258 str r2, [r1]
259 /* Fall thru for the remaining logic */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700260restore:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700261 /* Check what was the reason for mpu reset and store the reason in r9*/
262 /* 1 - Only L1 and logic lost */
263 /* 2 - Only L2 lost - In this case, we wont be here */
264 /* 3 - Both L1 and L2 lost */
265 ldr r1, pm_pwstctrl_mpu
266 ldr r2, [r1]
267 and r2, r2, #0x3
268 cmp r2, #0x0 @ Check if target power state was OFF or RET
269 moveq r9, #0x3 @ MPU OFF => L1 and L2 lost
270 movne r9, #0x1 @ Only L1 and L2 lost => avoid L2 invalidation
271 bne logic_l1_restore
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600272
273 ldr r0, l2dis_3630
274 cmp r0, #0x1 @ should we disable L2 on 3630?
275 bne skipl2dis
276 mrc p15, 0, r0, c1, c0, 1
277 bic r0, r0, #2 @ disable L2 cache
278 mcr p15, 0, r0, c1, c0, 1
279skipl2dis:
Tero Kristo27d59a42008-10-13 13:15:00 +0300280 ldr r0, control_stat
281 ldr r1, [r0]
282 and r1, #0x700
283 cmp r1, #0x300
284 beq l2_inv_gp
285 mov r0, #40 @ set service ID for PPA
286 mov r12, r0 @ copy secure Service ID in r12
287 mov r1, #0 @ set task id for ROM code in r1
288 mov r2, #4 @ set some flags in r2, r6
289 mov r6, #0xff
290 adr r3, l2_inv_api_params @ r3 points to dummy parameters
291 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
292 mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
293 .word 0xE1600071 @ call SMI monitor (smi #1)
294 /* Write to Aux control register to set some bits */
295 mov r0, #42 @ set service ID for PPA
296 mov r12, r0 @ copy secure Service ID in r12
297 mov r1, #0 @ set task id for ROM code in r1
298 mov r2, #4 @ set some flags in r2, r6
299 mov r6, #0xff
Tero Kristoa087cad2009-11-12 12:07:20 +0200300 ldr r4, scratchpad_base
301 ldr r3, [r4, #0xBC] @ r3 points to parameters
Tero Kristo27d59a42008-10-13 13:15:00 +0300302 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
303 mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
304 .word 0xE1600071 @ call SMI monitor (smi #1)
305
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200306#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
307 /* Restore L2 aux control register */
308 @ set service ID for PPA
309 mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
310 mov r12, r0 @ copy service ID in r12
311 mov r1, #0 @ set task ID for ROM code in r1
312 mov r2, #4 @ set some flags in r2, r6
313 mov r6, #0xff
314 ldr r4, scratchpad_base
315 ldr r3, [r4, #0xBC]
316 adds r3, r3, #8 @ r3 points to parameters
317 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
318 mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
319 .word 0xE1600071 @ call SMI monitor (smi #1)
320#endif
Tero Kristo27d59a42008-10-13 13:15:00 +0300321 b logic_l1_restore
322l2_inv_api_params:
323 .word 0x1, 0x00
Tero Kristo27d59a42008-10-13 13:15:00 +0300324l2_inv_gp:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700325 /* Execute smi to invalidate L2 cache */
326 mov r12, #0x1 @ set up to invalide L2
Tero Kristo27d59a42008-10-13 13:15:00 +0300327smi: .word 0xE1600070 @ Call SMI monitor (smieq)
328 /* Write to Aux control register to set some bits */
Tero Kristoa087cad2009-11-12 12:07:20 +0200329 ldr r4, scratchpad_base
330 ldr r3, [r4,#0xBC]
331 ldr r0, [r3,#4]
Tero Kristo27d59a42008-10-13 13:15:00 +0300332 mov r12, #0x3
333 .word 0xE1600070 @ Call SMI monitor (smieq)
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200334 ldr r4, scratchpad_base
335 ldr r3, [r4,#0xBC]
336 ldr r0, [r3,#12]
337 mov r12, #0x2
338 .word 0xE1600070 @ Call SMI monitor (smieq)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700339logic_l1_restore:
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600340 ldr r1, l2dis_3630
341 cmp r1, #0x1 @ Do we need to re-enable L2 on 3630?
342 bne skipl2reen
343 mrc p15, 0, r1, c1, c0, 1
344 orr r1, r1, #2 @ re-enable L2 cache
345 mcr p15, 0, r1, c1, c0, 1
346skipl2reen:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700347 mov r1, #0
348 /* Invalidate all instruction caches to PoU
349 * and flush branch target cache */
350 mcr p15, 0, r1, c7, c5, 0
351
352 ldr r4, scratchpad_base
353 ldr r3, [r4,#0xBC]
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200354 adds r3, r3, #16
Kevin Hilman8bd22942009-05-28 10:56:16 -0700355 ldmia r3!, {r4-r6}
356 mov sp, r4
357 msr spsr_cxsf, r5
358 mov lr, r6
359
360 ldmia r3!, {r4-r9}
361 /* Coprocessor access Control Register */
362 mcr p15, 0, r4, c1, c0, 2
363
364 /* TTBR0 */
365 MCR p15, 0, r5, c2, c0, 0
366 /* TTBR1 */
367 MCR p15, 0, r6, c2, c0, 1
368 /* Translation table base control register */
369 MCR p15, 0, r7, c2, c0, 2
370 /*domain access Control Register */
371 MCR p15, 0, r8, c3, c0, 0
372 /* data fault status Register */
373 MCR p15, 0, r9, c5, c0, 0
374
375 ldmia r3!,{r4-r8}
376 /* instruction fault status Register */
377 MCR p15, 0, r4, c5, c0, 1
378 /*Data Auxiliary Fault Status Register */
379 MCR p15, 0, r5, c5, c1, 0
380 /*Instruction Auxiliary Fault Status Register*/
381 MCR p15, 0, r6, c5, c1, 1
382 /*Data Fault Address Register */
383 MCR p15, 0, r7, c6, c0, 0
384 /*Instruction Fault Address Register*/
385 MCR p15, 0, r8, c6, c0, 2
386 ldmia r3!,{r4-r7}
387
388 /* user r/w thread and process ID */
389 MCR p15, 0, r4, c13, c0, 2
390 /* user ro thread and process ID */
391 MCR p15, 0, r5, c13, c0, 3
392 /*Privileged only thread and process ID */
393 MCR p15, 0, r6, c13, c0, 4
394 /* cache size selection */
395 MCR p15, 2, r7, c0, c0, 0
396 ldmia r3!,{r4-r8}
397 /* Data TLB lockdown registers */
398 MCR p15, 0, r4, c10, c0, 0
399 /* Instruction TLB lockdown registers */
400 MCR p15, 0, r5, c10, c0, 1
401 /* Secure or Nonsecure Vector Base Address */
402 MCR p15, 0, r6, c12, c0, 0
403 /* FCSE PID */
404 MCR p15, 0, r7, c13, c0, 0
405 /* Context PID */
406 MCR p15, 0, r8, c13, c0, 1
407
408 ldmia r3!,{r4-r5}
409 /* primary memory remap register */
410 MCR p15, 0, r4, c10, c2, 0
411 /*normal memory remap register */
412 MCR p15, 0, r5, c10, c2, 1
413
414 /* Restore cpsr */
415 ldmia r3!,{r4} /*load CPSR from SDRAM*/
416 msr cpsr, r4 /*store cpsr */
417
418 /* Enabling MMU here */
419 mrc p15, 0, r7, c2, c0, 2 /* Read TTBRControl */
420 /* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1*/
421 and r7, #0x7
422 cmp r7, #0x0
423 beq usettbr0
424ttbr_error:
425 /* More work needs to be done to support N[0:2] value other than 0
426 * So looping here so that the error can be detected
427 */
428 b ttbr_error
429usettbr0:
430 mrc p15, 0, r2, c2, c0, 0
431 ldr r5, ttbrbit_mask
432 and r2, r5
433 mov r4, pc
434 ldr r5, table_index_mask
435 and r4, r5 /* r4 = 31 to 20 bits of pc */
436 /* Extract the value to be written to table entry */
437 ldr r1, table_entry
438 add r1, r1, r4 /* r1 has value to be written to table entry*/
439 /* Getting the address of table entry to modify */
440 lsr r4, #18
441 add r2, r4 /* r2 has the location which needs to be modified */
442 /* Storing previous entry of location being modified */
443 ldr r5, scratchpad_base
444 ldr r4, [r2]
445 str r4, [r5, #0xC0]
446 /* Modify the table entry */
447 str r1, [r2]
448 /* Storing address of entry being modified
449 * - will be restored after enabling MMU */
450 ldr r5, scratchpad_base
451 str r2, [r5, #0xC4]
452
453 mov r0, #0
454 mcr p15, 0, r0, c7, c5, 4 @ Flush prefetch buffer
455 mcr p15, 0, r0, c7, c5, 6 @ Invalidate branch predictor array
456 mcr p15, 0, r0, c8, c5, 0 @ Invalidate instruction TLB
457 mcr p15, 0, r0, c8, c6, 0 @ Invalidate data TLB
458 /* Restore control register but dont enable caches here*/
459 /* Caches will be enabled after restoring MMU table entry */
460 ldmia r3!, {r4}
461 /* Store previous value of control register in scratchpad */
462 str r4, [r5, #0xC8]
463 ldr r2, cache_pred_disable_mask
464 and r4, r2
465 mcr p15, 0, r4, c1, c0, 0
466
467 ldmfd sp!, {r0-r12, pc} @ restore regs and return
468save_context_wfi:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700469 mov r8, r0 /* Store SDRAM address in r8 */
Tero Kristoa087cad2009-11-12 12:07:20 +0200470 mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register
471 mov r4, #0x1 @ Number of parameters for restore call
Tero Kristo79dcfdd2009-11-12 12:07:22 +0200472 stmia r8!, {r4-r5} @ Push parameters for restore call
473 mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register
474 stmia r8!, {r4-r5} @ Push parameters for restore call
Kevin Hilman8bd22942009-05-28 10:56:16 -0700475 /* Check what that target sleep state is:stored in r1*/
476 /* 1 - Only L1 and logic lost */
477 /* 2 - Only L2 lost */
478 /* 3 - Both L1 and L2 lost */
479 cmp r1, #0x2 /* Only L2 lost */
480 beq clean_l2
481 cmp r1, #0x1 /* L2 retained */
482 /* r9 stores whether to clean L2 or not*/
483 moveq r9, #0x0 /* Dont Clean L2 */
484 movne r9, #0x1 /* Clean L2 */
485l1_logic_lost:
486 /* Store sp and spsr to SDRAM */
487 mov r4, sp
488 mrs r5, spsr
489 mov r6, lr
490 stmia r8!, {r4-r6}
491 /* Save all ARM registers */
492 /* Coprocessor access control register */
493 mrc p15, 0, r6, c1, c0, 2
494 stmia r8!, {r6}
495 /* TTBR0, TTBR1 and Translation table base control */
496 mrc p15, 0, r4, c2, c0, 0
497 mrc p15, 0, r5, c2, c0, 1
498 mrc p15, 0, r6, c2, c0, 2
499 stmia r8!, {r4-r6}
500 /* Domain access control register, data fault status register,
501 and instruction fault status register */
502 mrc p15, 0, r4, c3, c0, 0
503 mrc p15, 0, r5, c5, c0, 0
504 mrc p15, 0, r6, c5, c0, 1
505 stmia r8!, {r4-r6}
506 /* Data aux fault status register, instruction aux fault status,
507 datat fault address register and instruction fault address register*/
508 mrc p15, 0, r4, c5, c1, 0
509 mrc p15, 0, r5, c5, c1, 1
510 mrc p15, 0, r6, c6, c0, 0
511 mrc p15, 0, r7, c6, c0, 2
512 stmia r8!, {r4-r7}
513 /* user r/w thread and process ID, user r/o thread and process ID,
514 priv only thread and process ID, cache size selection */
515 mrc p15, 0, r4, c13, c0, 2
516 mrc p15, 0, r5, c13, c0, 3
517 mrc p15, 0, r6, c13, c0, 4
518 mrc p15, 2, r7, c0, c0, 0
519 stmia r8!, {r4-r7}
520 /* Data TLB lockdown, instruction TLB lockdown registers */
521 mrc p15, 0, r5, c10, c0, 0
522 mrc p15, 0, r6, c10, c0, 1
523 stmia r8!, {r5-r6}
524 /* Secure or non secure vector base address, FCSE PID, Context PID*/
525 mrc p15, 0, r4, c12, c0, 0
526 mrc p15, 0, r5, c13, c0, 0
527 mrc p15, 0, r6, c13, c0, 1
528 stmia r8!, {r4-r6}
529 /* Primary remap, normal remap registers */
530 mrc p15, 0, r4, c10, c2, 0
531 mrc p15, 0, r5, c10, c2, 1
532 stmia r8!,{r4-r5}
533
534 /* Store current cpsr*/
535 mrs r2, cpsr
536 stmia r8!, {r2}
537
538 mrc p15, 0, r4, c1, c0, 0
539 /* save control register */
540 stmia r8!, {r4}
541clean_caches:
542 /* Clean Data or unified cache to POU*/
543 /* How to invalidate only L1 cache???? - #FIX_ME# */
544 /* mcr p15, 0, r11, c7, c11, 1 */
545 cmp r9, #1 /* Check whether L2 inval is required or not*/
546 bne skip_l2_inval
547clean_l2:
Richard Woodruff0bd40532010-12-20 14:05:03 -0600548 /*
549 * Jump out to kernel flush routine
550 * - reuse that code is better
551 * - it executes in a cached space so is faster than refetch per-block
552 * - should be faster and will change with kernel
553 * - 'might' have to copy address, load and jump to it
554 * - lr is used since we are running in SRAM currently.
555 */
556 ldr r1, kernel_flush
557 mov lr, pc
558 bx r1
559
Kevin Hilman8bd22942009-05-28 10:56:16 -0700560skip_l2_inval:
561 /* Data memory barrier and Data sync barrier */
562 mov r1, #0
563 mcr p15, 0, r1, c7, c10, 4
564 mcr p15, 0, r1, c7, c10, 5
565
566 wfi @ wait for interrupt
567 nop
568 nop
569 nop
570 nop
571 nop
572 nop
573 nop
574 nop
575 nop
576 nop
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200577 bl wait_sdrc_ok
Kevin Hilman8bd22942009-05-28 10:56:16 -0700578 /* restore regs and return */
579 ldmfd sp!, {r0-r12, pc}
580
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200581/* Make sure SDRC accesses are ok */
582wait_sdrc_ok:
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600583
584/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this. */
585 ldr r4, cm_idlest_ckgen
586wait_dpll3_lock:
587 ldr r5, [r4]
588 tst r5, #1
589 beq wait_dpll3_lock
590
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200591 ldr r4, cm_idlest1_core
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600592wait_sdrc_ready:
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200593 ldr r5, [r4]
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600594 tst r5, #0x2
595 bne wait_sdrc_ready
596 /* allow DLL powerdown upon hw idle req */
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200597 ldr r4, sdrc_power
598 ldr r5, [r4]
599 bic r5, r5, #0x40
600 str r5, [r4]
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600601is_dll_in_lock_mode:
602
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200603 /* Is dll in lock mode? */
604 ldr r4, sdrc_dlla_ctrl
605 ldr r5, [r4]
606 tst r5, #0x4
607 bxne lr
608 /* wait till dll locks */
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600609wait_dll_lock_timed:
610 ldr r4, wait_dll_lock_counter
611 add r4, r4, #1
612 str r4, wait_dll_lock_counter
613 ldr r4, sdrc_dlla_status
614 mov r6, #8 /* Wait 20uS for lock */
615wait_dll_lock:
616 subs r6, r6, #0x1
617 beq kick_dll
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200618 ldr r5, [r4]
619 and r5, r5, #0x4
620 cmp r5, #0x4
621 bne wait_dll_lock
622 bx lr
Kevin Hilman8bd22942009-05-28 10:56:16 -0700623
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600624 /* disable/reenable DLL if not locked */
625kick_dll:
626 ldr r4, sdrc_dlla_ctrl
627 ldr r5, [r4]
628 mov r6, r5
629 bic r6, #(1<<3) /* disable dll */
630 str r6, [r4]
631 dsb
632 orr r6, r6, #(1<<3) /* enable dll */
633 str r6, [r4]
634 dsb
635 ldr r4, kick_counter
636 add r4, r4, #1
637 str r4, kick_counter
638 b wait_dll_lock_timed
639
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200640cm_idlest1_core:
641 .word CM_IDLEST1_CORE_V
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600642cm_idlest_ckgen:
643 .word CM_IDLEST_CKGEN_V
Peter 'p2' De Schrijver89139dc2009-01-16 18:53:48 +0200644sdrc_dlla_status:
645 .word SDRC_DLLA_STATUS_V
646sdrc_dlla_ctrl:
647 .word SDRC_DLLA_CTRL_V
Tero Kristo0795a752008-10-13 17:58:50 +0300648pm_prepwstst_core_p:
649 .word PM_PREPWSTST_CORE_P
Kevin Hilman8bd22942009-05-28 10:56:16 -0700650pm_pwstctrl_mpu:
651 .word PM_PWSTCTRL_MPU_P
652scratchpad_base:
653 .word SCRATCHPAD_BASE_P
Tero Kristo0795a752008-10-13 17:58:50 +0300654sram_base:
655 .word SRAM_BASE_P + 0x8000
Kevin Hilman8bd22942009-05-28 10:56:16 -0700656sdrc_power:
657 .word SDRC_POWER_V
Kevin Hilman8bd22942009-05-28 10:56:16 -0700658ttbrbit_mask:
659 .word 0xFFFFC000
660table_index_mask:
661 .word 0xFFF00000
662table_entry:
663 .word 0x00000C02
664cache_pred_disable_mask:
665 .word 0xFFFFE7FB
Tero Kristo27d59a42008-10-13 13:15:00 +0300666control_stat:
667 .word CONTROL_STAT
Nishanth Menon458e9992010-12-20 14:05:06 -0600668control_mem_rta:
669 .word CONTROL_MEM_RTA_CTRL
Richard Woodruff0bd40532010-12-20 14:05:03 -0600670kernel_flush:
671 .word v7_flush_dcache_all
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600672l2dis_3630:
673 .word 0
Peter 'p2' De Schrijver9d93b8a22010-12-20 14:05:04 -0600674 /*
675 * When exporting to userspace while the counters are in SRAM,
676 * these 2 words need to be at the end to facilitate retrival!
677 */
678kick_counter:
679 .word 0
680wait_dll_lock_counter:
681 .word 0
Kevin Hilman8bd22942009-05-28 10:56:16 -0700682ENTRY(omap34xx_cpu_suspend_sz)
683 .word . - omap34xx_cpu_suspend