blob: 6aebdfe0ed8be7e88d6fd02cfe562c5a0680c9c6 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c3f12012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/clocksource.h>
44
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000045#define MAX_MSIX_P_PORT 17
46#define MAX_MSIX 64
47#define MSIX_LEGACY_SZ 4
48#define MIN_MSIX_P_PORT 5
49
Roland Dreier225c7b12007-05-08 18:00:38 -070050enum {
51 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070052 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000053 MLX4_FLAG_MASTER = 1 << 2,
54 MLX4_FLAG_SLAVE = 1 << 3,
55 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070056};
57
58enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000059 MLX4_PORT_CAP_IS_SM = 1 << 1,
60 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
61};
62
63enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000064 MLX4_MAX_PORTS = 2,
65 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030068/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
69 * These qkeys must not be allowed for general use. This is a 64k range,
70 * and to test for violation, we use the mask (protect against future chg).
71 */
72#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
73#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
74
Roland Dreier225c7b12007-05-08 18:00:38 -070075enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020076 MLX4_BOARD_ID_LEN = 64
77};
78
79enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000080 MLX4_MAX_NUM_PF = 16,
81 MLX4_MAX_NUM_VF = 64,
82 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000083 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000084 MLX4_MFUNC_EQ_NUM = 4,
85 MLX4_MFUNC_MAX_EQES = 8,
86 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
87};
88
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000089/* Driver supports 3 diffrent device methods to manage traffic steering:
90 * -device managed - High level API for ib and eth flow steering. FW is
91 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000092 * - B0 steering mode - Common low level API for ib and (if supported) eth.
93 * - A0 steering mode - Limited low level API for eth. In case of IB,
94 * B0 mode is in use.
95 */
96enum {
97 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 MLX4_STEERING_MODE_B0,
99 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000100};
101
102static inline const char *mlx4_steering_mode_str(int steering_mode)
103{
104 switch (steering_mode) {
105 case MLX4_STEERING_MODE_A0:
106 return "A0 steering";
107
108 case MLX4_STEERING_MODE_B0:
109 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000110
111 case MLX4_STEERING_MODE_DEVICE_MANAGED:
112 return "Device managed flow steering";
113
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000114 default:
115 return "Unrecognize steering mode";
116 }
117}
118
Jack Morgenstein623ed842011-12-13 04:10:33 +0000119enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000120 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
121 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
122 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700123 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000124 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
125 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
126 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
127 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
128 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
129 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
130 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
131 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
132 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
133 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
134 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
135 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000136 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
137 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000138 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000139 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
140 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000141 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
142 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000143 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000144 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000145 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300146 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
147 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000148 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
149 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700150};
151
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300152enum {
153 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
154 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000155 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000156 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000157 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000158 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000159 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300160 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
161 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300162};
163
Or Gerlitz08ff3232012-10-21 14:59:24 +0000164enum {
165 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
166 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
167};
168
169enum {
170 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
171};
172
173enum {
174 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
175};
176
177
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200178#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
179
180enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000181 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700182 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
183 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
184 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
185 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
186 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
187};
188
Roland Dreier225c7b12007-05-08 18:00:38 -0700189enum mlx4_event {
190 MLX4_EVENT_TYPE_COMP = 0x00,
191 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
192 MLX4_EVENT_TYPE_COMM_EST = 0x02,
193 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
194 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
195 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
196 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
197 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
198 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
199 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
200 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
201 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
202 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
203 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
204 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
205 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
206 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000207 MLX4_EVENT_TYPE_CMD = 0x0a,
208 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
209 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300210 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200211 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000212 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300213 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000214 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700215};
216
217enum {
218 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
219 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
220};
221
222enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200223 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
224};
225
Jack Morgenstein993c4012012-08-03 08:40:48 +0000226enum slave_port_state {
227 SLAVE_PORT_DOWN = 0,
228 SLAVE_PENDING_UP,
229 SLAVE_PORT_UP,
230};
231
232enum slave_port_gen_event {
233 SLAVE_PORT_GEN_EVENT_DOWN = 0,
234 SLAVE_PORT_GEN_EVENT_UP,
235 SLAVE_PORT_GEN_EVENT_NONE,
236};
237
238enum slave_port_state_event {
239 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
240 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
241 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
242 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
243};
244
Jack Morgenstein5984be92012-03-06 15:50:49 +0200245enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700246 MLX4_PERM_LOCAL_READ = 1 << 10,
247 MLX4_PERM_LOCAL_WRITE = 1 << 11,
248 MLX4_PERM_REMOTE_READ = 1 << 12,
249 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000250 MLX4_PERM_ATOMIC = 1 << 14,
251 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700252};
253
254enum {
255 MLX4_OPCODE_NOP = 0x00,
256 MLX4_OPCODE_SEND_INVAL = 0x01,
257 MLX4_OPCODE_RDMA_WRITE = 0x08,
258 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
259 MLX4_OPCODE_SEND = 0x0a,
260 MLX4_OPCODE_SEND_IMM = 0x0b,
261 MLX4_OPCODE_LSO = 0x0e,
262 MLX4_OPCODE_RDMA_READ = 0x10,
263 MLX4_OPCODE_ATOMIC_CS = 0x11,
264 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300265 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
266 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700267 MLX4_OPCODE_BIND_MW = 0x18,
268 MLX4_OPCODE_FMR = 0x19,
269 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
270 MLX4_OPCODE_CONFIG_CMD = 0x1f,
271
272 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
273 MLX4_RECV_OPCODE_SEND = 0x01,
274 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
275 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
276
277 MLX4_CQE_OPCODE_ERROR = 0x1e,
278 MLX4_CQE_OPCODE_RESIZE = 0x16,
279};
280
281enum {
282 MLX4_STAT_RATE_OFFSET = 5
283};
284
Aleksey Seninda995a82010-12-02 11:44:49 +0000285enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000286 MLX4_PROT_IB_IPV6 = 0,
287 MLX4_PROT_ETH,
288 MLX4_PROT_IB_IPV4,
289 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000290};
291
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700292enum {
293 MLX4_MTT_FLAG_PRESENT = 1
294};
295
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700296enum mlx4_qp_region {
297 MLX4_QP_REGION_FW = 0,
298 MLX4_QP_REGION_ETH_ADDR,
299 MLX4_QP_REGION_FC_ADDR,
300 MLX4_QP_REGION_FC_EXCH,
301 MLX4_NUM_QP_REGION
302};
303
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700304enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000305 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700306 MLX4_PORT_TYPE_IB = 1,
307 MLX4_PORT_TYPE_ETH = 2,
308 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700309};
310
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700311enum mlx4_special_vlan_idx {
312 MLX4_NO_VLAN_IDX = 0,
313 MLX4_VLAN_MISS_IDX,
314 MLX4_VLAN_REGULAR
315};
316
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000317enum mlx4_steer_type {
318 MLX4_MC_STEER = 0,
319 MLX4_UC_STEER,
320 MLX4_NUM_STEERS
321};
322
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700323enum {
324 MLX4_NUM_FEXCH = 64 * 1024,
325};
326
Eli Cohen5a0fd092010-10-07 16:24:16 +0200327enum {
328 MLX4_MAX_FAST_REG_PAGES = 511,
329};
330
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300331enum {
332 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
333 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
334 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
335};
336
337/* Port mgmt change event handling */
338enum {
339 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
340 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
341 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
342 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
343 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
344};
345
346#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
347 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
348
Jack Morgensteinea54b102008-01-28 10:40:59 +0200349static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
350{
351 return (major << 32) | (minor << 16) | subminor;
352}
353
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000354struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300355 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
356 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000357 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000358 u32 base_sqpn;
359 u32 base_proxy_sqpn;
360 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000361};
362
Roland Dreier225c7b12007-05-08 18:00:38 -0700363struct mlx4_caps {
364 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000365 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700366 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700367 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700368 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800369 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700370 u64 def_mac[MLX4_MAX_PORTS + 1];
371 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700372 int gid_table_len[MLX4_MAX_PORTS + 1];
373 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000374 int trans_type[MLX4_MAX_PORTS + 1];
375 int vendor_oui[MLX4_MAX_PORTS + 1];
376 int wavelength[MLX4_MAX_PORTS + 1];
377 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700378 int local_ca_ack_delay;
379 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000380 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700381 int bf_reg_size;
382 int bf_regs_per_page;
383 int max_sq_sg;
384 int max_rq_sg;
385 int num_qps;
386 int max_wqes;
387 int max_sq_desc_sz;
388 int max_rq_desc_sz;
389 int max_qp_init_rdma;
390 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000391 u32 *qp0_proxy;
392 u32 *qp1_proxy;
393 u32 *qp0_tunnel;
394 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700395 int num_srqs;
396 int max_srq_wqes;
397 int max_srq_sge;
398 int reserved_srqs;
399 int num_cqs;
400 int max_cqes;
401 int reserved_cqs;
402 int num_eqs;
403 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800404 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000405 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700406 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200407 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000408 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700409 int fmr_reserved_mtts;
410 int reserved_mtts;
411 int reserved_mrws;
412 int reserved_uars;
413 int num_mgms;
414 int num_amgms;
415 int reserved_mcgs;
416 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000417 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000418 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700419 int num_pds;
420 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700421 int max_xrcds;
422 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700423 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300424 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700425 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000426 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300427 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700428 u32 bmme_flags;
429 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700430 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700431 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700432 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300433 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700434 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
435 int reserved_qps;
436 int reserved_qps_base[MLX4_NUM_QP_REGION];
437 int log_num_macs;
438 int log_num_vlans;
439 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700440 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
441 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000442 u8 suggested_type[MLX4_MAX_PORTS + 1];
443 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000444 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700445 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000446 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200447 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000448 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000449 u32 eqe_size;
450 u32 cqe_size;
451 u8 eqe_factor;
452 u32 userspace_caps; /* userspace must be aware of these */
453 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000454 u16 hca_core_clock;
Roland Dreier225c7b12007-05-08 18:00:38 -0700455};
456
457struct mlx4_buf_list {
458 void *buf;
459 dma_addr_t map;
460};
461
462struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800463 struct mlx4_buf_list direct;
464 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700465 int nbufs;
466 int npages;
467 int page_shift;
468};
469
470struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000471 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700472 int order;
473 int page_shift;
474};
475
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700476enum {
477 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
478};
479
480struct mlx4_db_pgdir {
481 struct list_head list;
482 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
483 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
484 unsigned long *bits[2];
485 __be32 *db_page;
486 dma_addr_t db_dma;
487};
488
489struct mlx4_ib_user_db_page;
490
491struct mlx4_db {
492 __be32 *db;
493 union {
494 struct mlx4_db_pgdir *pgdir;
495 struct mlx4_ib_user_db_page *user_page;
496 } u;
497 dma_addr_t dma;
498 int index;
499 int order;
500};
501
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700502struct mlx4_hwq_resources {
503 struct mlx4_db db;
504 struct mlx4_mtt mtt;
505 struct mlx4_buf buf;
506};
507
Roland Dreier225c7b12007-05-08 18:00:38 -0700508struct mlx4_mr {
509 struct mlx4_mtt mtt;
510 u64 iova;
511 u64 size;
512 u32 key;
513 u32 pd;
514 u32 access;
515 int enabled;
516};
517
Shani Michaeli804d6a82013-02-06 16:19:14 +0000518enum mlx4_mw_type {
519 MLX4_MW_TYPE_1 = 1,
520 MLX4_MW_TYPE_2 = 2,
521};
522
523struct mlx4_mw {
524 u32 key;
525 u32 pd;
526 enum mlx4_mw_type type;
527 int enabled;
528};
529
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300530struct mlx4_fmr {
531 struct mlx4_mr mr;
532 struct mlx4_mpt_entry *mpt;
533 __be64 *mtts;
534 dma_addr_t dma_handle;
535 int max_pages;
536 int max_maps;
537 int maps;
538 u8 page_shift;
539};
540
Roland Dreier225c7b12007-05-08 18:00:38 -0700541struct mlx4_uar {
542 unsigned long pfn;
543 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000544 struct list_head bf_list;
545 unsigned free_bf_bmap;
546 void __iomem *map;
547 void __iomem *bf_map;
548};
549
550struct mlx4_bf {
551 unsigned long offset;
552 int buf_size;
553 struct mlx4_uar *uar;
554 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700555};
556
557struct mlx4_cq {
558 void (*comp) (struct mlx4_cq *);
559 void (*event) (struct mlx4_cq *, enum mlx4_event);
560
561 struct mlx4_uar *uar;
562
563 u32 cons_index;
564
565 __be32 *set_ci_db;
566 __be32 *arm_db;
567 int arm_sn;
568
569 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800570 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700571
572 atomic_t refcount;
573 struct completion free;
574};
575
576struct mlx4_qp {
577 void (*event) (struct mlx4_qp *, enum mlx4_event);
578
579 int qpn;
580
581 atomic_t refcount;
582 struct completion free;
583};
584
585struct mlx4_srq {
586 void (*event) (struct mlx4_srq *, enum mlx4_event);
587
588 int srqn;
589 int max;
590 int max_gs;
591 int wqe_shift;
592
593 atomic_t refcount;
594 struct completion free;
595};
596
597struct mlx4_av {
598 __be32 port_pd;
599 u8 reserved1;
600 u8 g_slid;
601 __be16 dlid;
602 u8 reserved2;
603 u8 gid_index;
604 u8 stat_rate;
605 u8 hop_limit;
606 __be32 sl_tclass_flowlabel;
607 u8 dgid[16];
608};
609
Eli Cohenfa417f72010-10-24 21:08:52 -0700610struct mlx4_eth_av {
611 __be32 port_pd;
612 u8 reserved1;
613 u8 smac_idx;
614 u16 reserved2;
615 u8 reserved3;
616 u8 gid_index;
617 u8 stat_rate;
618 u8 hop_limit;
619 __be32 sl_tclass_flowlabel;
620 u8 dgid[16];
621 u32 reserved4[2];
622 __be16 vlan;
623 u8 mac[6];
624};
625
626union mlx4_ext_av {
627 struct mlx4_av ib;
628 struct mlx4_eth_av eth;
629};
630
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000631struct mlx4_counter {
632 u8 reserved1[3];
633 u8 counter_mode;
634 __be32 num_ifc;
635 u32 reserved2[2];
636 __be64 rx_frames;
637 __be64 rx_bytes;
638 __be64 tx_frames;
639 __be64 tx_bytes;
640};
641
Roland Dreier225c7b12007-05-08 18:00:38 -0700642struct mlx4_dev {
643 struct pci_dev *pdev;
644 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000645 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700646 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000647 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700648 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000649 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200650 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000651 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000652 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000653 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
654 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700655};
656
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300657struct mlx4_eqe {
658 u8 reserved1;
659 u8 type;
660 u8 reserved2;
661 u8 subtype;
662 union {
663 u32 raw[6];
664 struct {
665 __be32 cqn;
666 } __packed comp;
667 struct {
668 u16 reserved1;
669 __be16 token;
670 u32 reserved2;
671 u8 reserved3[3];
672 u8 status;
673 __be64 out_param;
674 } __packed cmd;
675 struct {
676 __be32 qpn;
677 } __packed qp;
678 struct {
679 __be32 srqn;
680 } __packed srq;
681 struct {
682 __be32 cqn;
683 u32 reserved1;
684 u8 reserved2[3];
685 u8 syndrome;
686 } __packed cq_err;
687 struct {
688 u32 reserved1[2];
689 __be32 port;
690 } __packed port_change;
691 struct {
692 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
693 u32 reserved;
694 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
695 } __packed comm_channel_arm;
696 struct {
697 u8 port;
698 u8 reserved[3];
699 __be64 mac;
700 } __packed mac_update;
701 struct {
702 __be32 slave_id;
703 } __packed flr_event;
704 struct {
705 __be16 current_temperature;
706 __be16 warning_threshold;
707 } __packed warming;
708 struct {
709 u8 reserved[3];
710 u8 port;
711 union {
712 struct {
713 __be16 mstr_sm_lid;
714 __be16 port_lid;
715 __be32 changed_attr;
716 u8 reserved[3];
717 u8 mstr_sm_sl;
718 __be64 gid_prefix;
719 } __packed port_info;
720 struct {
721 __be32 block_ptr;
722 __be32 tbl_entries_mask;
723 } __packed tbl_change_info;
724 } params;
725 } __packed port_mgmt_change;
726 } event;
727 u8 slave_id;
728 u8 reserved3[2];
729 u8 owner;
730} __packed;
731
Roland Dreier225c7b12007-05-08 18:00:38 -0700732struct mlx4_init_port_param {
733 int set_guid0;
734 int set_node_guid;
735 int set_si_guid;
736 u16 mtu;
737 int port_width_cap;
738 u16 vl_cap;
739 u16 max_gid;
740 u16 max_pkey;
741 u64 guid0;
742 u64 node_guid;
743 u64 si_guid;
744};
745
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700746#define mlx4_foreach_port(port, dev, type) \
747 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000748 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700749
Jack Morgenstein026149c2012-08-03 08:40:55 +0000750#define mlx4_foreach_non_ib_transport_port(port, dev) \
751 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
752 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
753
Jack Morgenstein65dab252011-12-13 04:10:41 +0000754#define mlx4_foreach_ib_transport_port(port, dev) \
755 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
756 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
757 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700758
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300759#define MLX4_INVALID_SLAVE_ID 0xFF
760
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300761void handle_port_mgmt_change_event(struct work_struct *work);
762
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300763static inline int mlx4_master_func_num(struct mlx4_dev *dev)
764{
765 return dev->caps.function;
766}
767
Jack Morgenstein623ed842011-12-13 04:10:33 +0000768static inline int mlx4_is_master(struct mlx4_dev *dev)
769{
770 return dev->flags & MLX4_FLAG_MASTER;
771}
772
773static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
774{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000775 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000776 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
777}
778
779static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
780{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000781 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000782
Jack Morgenstein47605df2012-08-03 08:40:57 +0000783 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000784 return 1;
785
786 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000787}
788
789static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
790{
791 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
792}
793
794static inline int mlx4_is_slave(struct mlx4_dev *dev)
795{
796 return dev->flags & MLX4_FLAG_SLAVE;
797}
Eli Cohenfa417f72010-10-24 21:08:52 -0700798
Roland Dreier225c7b12007-05-08 18:00:38 -0700799int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
800 struct mlx4_buf *buf);
801void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800802static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
803{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200804 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800805 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800806 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800807 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800808 (offset & (PAGE_SIZE - 1));
809}
Roland Dreier225c7b12007-05-08 18:00:38 -0700810
811int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
812void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700813int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
814void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700815
816int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
817void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000818int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
819void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700820
821int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
822 struct mlx4_mtt *mtt);
823void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
824u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
825
826int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
827 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000828int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700829int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000830int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
831 struct mlx4_mw *mw);
832void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
833int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700834int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
835 int start_index, int npages, u64 *page_list);
836int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
837 struct mlx4_buf *buf);
838
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700839int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
840void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
841
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700842int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
843 int size, int max_direct);
844void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
845 int size);
846
Roland Dreier225c7b12007-05-08 18:00:38 -0700847int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700848 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000849 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700850void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
851
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700852int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
853void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
854
855int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700856void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
857
Sean Hefty18abd5e2011-06-02 10:43:26 -0700858int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
859 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700860void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
861int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300862int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700863
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700864int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700865int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
866
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000867int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
868 int block_mcast_loopback, enum mlx4_protocol prot);
869int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
870 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700871int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000872 u8 port, int block_mcast_loopback,
873 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000874int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000875 enum mlx4_protocol protocol, u64 reg_id);
876
877enum {
878 MLX4_DOMAIN_UVERBS = 0x1000,
879 MLX4_DOMAIN_ETHTOOL = 0x2000,
880 MLX4_DOMAIN_RFS = 0x3000,
881 MLX4_DOMAIN_NIC = 0x5000,
882};
883
884enum mlx4_net_trans_rule_id {
885 MLX4_NET_TRANS_RULE_ID_ETH = 0,
886 MLX4_NET_TRANS_RULE_ID_IB,
887 MLX4_NET_TRANS_RULE_ID_IPV6,
888 MLX4_NET_TRANS_RULE_ID_IPV4,
889 MLX4_NET_TRANS_RULE_ID_TCP,
890 MLX4_NET_TRANS_RULE_ID_UDP,
891 MLX4_NET_TRANS_RULE_NUM, /* should be last */
892};
893
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000894extern const u16 __sw_id_hw[];
895
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000896static inline int map_hw_to_sw_id(u16 header_id)
897{
898
899 int i;
900 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
901 if (header_id == __sw_id_hw[i])
902 return i;
903 }
904 return -EINVAL;
905}
906
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000907enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000908 MLX4_FS_REGULAR = 1,
909 MLX4_FS_ALL_DEFAULT,
910 MLX4_FS_MC_DEFAULT,
911 MLX4_FS_UC_SNIFFER,
912 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000913 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000914};
915
916struct mlx4_spec_eth {
917 u8 dst_mac[6];
918 u8 dst_mac_msk[6];
919 u8 src_mac[6];
920 u8 src_mac_msk[6];
921 u8 ether_type_enable;
922 __be16 ether_type;
923 __be16 vlan_id_msk;
924 __be16 vlan_id;
925};
926
927struct mlx4_spec_tcp_udp {
928 __be16 dst_port;
929 __be16 dst_port_msk;
930 __be16 src_port;
931 __be16 src_port_msk;
932};
933
934struct mlx4_spec_ipv4 {
935 __be32 dst_ip;
936 __be32 dst_ip_msk;
937 __be32 src_ip;
938 __be32 src_ip_msk;
939};
940
941struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000942 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000943 __be32 qpn_msk;
944 u8 dst_gid[16];
945 u8 dst_gid_msk[16];
946};
947
948struct mlx4_spec_list {
949 struct list_head list;
950 enum mlx4_net_trans_rule_id id;
951 union {
952 struct mlx4_spec_eth eth;
953 struct mlx4_spec_ib ib;
954 struct mlx4_spec_ipv4 ipv4;
955 struct mlx4_spec_tcp_udp tcp_udp;
956 };
957};
958
959enum mlx4_net_trans_hw_rule_queue {
960 MLX4_NET_TRANS_Q_FIFO,
961 MLX4_NET_TRANS_Q_LIFO,
962};
963
964struct mlx4_net_trans_rule {
965 struct list_head list;
966 enum mlx4_net_trans_hw_rule_queue queue_mode;
967 bool exclusive;
968 bool allow_loopback;
969 enum mlx4_net_trans_promisc_mode promisc_mode;
970 u8 port;
971 u16 priority;
972 u32 qpn;
973};
974
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000975struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +0000976 __be16 prio;
977 u8 type;
978 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000979 u8 rsvd1;
980 u8 funcid;
981 u8 vep;
982 u8 port;
983 __be32 qpn;
984 __be32 rsvd2;
985};
986
987struct mlx4_net_trans_rule_hw_ib {
988 u8 size;
989 u8 rsvd1;
990 __be16 id;
991 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000992 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000993 __be32 qpn_mask;
994 u8 dst_gid[16];
995 u8 dst_gid_msk[16];
996} __packed;
997
998struct mlx4_net_trans_rule_hw_eth {
999 u8 size;
1000 u8 rsvd;
1001 __be16 id;
1002 u8 rsvd1[6];
1003 u8 dst_mac[6];
1004 u16 rsvd2;
1005 u8 dst_mac_msk[6];
1006 u16 rsvd3;
1007 u8 src_mac[6];
1008 u16 rsvd4;
1009 u8 src_mac_msk[6];
1010 u8 rsvd5;
1011 u8 ether_type_enable;
1012 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001013 __be16 vlan_tag_msk;
1014 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001015} __packed;
1016
1017struct mlx4_net_trans_rule_hw_tcp_udp {
1018 u8 size;
1019 u8 rsvd;
1020 __be16 id;
1021 __be16 rsvd1[3];
1022 __be16 dst_port;
1023 __be16 rsvd2;
1024 __be16 dst_port_msk;
1025 __be16 rsvd3;
1026 __be16 src_port;
1027 __be16 rsvd4;
1028 __be16 src_port_msk;
1029} __packed;
1030
1031struct mlx4_net_trans_rule_hw_ipv4 {
1032 u8 size;
1033 u8 rsvd;
1034 __be16 id;
1035 __be32 rsvd1;
1036 __be32 dst_ip;
1037 __be32 dst_ip_msk;
1038 __be32 src_ip;
1039 __be32 src_ip_msk;
1040} __packed;
1041
1042struct _rule_hw {
1043 union {
1044 struct {
1045 u8 size;
1046 u8 rsvd;
1047 __be16 id;
1048 };
1049 struct mlx4_net_trans_rule_hw_eth eth;
1050 struct mlx4_net_trans_rule_hw_ib ib;
1051 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1052 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
1053 };
1054};
1055
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001056/* translating DMFS verbs sniffer rule to the FW API would need two reg IDs */
1057struct mlx4_flow_handle {
1058 u64 reg_id[2];
1059};
1060
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001061int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1062 enum mlx4_net_trans_promisc_mode mode);
1063int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1064 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001065int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1066int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1067int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1068int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1069int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001070
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001071int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1072void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001073int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1074int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001075void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001076int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1077 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1078int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1079 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001080int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1081int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1082 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001083int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001084int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
1085void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
1086
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001087int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1088 int npages, u64 iova, u32 *lkey, u32 *rkey);
1089int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1090 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1091int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1092void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1093 u32 *lkey, u32 *rkey);
1094int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1095int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001096int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c3f12012-07-18 22:33:51 +00001097int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1098 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001099void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001100
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001101int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1102int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1103
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001104int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1105void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1106
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001107int mlx4_flow_attach(struct mlx4_dev *dev,
1108 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1109int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001110int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1111 enum mlx4_net_trans_promisc_mode flow_type);
1112int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1113 enum mlx4_net_trans_rule_id id);
1114int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001115
Jack Morgenstein54679e12012-08-03 08:40:43 +00001116void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1117 int i, int val);
1118
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001119int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1120
Jack Morgenstein993c4012012-08-03 08:40:48 +00001121int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1122int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1123int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1124int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1125int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1126enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1127int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1128
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001129void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1130__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001131
Amir Vadaiec693d42013-04-23 06:06:49 +00001132cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1133
Roland Dreier225c7b12007-05-08 18:00:38 -07001134#endif /* MLX4_DEVICE_H */