blob: 7c7f34ce4986621808f0d5d731f55f9fe19e6711 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11002 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Olof Johansson91f14482005-11-21 02:12:32 -06004 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11005 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060010 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110012 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110024 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
30#include <linux/config.h>
31#include <linux/init.h>
32#include <linux/types.h>
33#include <linux/slab.h>
34#include <linux/mm.h>
35#include <linux/spinlock.h>
36#include <linux/string.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/vmalloc.h>
40#include <asm/io.h>
41#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/iommu.h>
43#include <asm/pci-bridge.h>
44#include <asm/machdep.h>
45#include <asm/abs_addr.h>
46#include <asm/cacheflush.h>
47#include <asm/lmb.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100048#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
David Gibson9933f292005-11-02 15:13:20 +110050#include "dart.h"
51
Olof Johansson28897732006-04-12 21:52:33 -050052extern int iommu_is_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053extern int iommu_force_on;
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Physical base address and size of the DART table */
56unsigned long dart_tablebase; /* exported to htab_initialize */
57static unsigned long dart_tablesize;
58
59/* Virtual base address of the DART table */
60static u32 *dart_vbase;
61
62/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050063static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65/* Dummy val that entries are set to when unused */
66static unsigned int dart_emptyval;
67
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110068static struct iommu_table iommu_table_dart;
69static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110071static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73#define DBG(...)
74
75static inline void dart_tlb_invalidate_all(void)
76{
77 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110078 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 unsigned long limit;
80
81 DBG("dart: flush\n");
82
83 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
84 * control register and wait for it to clear.
85 *
86 * Gotcha: Sometimes, the DART won't detect that the bit gets
87 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110088 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 limit = 0;
91
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110092 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110095 reg = DART_IN(DART_CNTL);
96 reg |= inv_bit;
97 DART_OUT(DART_CNTL, reg);
98
99 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100101 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 if (limit < 4) {
103 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700104 reg = DART_IN(DART_CNTL);
105 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100106 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 goto retry;
108 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100109 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 "time. Buggy U3 ?");
111 }
112}
113
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700114static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
115{
116 unsigned int reg;
117 unsigned int l, limit;
118
119 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
120 (bus_rpn & DART_CNTL_U4_IONE_MASK);
121 DART_OUT(DART_CNTL, reg);
122
123 limit = 0;
124wait_more:
125 l = 0;
126 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
127 rmb();
128 l++;
129 }
130
131 if (l == (1L << limit)) {
132 if (limit < 4) {
133 limit++;
134 goto wait_more;
135 } else
136 panic("DART: TLB did not flush after waiting a long "
137 "time. Buggy U4 ?");
138 }
139}
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141static void dart_flush(struct iommu_table *tbl)
142{
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700143 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700145 dart_dirty = 0;
146 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100149static void dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 long npages, unsigned long uaddr,
151 enum dma_data_direction direction)
152{
153 unsigned int *dp;
154 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700155 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
158
Olof Johanssond0035c622005-09-20 13:46:44 +1000159 index <<= DART_PAGE_FACTOR;
160 npages <<= DART_PAGE_FACTOR;
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 /* On U3, all memory is contigous, so we can move this
165 * out of the loop.
166 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700167 l = npages;
168 while (l--) {
Olof Johanssond0035c622005-09-20 13:46:44 +1000169 rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
172
Olof Johanssond0035c622005-09-20 13:46:44 +1000173 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700176 if (dart_is_u4) {
177 rpn = index;
178 mb(); /* make sure all updates have reached memory */
179 while (npages--)
180 dart_tlb_invalidate_one(rpn++);
181 } else {
182 dart_dirty = 1;
183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
186
187static void dart_free(struct iommu_table *tbl, long index, long npages)
188{
189 unsigned int *dp;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 /* We don't worry about flushing the TLB cache. The only drawback of
192 * not doing it is that we won't catch buggy device drivers doing
193 * bad DMAs, but then no 32-bit architecture ever does either.
194 */
195
196 DBG("dart: free at: %lx, %lx\n", index, npages);
197
Olof Johanssond0035c622005-09-20 13:46:44 +1000198 index <<= DART_PAGE_FACTOR;
199 npages <<= DART_PAGE_FACTOR;
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 while (npages--)
204 *(dp++) = dart_emptyval;
205}
206
207
208static int dart_init(struct device_node *dart_node)
209{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 unsigned int i;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100211 unsigned long tmp, base, size;
212 struct resource r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 if (dart_tablebase == 0 || dart_tablesize == 0) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100215 printk(KERN_INFO "DART: table not allocated, using "
216 "direct DMA\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 return -ENODEV;
218 }
219
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100220 if (of_address_to_resource(dart_node, 0, &r))
221 panic("DART: can't get register base ! ");
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 /* Make sure nothing from the DART range remains in the CPU cache
224 * from a previous mapping that existed before the kernel took
225 * over
226 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100227 flush_dcache_phys_range(dart_tablebase,
228 dart_tablebase + dart_tablesize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 /* Allocate a spare page to map all invalid DART pages. We need to do
231 * that to work around what looks like a problem with the HT bridge
232 * prefetching into invalid pages and corrupting data
233 */
Olof Johanssond0035c622005-09-20 13:46:44 +1000234 tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100235 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
236 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100238 /* Map in DART registers */
239 dart = ioremap(r.start, r.end - r.start + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100241 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100243 /* Map in DART table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
245
246 /* Fill initial table */
247 for (i = 0; i < dart_tablesize/4; i++)
248 dart_vbase[i] = dart_emptyval;
249
250 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100251 base = dart_tablebase >> DART_PAGE_SHIFT;
252 size = dart_tablesize >> DART_PAGE_SHIFT;
253 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100254 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100255 DART_OUT(DART_BASE_U4, base);
256 DART_OUT(DART_SIZE_U4, size);
257 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
258 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100259 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100260 DART_OUT(DART_CNTL,
261 DART_CNTL_U3_ENABLE |
262 (base << DART_CNTL_U3_BASE_SHIFT) |
263 (size << DART_CNTL_U3_SIZE_SHIFT));
264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 /* Invalidate DART to get rid of possible stale TLBs */
267 dart_tlb_invalidate_all();
268
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100269 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
270 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 return 0;
273}
274
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100275static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100277 iommu_table_dart.it_busno = 0;
278 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* it_size is in number of entries */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100280 iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 /* Initialize the common IOMMU code */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100283 iommu_table_dart.it_base = (unsigned long)dart_vbase;
284 iommu_table_dart.it_index = 0;
285 iommu_table_dart.it_blocksize = 1;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000286 iommu_init_table(&iommu_table_dart, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 /* Reserve the last page of the DART to avoid possible prefetch
289 * past the DART mapped area
290 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100291 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100294static void iommu_dev_setup_dart(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 struct device_node *dn;
297
298 /* We only have one iommu table on the mac for now, which makes
299 * things simple. Setup all PCI devices to point to this table
300 *
301 * We must use pci_device_to_OF_node() to make sure that
302 * we get the real "final" pointer to the device in the
303 * pci_dev sysdata and not the temporary PHB one
304 */
305 dn = pci_device_to_OF_node(dev);
306
307 if (dn)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100308 PCI_DN(dn)->iommu_table = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100311static void iommu_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312{
313 struct device_node *dn;
314
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100315 if (!iommu_table_dart_inited) {
316 iommu_table_dart_inited = 1;
317 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 }
319
320 dn = pci_bus_to_OF_node(bus);
321
322 if (dn)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100323 PCI_DN(dn)->iommu_table = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
326static void iommu_dev_setup_null(struct pci_dev *dev) { }
327static void iommu_bus_setup_null(struct pci_bus *bus) { }
328
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100329void iommu_init_early_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
331 struct device_node *dn;
332
333 /* Find the DART in the device-tree */
334 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100335 if (dn == NULL) {
336 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
337 if (dn == NULL)
338 goto bail;
339 dart_is_u4 = 1;
340 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342 /* Setup low level TCE operations for the core IOMMU code */
343 ppc_md.tce_build = dart_build;
344 ppc_md.tce_free = dart_free;
345 ppc_md.tce_flush = dart_flush;
346
347 /* Initialize the DART HW */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100348 if (dart_init(dn) == 0) {
349 ppc_md.iommu_dev_setup = iommu_dev_setup_dart;
350 ppc_md.iommu_bus_setup = iommu_bus_setup_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* Setup pci_dma ops */
353 pci_iommu_init();
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100354
355 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100357
358 bail:
359 /* If init failed, use direct iommu and null setup functions */
360 ppc_md.iommu_dev_setup = iommu_dev_setup_null;
361 ppc_md.iommu_bus_setup = iommu_bus_setup_null;
362
363 /* Setup pci_dma ops */
364 pci_direct_iommu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368void __init alloc_dart_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
Olof Johansson28897732006-04-12 21:52:33 -0500370 /* Only reserve DART space if machine has more than 1GB of RAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 * or if requested with iommu=on on cmdline.
Olof Johansson28897732006-04-12 21:52:33 -0500372 *
373 * 1GB of RAM is picked as limit because some default devices
374 * (i.e. Airport Extreme) have 30 bit address range limits.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 */
Olof Johansson28897732006-04-12 21:52:33 -0500376
377 if (iommu_is_off)
378 return;
379
380 if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 return;
382
383 /* 512 pages (2MB) is max DART tablesize. */
384 dart_tablesize = 1UL << 21;
385 /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
386 * will blow up an entire large page anyway in the kernel mapping
387 */
388 dart_tablebase = (unsigned long)
389 abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
390
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100391 printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392}