blob: 9ca9ca41b83eb998a7ebaff7979fddba0c668ef6 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300180 } else {
181 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
183 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f936202012-06-19 13:46:32 +0300225
226static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
227{
228 channel_clear_bit(dw, CH_EN, dwc->mask);
229 while (dma_readl(dw, CH_EN) & dwc->mask)
230 cpu_relax();
231}
232
Andy Shevchenko1d455432012-06-19 13:34:03 +0300233/*----------------------------------------------------------------------*/
234
Andy Shevchenkofed25742012-09-21 15:05:49 +0300235/* Perform single block transfer */
236static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
237 struct dw_desc *desc)
238{
239 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
240 u32 ctllo;
241
242 /* Software emulation of LLP mode relies on interrupts to continue
243 * multi block transfer. */
244 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
245
246 channel_writel(dwc, SAR, desc->lli.sar);
247 channel_writel(dwc, DAR, desc->lli.dar);
248 channel_writel(dwc, CTL_LO, ctllo);
249 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
250 channel_set_bit(dw, CH_EN, dwc->mask);
251}
252
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700253/* Called with dwc->lock held and bh disabled */
254static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
255{
256 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300257 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700258
259 /* ASSERT: channel is idle */
260 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700261 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700262 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300263 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700264
265 /* The tasklet will hopefully advance the queue... */
266 return;
267 }
268
Andy Shevchenkofed25742012-09-21 15:05:49 +0300269 if (dwc->nollp) {
270 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
271 &dwc->flags);
272 if (was_soft_llp) {
273 dev_err(chan2dev(&dwc->chan),
274 "BUG: Attempted to start new LLP transfer "
275 "inside ongoing one\n");
276 return;
277 }
278
279 dwc_initialize(dwc);
280
281 dwc->tx_list = &first->tx_list;
282 dwc->tx_node_active = first->tx_list.next;
283
284 dwc_do_single_block(dwc, first);
285
286 return;
287 }
288
Viresh Kumar61e183f2011-11-17 16:01:29 +0530289 dwc_initialize(dwc);
290
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700291 channel_writel(dwc, LLP, first->txd.phys);
292 channel_writel(dwc, CTL_LO,
293 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
294 channel_writel(dwc, CTL_HI, 0);
295 channel_set_bit(dw, CH_EN, dwc->mask);
296}
297
298/*----------------------------------------------------------------------*/
299
300static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530301dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
302 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700303{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530304 dma_async_tx_callback callback = NULL;
305 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700306 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530307 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530308 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700309
Dan Williams41d5e592009-01-06 11:38:21 -0700310 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530312 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000313 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530314 if (callback_required) {
315 callback = txd->callback;
316 param = txd->callback_param;
317 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700318
319 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530320
321 /* async_tx_ack */
322 list_for_each_entry(child, &desc->tx_list, desc_node)
323 async_tx_ack(&child->txd);
324 async_tx_ack(&desc->txd);
325
Dan Williamse0bd0f82009-09-08 17:53:02 -0700326 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700327 list_move(&desc->desc_node, &dwc->free_list);
328
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700329 if (!dwc->chan.private) {
330 struct device *parent = chan2parent(&dwc->chan);
331 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
332 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
333 dma_unmap_single(parent, desc->lli.dar,
334 desc->len, DMA_FROM_DEVICE);
335 else
336 dma_unmap_page(parent, desc->lli.dar,
337 desc->len, DMA_FROM_DEVICE);
338 }
339 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
340 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
341 dma_unmap_single(parent, desc->lli.sar,
342 desc->len, DMA_TO_DEVICE);
343 else
344 dma_unmap_page(parent, desc->lli.sar,
345 desc->len, DMA_TO_DEVICE);
346 }
347 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700348
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530349 spin_unlock_irqrestore(&dwc->lock, flags);
350
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530351 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700352 callback(param);
353}
354
355static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
356{
357 struct dw_desc *desc, *_desc;
358 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530359 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700360
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530361 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700362 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700363 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 "BUG: XFER bit set, but channel not idle!\n");
365
366 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300367 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700368 }
369
370 /*
371 * Submit queued descriptors ASAP, i.e. before we go through
372 * the completed ones.
373 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700374 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530375 if (!list_empty(&dwc->queue)) {
376 list_move(dwc->queue.next, &dwc->active_list);
377 dwc_dostart(dwc, dwc_first_active(dwc));
378 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700379
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530380 spin_unlock_irqrestore(&dwc->lock, flags);
381
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700382 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530383 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384}
385
386static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
387{
388 dma_addr_t llp;
389 struct dw_desc *desc, *_desc;
390 struct dw_desc *child;
391 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530392 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700393
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530394 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700395 llp = channel_readl(dwc, LLP);
396 status_xfer = dma_readl(dw, RAW.XFER);
397
398 if (status_xfer & dwc->mask) {
399 /* Everything we've submitted is done */
400 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530401 spin_unlock_irqrestore(&dwc->lock, flags);
402
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700403 dwc_complete_all(dw, dwc);
404 return;
405 }
406
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530407 if (list_empty(&dwc->active_list)) {
408 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000409 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530410 }
Jamie Iles087809f2011-01-21 14:11:52 +0000411
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300412 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300413 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700414
415 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530416 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530417 if (desc->txd.phys == llp) {
418 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530420 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530421
422 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530423 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700424 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530425 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530427 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428
Dan Williamse0bd0f82009-09-08 17:53:02 -0700429 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530430 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700435
436 /*
437 * No descriptors so far seem to be in progress, i.e.
438 * this one must be done.
439 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530441 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700443 }
444
Dan Williams41d5e592009-01-06 11:38:21 -0700445 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700446 "BUG: All descriptors done, but channel not idle!\n");
447
448 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300449 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700450
451 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530452 list_move(dwc->queue.next, &dwc->active_list);
453 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700454 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530455 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700456}
457
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300458static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700459{
Dan Williams41d5e592009-01-06 11:38:21 -0700460 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300462 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700463}
464
465static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
466{
467 struct dw_desc *bad_desc;
468 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530469 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700470
471 dwc_scan_descriptors(dw, dwc);
472
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530473 spin_lock_irqsave(&dwc->lock, flags);
474
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700475 /*
476 * The descriptor currently at the head of the active list is
477 * borked. Since we don't have any way to report errors, we'll
478 * just have to scream loudly and try to carry on.
479 */
480 bad_desc = dwc_first_active(dwc);
481 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530482 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700483
484 /* Clear the error flag and try to restart the controller */
485 dma_writel(dw, CLEAR.ERROR, dwc->mask);
486 if (!list_empty(&dwc->active_list))
487 dwc_dostart(dwc, dwc_first_active(dwc));
488
489 /*
490 * KERN_CRITICAL may seem harsh, but since this only happens
491 * when someone submits a bad physical address in a
492 * descriptor, we should consider ourselves lucky that the
493 * controller flagged an error instead of scribbling over
494 * random memory locations.
495 */
Dan Williams41d5e592009-01-06 11:38:21 -0700496 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700497 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700498 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700499 " cookie: %d\n", bad_desc->txd.cookie);
500 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700501 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700502 dwc_dump_lli(dwc, &child->lli);
503
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530504 spin_unlock_irqrestore(&dwc->lock, flags);
505
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700506 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530507 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700508}
509
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200510/* --------------------- Cyclic DMA API extensions -------------------- */
511
512inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
513{
514 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
515 return channel_readl(dwc, SAR);
516}
517EXPORT_SYMBOL(dw_dma_get_src_addr);
518
519inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
520{
521 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
522 return channel_readl(dwc, DAR);
523}
524EXPORT_SYMBOL(dw_dma_get_dst_addr);
525
526/* called with dwc->lock held and all DMAC interrupts disabled */
527static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530528 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530530 unsigned long flags;
531
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530532 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200533 void (*callback)(void *param);
534 void *callback_param;
535
536 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
537 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200538
539 callback = dwc->cdesc->period_callback;
540 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530541
542 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200544 }
545
546 /*
547 * Error and transfer complete are highly unlikely, and will most
548 * likely be due to a configuration error by the user.
549 */
550 if (unlikely(status_err & dwc->mask) ||
551 unlikely(status_xfer & dwc->mask)) {
552 int i;
553
554 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
555 "interrupt, stopping DMA transfer\n",
556 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530557
558 spin_lock_irqsave(&dwc->lock, flags);
559
Andy Shevchenko1d455432012-06-19 13:34:03 +0300560 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200561
Andy Shevchenko3f936202012-06-19 13:46:32 +0300562 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200563
564 /* make sure DMA does not restart by loading a new list */
565 channel_writel(dwc, LLP, 0);
566 channel_writel(dwc, CTL_LO, 0);
567 channel_writel(dwc, CTL_HI, 0);
568
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200569 dma_writel(dw, CLEAR.ERROR, dwc->mask);
570 dma_writel(dw, CLEAR.XFER, dwc->mask);
571
572 for (i = 0; i < dwc->cdesc->periods; i++)
573 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530574
575 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200576 }
577}
578
579/* ------------------------------------------------------------------------- */
580
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700581static void dw_dma_tasklet(unsigned long data)
582{
583 struct dw_dma *dw = (struct dw_dma *)data;
584 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700585 u32 status_xfer;
586 u32 status_err;
587 int i;
588
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700589 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700590 status_err = dma_readl(dw, RAW.ERROR);
591
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300592 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700593
594 for (i = 0; i < dw->dma.chancnt; i++) {
595 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200596 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530597 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200598 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700599 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300600 else if (status_xfer & (1 << i)) {
601 unsigned long flags;
602
603 spin_lock_irqsave(&dwc->lock, flags);
604 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
605 if (dwc->tx_node_active != dwc->tx_list) {
606 struct dw_desc *desc =
607 list_entry(dwc->tx_node_active,
608 struct dw_desc,
609 desc_node);
610
611 dma_writel(dw, CLEAR.XFER, dwc->mask);
612
613 /* move pointer to next descriptor */
614 dwc->tx_node_active =
615 dwc->tx_node_active->next;
616
617 dwc_do_single_block(dwc, desc);
618
619 spin_unlock_irqrestore(&dwc->lock, flags);
620 continue;
621 } else {
622 /* we are done here */
623 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
624 }
625 }
626 spin_unlock_irqrestore(&dwc->lock, flags);
627
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700628 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300629 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 }
631
632 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530633 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700634 */
635 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700636 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
637}
638
639static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
640{
641 struct dw_dma *dw = dev_id;
642 u32 status;
643
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300644 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700645 dma_readl(dw, STATUS_INT));
646
647 /*
648 * Just disable the interrupts. We'll turn them back on in the
649 * softirq handler.
650 */
651 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700652 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
653
654 status = dma_readl(dw, STATUS_INT);
655 if (status) {
656 dev_err(dw->dma.dev,
657 "BUG: Unexpected interrupts pending: 0x%x\n",
658 status);
659
660 /* Try to recover */
661 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700662 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
663 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
664 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
665 }
666
667 tasklet_schedule(&dw->tasklet);
668
669 return IRQ_HANDLED;
670}
671
672/*----------------------------------------------------------------------*/
673
674static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
675{
676 struct dw_desc *desc = txd_to_dw_desc(tx);
677 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
678 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530679 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700680
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530681 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000682 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683
684 /*
685 * REVISIT: We should attempt to chain as many descriptors as
686 * possible, perhaps even appending to those already submitted
687 * for DMA. But this is hard to do in a race-free manner.
688 */
689 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300690 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700692 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530693 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700694 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300695 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700696 desc->txd.cookie);
697
698 list_add_tail(&desc->desc_node, &dwc->queue);
699 }
700
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530701 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700702
703 return cookie;
704}
705
706static struct dma_async_tx_descriptor *
707dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
708 size_t len, unsigned long flags)
709{
710 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300711 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712 struct dw_desc *desc;
713 struct dw_desc *first;
714 struct dw_desc *prev;
715 size_t xfer_count;
716 size_t offset;
717 unsigned int src_width;
718 unsigned int dst_width;
719 u32 ctllo;
720
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300721 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300722 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300723 (unsigned long long)dest, (unsigned long long)src,
724 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700725
726 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300727 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700728 return NULL;
729 }
730
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300731 src_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
732 dwc_fast_fls(src | len));
733
734 dst_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_dms(dws)],
735 dwc_fast_fls(dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700736
Viresh Kumar327e6972012-02-01 16:12:26 +0530737 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700738 | DWC_CTLL_DST_WIDTH(dst_width)
739 | DWC_CTLL_SRC_WIDTH(src_width)
740 | DWC_CTLL_DST_INC
741 | DWC_CTLL_SRC_INC
742 | DWC_CTLL_FC_M2M;
743 prev = first = NULL;
744
745 for (offset = 0; offset < len; offset += xfer_count << src_width) {
746 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300747 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748
749 desc = dwc_desc_get(dwc);
750 if (!desc)
751 goto err_desc_get;
752
753 desc->lli.sar = src + offset;
754 desc->lli.dar = dest + offset;
755 desc->lli.ctllo = ctllo;
756 desc->lli.ctlhi = xfer_count;
757
758 if (!first) {
759 first = desc;
760 } else {
761 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700762 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700763 prev->txd.phys, sizeof(prev->lli),
764 DMA_TO_DEVICE);
765 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700766 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767 }
768 prev = desc;
769 }
770
771
772 if (flags & DMA_PREP_INTERRUPT)
773 /* Trigger interrupt after last block */
774 prev->lli.ctllo |= DWC_CTLL_INT_EN;
775
776 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700777 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700778 prev->txd.phys, sizeof(prev->lli),
779 DMA_TO_DEVICE);
780
781 first->txd.flags = flags;
782 first->len = len;
783
784 return &first->txd;
785
786err_desc_get:
787 dwc_desc_put(dwc, first);
788 return NULL;
789}
790
791static struct dma_async_tx_descriptor *
792dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530793 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500794 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795{
796 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800797 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530798 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700799 struct dw_desc *prev;
800 struct dw_desc *first;
801 u32 ctllo;
802 dma_addr_t reg;
803 unsigned int reg_width;
804 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300805 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 unsigned int i;
807 struct scatterlist *sg;
808 size_t total_len = 0;
809
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300810 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811
812 if (unlikely(!dws || !sg_len))
813 return NULL;
814
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700815 prev = first = NULL;
816
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700817 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530818 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530819 reg_width = __fls(sconfig->dst_addr_width);
820 reg = sconfig->dst_addr;
821 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 | DWC_CTLL_DST_WIDTH(reg_width)
823 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530824 | DWC_CTLL_SRC_INC);
825
826 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
827 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
828
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300829 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
830
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700831 for_each_sg(sgl, sg, sg_len, i) {
832 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530833 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700834
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200835 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530837
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300838 mem_width = min_t(unsigned int,
839 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530841slave_sg_todev_fill_desc:
842 desc = dwc_desc_get(dwc);
843 if (!desc) {
844 dev_err(chan2dev(chan),
845 "not enough descriptors available\n");
846 goto err_desc_get;
847 }
848
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849 desc->lli.sar = mem;
850 desc->lli.dar = reg;
851 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300852 if ((len >> mem_width) > dwc->block_size) {
853 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530854 mem += dlen;
855 len -= dlen;
856 } else {
857 dlen = len;
858 len = 0;
859 }
860
861 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700862
863 if (!first) {
864 first = desc;
865 } else {
866 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700867 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700868 prev->txd.phys,
869 sizeof(prev->lli),
870 DMA_TO_DEVICE);
871 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700872 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873 }
874 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530875 total_len += dlen;
876
877 if (len)
878 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879 }
880 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530881 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530882 reg_width = __fls(sconfig->src_addr_width);
883 reg = sconfig->src_addr;
884 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885 | DWC_CTLL_SRC_WIDTH(reg_width)
886 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530887 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700888
Viresh Kumar327e6972012-02-01 16:12:26 +0530889 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
890 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
891
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300892 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
893
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894 for_each_sg(sgl, sg, sg_len, i) {
895 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530896 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700897
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200898 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700899 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530900
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300901 mem_width = min_t(unsigned int,
902 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700903
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530904slave_sg_fromdev_fill_desc:
905 desc = dwc_desc_get(dwc);
906 if (!desc) {
907 dev_err(chan2dev(chan),
908 "not enough descriptors available\n");
909 goto err_desc_get;
910 }
911
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700912 desc->lli.sar = reg;
913 desc->lli.dar = mem;
914 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300915 if ((len >> reg_width) > dwc->block_size) {
916 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530917 mem += dlen;
918 len -= dlen;
919 } else {
920 dlen = len;
921 len = 0;
922 }
923 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700924
925 if (!first) {
926 first = desc;
927 } else {
928 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700929 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700930 prev->txd.phys,
931 sizeof(prev->lli),
932 DMA_TO_DEVICE);
933 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700934 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700935 }
936 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530937 total_len += dlen;
938
939 if (len)
940 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700941 }
942 break;
943 default:
944 return NULL;
945 }
946
947 if (flags & DMA_PREP_INTERRUPT)
948 /* Trigger interrupt after last block */
949 prev->lli.ctllo |= DWC_CTLL_INT_EN;
950
951 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700952 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700953 prev->txd.phys, sizeof(prev->lli),
954 DMA_TO_DEVICE);
955
956 first->len = total_len;
957
958 return &first->txd;
959
960err_desc_get:
961 dwc_desc_put(dwc, first);
962 return NULL;
963}
964
Viresh Kumar327e6972012-02-01 16:12:26 +0530965/*
966 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
967 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
968 *
969 * NOTE: burst size 2 is not supported by controller.
970 *
971 * This can be done by finding least significant bit set: n & (n - 1)
972 */
973static inline void convert_burst(u32 *maxburst)
974{
975 if (*maxburst > 1)
976 *maxburst = fls(*maxburst) - 2;
977 else
978 *maxburst = 0;
979}
980
981static int
982set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
983{
984 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
985
986 /* Check if it is chan is configured for slave transfers */
987 if (!chan->private)
988 return -EINVAL;
989
990 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
991
992 convert_burst(&dwc->dma_sconfig.src_maxburst);
993 convert_burst(&dwc->dma_sconfig.dst_maxburst);
994
995 return 0;
996}
997
Linus Walleij05827632010-05-17 16:30:42 -0700998static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
999 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001000{
1001 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1002 struct dw_dma *dw = to_dw_dma(chan->device);
1003 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301004 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +08001005 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001006 LIST_HEAD(list);
1007
Linus Walleija7c57cf2011-04-19 08:31:32 +08001008 if (cmd == DMA_PAUSE) {
1009 spin_lock_irqsave(&dwc->lock, flags);
1010
1011 cfglo = channel_readl(dwc, CFG_LO);
1012 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1013 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1014 cpu_relax();
1015
1016 dwc->paused = true;
1017 spin_unlock_irqrestore(&dwc->lock, flags);
1018 } else if (cmd == DMA_RESUME) {
1019 if (!dwc->paused)
1020 return 0;
1021
1022 spin_lock_irqsave(&dwc->lock, flags);
1023
1024 cfglo = channel_readl(dwc, CFG_LO);
1025 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1026 dwc->paused = false;
1027
1028 spin_unlock_irqrestore(&dwc->lock, flags);
1029 } else if (cmd == DMA_TERMINATE_ALL) {
1030 spin_lock_irqsave(&dwc->lock, flags);
1031
Andy Shevchenkofed25742012-09-21 15:05:49 +03001032 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1033
Andy Shevchenko3f936202012-06-19 13:46:32 +03001034 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
1036 dwc->paused = false;
1037
1038 /* active_list entries will end up before queued entries */
1039 list_splice_init(&dwc->queue, &list);
1040 list_splice_init(&dwc->active_list, &list);
1041
1042 spin_unlock_irqrestore(&dwc->lock, flags);
1043
1044 /* Flush all pending and queued descriptors */
1045 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1046 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301047 } else if (cmd == DMA_SLAVE_CONFIG) {
1048 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1049 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001050 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301051 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001052
Linus Walleijc3635c72010-03-26 16:44:01 -07001053 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001054}
1055
1056static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001057dwc_tx_status(struct dma_chan *chan,
1058 dma_cookie_t cookie,
1059 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001060{
1061 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001062 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001063
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001064 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065 if (ret != DMA_SUCCESS) {
1066 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1067
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001068 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001069 }
1070
Viresh Kumarabf53902011-04-15 16:03:35 +05301071 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001072 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001073
Linus Walleija7c57cf2011-04-19 08:31:32 +08001074 if (dwc->paused)
1075 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001076
1077 return ret;
1078}
1079
1080static void dwc_issue_pending(struct dma_chan *chan)
1081{
1082 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1083
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084 if (!list_empty(&dwc->queue))
1085 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086}
1087
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001088static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001089{
1090 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1091 struct dw_dma *dw = to_dw_dma(chan->device);
1092 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001093 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301094 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001096 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098 /* ASSERT: channel is idle */
1099 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001100 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101 return -EIO;
1102 }
1103
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001104 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001105
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001106 /*
1107 * NOTE: some controllers may have additional features that we
1108 * need to initialize here, like "scatter-gather" (which
1109 * doesn't mean what you think it means), and status writeback.
1110 */
1111
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301112 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 i = dwc->descs_allocated;
1114 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116
1117 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1118 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001119 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301121 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001122 break;
1123 }
1124
Dan Williamse0bd0f82009-09-08 17:53:02 -07001125 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001126 dma_async_tx_descriptor_init(&desc->txd, chan);
1127 desc->txd.tx_submit = dwc_tx_submit;
1128 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001129 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001130 sizeof(desc->lli), DMA_TO_DEVICE);
1131 dwc_desc_put(dwc, desc);
1132
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301133 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001134 i = ++dwc->descs_allocated;
1135 }
1136
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301137 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001139 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140
1141 return i;
1142}
1143
1144static void dwc_free_chan_resources(struct dma_chan *chan)
1145{
1146 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1147 struct dw_dma *dw = to_dw_dma(chan->device);
1148 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301149 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150 LIST_HEAD(list);
1151
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001152 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001153 dwc->descs_allocated);
1154
1155 /* ASSERT: channel is idle */
1156 BUG_ON(!list_empty(&dwc->active_list));
1157 BUG_ON(!list_empty(&dwc->queue));
1158 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1159
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301160 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161 list_splice_init(&dwc->free_list, &list);
1162 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301163 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164
1165 /* Disable interrupts */
1166 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1168
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301169 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001170
1171 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001172 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1173 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001174 sizeof(desc->lli), DMA_TO_DEVICE);
1175 kfree(desc);
1176 }
1177
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001178 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001179}
1180
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001181/* --------------------- Cyclic DMA API extensions -------------------- */
1182
1183/**
1184 * dw_dma_cyclic_start - start the cyclic DMA transfer
1185 * @chan: the DMA channel to start
1186 *
1187 * Must be called with soft interrupts disabled. Returns zero on success or
1188 * -errno on failure.
1189 */
1190int dw_dma_cyclic_start(struct dma_chan *chan)
1191{
1192 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1193 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301194 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001195
1196 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1197 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1198 return -ENODEV;
1199 }
1200
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301201 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001202
1203 /* assert channel is idle */
1204 if (dma_readl(dw, CH_EN) & dwc->mask) {
1205 dev_err(chan2dev(&dwc->chan),
1206 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001207 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301208 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001209 return -EBUSY;
1210 }
1211
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001212 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1213 dma_writel(dw, CLEAR.XFER, dwc->mask);
1214
1215 /* setup DMAC channel registers */
1216 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1217 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1218 channel_writel(dwc, CTL_HI, 0);
1219
1220 channel_set_bit(dw, CH_EN, dwc->mask);
1221
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301222 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001223
1224 return 0;
1225}
1226EXPORT_SYMBOL(dw_dma_cyclic_start);
1227
1228/**
1229 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1230 * @chan: the DMA channel to stop
1231 *
1232 * Must be called with soft interrupts disabled.
1233 */
1234void dw_dma_cyclic_stop(struct dma_chan *chan)
1235{
1236 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1237 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301238 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001239
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301240 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001241
Andy Shevchenko3f936202012-06-19 13:46:32 +03001242 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001243
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301244 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001245}
1246EXPORT_SYMBOL(dw_dma_cyclic_stop);
1247
1248/**
1249 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1250 * @chan: the DMA channel to prepare
1251 * @buf_addr: physical DMA address where the buffer starts
1252 * @buf_len: total number of bytes for the entire buffer
1253 * @period_len: number of bytes for each period
1254 * @direction: transfer direction, to or from device
1255 *
1256 * Must be called before trying to start the transfer. Returns a valid struct
1257 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1258 */
1259struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1260 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301261 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262{
1263 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301264 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001265 struct dw_cyclic_desc *cdesc;
1266 struct dw_cyclic_desc *retval = NULL;
1267 struct dw_desc *desc;
1268 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001269 unsigned long was_cyclic;
1270 unsigned int reg_width;
1271 unsigned int periods;
1272 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301273 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301275 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001276 if (dwc->nollp) {
1277 spin_unlock_irqrestore(&dwc->lock, flags);
1278 dev_dbg(chan2dev(&dwc->chan),
1279 "channel doesn't support LLP transfers\n");
1280 return ERR_PTR(-EINVAL);
1281 }
1282
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001283 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301284 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001285 dev_dbg(chan2dev(&dwc->chan),
1286 "queue and/or active list are not empty\n");
1287 return ERR_PTR(-EBUSY);
1288 }
1289
1290 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301291 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001292 if (was_cyclic) {
1293 dev_dbg(chan2dev(&dwc->chan),
1294 "channel already prepared for cyclic DMA\n");
1295 return ERR_PTR(-EBUSY);
1296 }
1297
1298 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301299
1300 if (direction == DMA_MEM_TO_DEV)
1301 reg_width = __ffs(sconfig->dst_addr_width);
1302 else
1303 reg_width = __ffs(sconfig->src_addr_width);
1304
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001305 periods = buf_len / period_len;
1306
1307 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001308 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001309 goto out_err;
1310 if (unlikely(period_len & ((1 << reg_width) - 1)))
1311 goto out_err;
1312 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1313 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301314 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001315 goto out_err;
1316
1317 retval = ERR_PTR(-ENOMEM);
1318
1319 if (periods > NR_DESCS_PER_CHANNEL)
1320 goto out_err;
1321
1322 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1323 if (!cdesc)
1324 goto out_err;
1325
1326 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1327 if (!cdesc->desc)
1328 goto out_err_alloc;
1329
1330 for (i = 0; i < periods; i++) {
1331 desc = dwc_desc_get(dwc);
1332 if (!desc)
1333 goto out_err_desc_get;
1334
1335 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301336 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301337 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001338 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301339 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001340 | DWC_CTLL_DST_WIDTH(reg_width)
1341 | DWC_CTLL_SRC_WIDTH(reg_width)
1342 | DWC_CTLL_DST_FIX
1343 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001344 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301345
1346 desc->lli.ctllo |= sconfig->device_fc ?
1347 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1348 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1349
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001350 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301351 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001352 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301353 desc->lli.sar = sconfig->src_addr;
1354 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001355 | DWC_CTLL_SRC_WIDTH(reg_width)
1356 | DWC_CTLL_DST_WIDTH(reg_width)
1357 | DWC_CTLL_DST_INC
1358 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001359 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301360
1361 desc->lli.ctllo |= sconfig->device_fc ?
1362 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1363 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1364
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001365 break;
1366 default:
1367 break;
1368 }
1369
1370 desc->lli.ctlhi = (period_len >> reg_width);
1371 cdesc->desc[i] = desc;
1372
1373 if (last) {
1374 last->lli.llp = desc->txd.phys;
1375 dma_sync_single_for_device(chan2parent(chan),
1376 last->txd.phys, sizeof(last->lli),
1377 DMA_TO_DEVICE);
1378 }
1379
1380 last = desc;
1381 }
1382
1383 /* lets make a cyclic list */
1384 last->lli.llp = cdesc->desc[0]->txd.phys;
1385 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1386 sizeof(last->lli), DMA_TO_DEVICE);
1387
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001388 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1389 "period %zu periods %d\n", (unsigned long long)buf_addr,
1390 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001391
1392 cdesc->periods = periods;
1393 dwc->cdesc = cdesc;
1394
1395 return cdesc;
1396
1397out_err_desc_get:
1398 while (i--)
1399 dwc_desc_put(dwc, cdesc->desc[i]);
1400out_err_alloc:
1401 kfree(cdesc);
1402out_err:
1403 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1404 return (struct dw_cyclic_desc *)retval;
1405}
1406EXPORT_SYMBOL(dw_dma_cyclic_prep);
1407
1408/**
1409 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1410 * @chan: the DMA channel to free
1411 */
1412void dw_dma_cyclic_free(struct dma_chan *chan)
1413{
1414 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1415 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1416 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1417 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301418 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001419
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001420 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001421
1422 if (!cdesc)
1423 return;
1424
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301425 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001426
Andy Shevchenko3f936202012-06-19 13:46:32 +03001427 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001428
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001429 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1430 dma_writel(dw, CLEAR.XFER, dwc->mask);
1431
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301432 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001433
1434 for (i = 0; i < cdesc->periods; i++)
1435 dwc_desc_put(dwc, cdesc->desc[i]);
1436
1437 kfree(cdesc->desc);
1438 kfree(cdesc);
1439
1440 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1441}
1442EXPORT_SYMBOL(dw_dma_cyclic_free);
1443
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001444/*----------------------------------------------------------------------*/
1445
1446static void dw_dma_off(struct dw_dma *dw)
1447{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301448 int i;
1449
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001450 dma_writel(dw, CFG, 0);
1451
1452 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001453 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1454 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1455 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1456
1457 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1458 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301459
1460 for (i = 0; i < dw->dma.chancnt; i++)
1461 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001462}
1463
Andy Shevchenko0272e932012-06-19 13:34:09 +03001464static int __devinit dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001465{
1466 struct dw_dma_platform_data *pdata;
1467 struct resource *io;
1468 struct dw_dma *dw;
1469 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001470 void __iomem *regs;
1471 bool autocfg;
1472 unsigned int dw_params;
1473 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001474 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001475 int irq;
1476 int err;
1477 int i;
1478
Viresh Kumar6c618c92012-02-01 16:12:22 +05301479 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001480 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1481 return -EINVAL;
1482
1483 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1484 if (!io)
1485 return -EINVAL;
1486
1487 irq = platform_get_irq(pdev, 0);
1488 if (irq < 0)
1489 return irq;
1490
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001491 regs = devm_request_and_ioremap(&pdev->dev, io);
1492 if (!regs)
1493 return -EBUSY;
1494
1495 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1496 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1497
1498 if (autocfg)
1499 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1500 else
1501 nr_channels = pdata->nr_channels;
1502
1503 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001504 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001505 if (!dw)
1506 return -ENOMEM;
1507
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001508 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1509 if (IS_ERR(dw->clk))
1510 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301511 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001512
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001513 dw->regs = regs;
1514
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001515 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001516 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001517 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1518
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001519 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1520 for (i = 0; i < dw->nr_masters; i++) {
1521 dw->data_width[i] =
1522 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1523 }
1524 } else {
1525 dw->nr_masters = pdata->nr_masters;
1526 memcpy(dw->data_width, pdata->data_width, 4);
1527 }
1528
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001529 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001530 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001531
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001532 /* force dma off, just in case */
1533 dw_dma_off(dw);
1534
Andy Shevchenko236b1062012-06-19 13:34:07 +03001535 /* disable BLOCK interrupts as well */
1536 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1537
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001538 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1539 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001540 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001541 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001542
1543 platform_set_drvdata(pdev, dw);
1544
1545 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1546
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001547 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001548 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001549 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001550 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001551
1552 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001553 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301554 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1555 list_add_tail(&dwc->chan.device_node,
1556 &dw->dma.channels);
1557 else
1558 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001559
Viresh Kumar93317e82011-03-03 15:47:22 +05301560 /* 7 is highest priority & 0 is lowest. */
1561 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001562 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301563 else
1564 dwc->priority = i;
1565
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001566 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1567 spin_lock_init(&dwc->lock);
1568 dwc->mask = 1 << i;
1569
1570 INIT_LIST_HEAD(&dwc->active_list);
1571 INIT_LIST_HEAD(&dwc->queue);
1572 INIT_LIST_HEAD(&dwc->free_list);
1573
1574 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001575
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001576 dwc->dw = dw;
1577
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001578 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001579 if (autocfg) {
1580 unsigned int dwc_params;
1581
1582 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1583 DWC_PARAMS);
1584
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001585 /* Decode maximum block size for given channel. The
1586 * stored 4 bit value represents blocks from 0x00 for 3
1587 * up to 0x0a for 4095. */
1588 dwc->block_size =
1589 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001590 dwc->nollp =
1591 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1592 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001593 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001594
1595 /* Check if channel supports multi block transfer */
1596 channel_writel(dwc, LLP, 0xfffffffc);
1597 dwc->nollp =
1598 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1599 channel_writel(dwc, LLP, 0);
1600 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001601 }
1602
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001603 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001604 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001605 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001606 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1607 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1608 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1609
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001610 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1611 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001612 if (pdata->is_private)
1613 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001614 dw->dma.dev = &pdev->dev;
1615 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1616 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1617
1618 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1619
1620 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001621 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001622
Linus Walleij07934482010-03-26 16:50:49 -07001623 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001624 dw->dma.device_issue_pending = dwc_issue_pending;
1625
1626 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1627
1628 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001629 dev_name(&pdev->dev), nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001630
1631 dma_async_device_register(&dw->dma);
1632
1633 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001634}
1635
Andy Shevchenko0272e932012-06-19 13:34:09 +03001636static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001637{
1638 struct dw_dma *dw = platform_get_drvdata(pdev);
1639 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001640
1641 dw_dma_off(dw);
1642 dma_async_device_unregister(&dw->dma);
1643
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001644 tasklet_kill(&dw->tasklet);
1645
1646 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1647 chan.device_node) {
1648 list_del(&dwc->chan.device_node);
1649 channel_clear_bit(dw, CH_EN, dwc->mask);
1650 }
1651
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001652 return 0;
1653}
1654
1655static void dw_shutdown(struct platform_device *pdev)
1656{
1657 struct dw_dma *dw = platform_get_drvdata(pdev);
1658
1659 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301660 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001661}
1662
Magnus Damm4a256b52009-07-08 13:22:18 +02001663static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001664{
Magnus Damm4a256b52009-07-08 13:22:18 +02001665 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001666 struct dw_dma *dw = platform_get_drvdata(pdev);
1667
1668 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301669 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301670
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001671 return 0;
1672}
1673
Magnus Damm4a256b52009-07-08 13:22:18 +02001674static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001675{
Magnus Damm4a256b52009-07-08 13:22:18 +02001676 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001677 struct dw_dma *dw = platform_get_drvdata(pdev);
1678
Viresh Kumar30755282012-04-17 17:10:07 +05301679 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001680 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1681 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682}
1683
Alexey Dobriyan47145212009-12-14 18:00:08 -08001684static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001685 .suspend_noirq = dw_suspend_noirq,
1686 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301687 .freeze_noirq = dw_suspend_noirq,
1688 .thaw_noirq = dw_resume_noirq,
1689 .restore_noirq = dw_resume_noirq,
1690 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001691};
1692
Viresh Kumard3f797d2012-04-20 20:15:34 +05301693#ifdef CONFIG_OF
1694static const struct of_device_id dw_dma_id_table[] = {
1695 { .compatible = "snps,dma-spear1340" },
1696 {}
1697};
1698MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1699#endif
1700
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001701static struct platform_driver dw_driver = {
Andy Shevchenko0272e932012-06-19 13:34:09 +03001702 .remove = __devexit_p(dw_remove),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001704 .driver = {
1705 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001706 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301707 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001708 },
1709};
1710
1711static int __init dw_init(void)
1712{
1713 return platform_driver_probe(&dw_driver, dw_probe);
1714}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301715subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001716
1717static void __exit dw_exit(void)
1718{
1719 platform_driver_unregister(&dw_driver);
1720}
1721module_exit(dw_exit);
1722
1723MODULE_LICENSE("GPL v2");
1724MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001725MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001726MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");