blob: 70a70085ffd1e1e2371fa49220b2eb046190bc91 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
29#include <linux/init.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080030#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
David Daney3d8bfdd2010-12-21 14:19:11 -080032#include <asm/cacheflush.h>
33#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
David Daney1ec56322010-04-28 12:16:18 -070038/*
39 * TLB load/store/modify handlers.
40 *
41 * Only the fastpath gets synthesized at runtime, the slowpath for
42 * do_page_fault remains normal asm.
43 */
44extern void tlb_do_page_fault_0(void);
45extern void tlb_do_page_fault_1(void);
46
David Daneybf286072011-07-05 16:34:46 -070047struct work_registers {
48 int r1;
49 int r2;
50 int r3;
51};
52
53struct tlb_reg_save {
54 unsigned long a;
55 unsigned long b;
56} ____cacheline_aligned_in_smp;
57
58static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070059
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010060static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 /* XXX: We should probe for the presence of this bug, but we don't. */
63 return 0;
64}
65
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010066static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 /* XXX: We should probe for the presence of this bug, but we don't. */
69 return 0;
70}
71
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010072static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 return BCM1250_M3_WAR;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 return R10000_LLSC_WAR;
80}
81
David Daneycc33ae42010-12-20 15:54:50 -080082static int use_bbit_insns(void)
83{
84 switch (current_cpu_type()) {
85 case CPU_CAVIUM_OCTEON:
86 case CPU_CAVIUM_OCTEON_PLUS:
87 case CPU_CAVIUM_OCTEON2:
88 return 1;
89 default:
90 return 0;
91 }
92}
93
David Daney2c8c53e2010-12-27 18:07:57 -080094static int use_lwx_insns(void)
95{
96 switch (current_cpu_type()) {
97 case CPU_CAVIUM_OCTEON2:
98 return 1;
99 default:
100 return 0;
101 }
102}
103#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
104 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
105static bool scratchpad_available(void)
106{
107 return true;
108}
109static int scratchpad_offset(int i)
110{
111 /*
112 * CVMSEG starts at address -32768 and extends for
113 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
114 */
115 i += 1; /* Kernel use starts at the top and works down. */
116 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
117}
118#else
119static bool scratchpad_available(void)
120{
121 return false;
122}
123static int scratchpad_offset(int i)
124{
125 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800126 /* Really unreachable, but evidently some GCC want this. */
127 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800128}
129#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100131 * Found by experiment: At least some revisions of the 4kc throw under
132 * some circumstances a machine check exception, triggered by invalid
133 * values in the index register. Delaying the tlbp instruction until
134 * after the next branch, plus adding an additional nop in front of
135 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
136 * why; it's not an issue caused by the core RTL.
137 *
138 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000139static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100140{
141 return (current_cpu_data.processor_id & 0xffff00) ==
142 (PRID_COMP_MIPS | PRID_IMP_4KC);
143}
144
Thiemo Seufere30ec452008-01-28 20:05:38 +0000145/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000147 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 label_leave,
149 label_vmalloc,
150 label_vmalloc_done,
151 label_tlbw_hazard,
152 label_split,
David Daney6dd93442010-02-10 15:12:47 -0800153 label_tlbl_goaround1,
154 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 label_nopage_tlbl,
156 label_nopage_tlbs,
157 label_nopage_tlbm,
158 label_smp_pgtable_change,
159 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700160 label_large_segbits_fault,
David Daneyfd062c82009-05-27 17:47:44 -0700161#ifdef CONFIG_HUGETLB_PAGE
162 label_tlb_huge_update,
163#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164};
165
Thiemo Seufere30ec452008-01-28 20:05:38 +0000166UASM_L_LA(_second_part)
167UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000168UASM_L_LA(_vmalloc)
169UASM_L_LA(_vmalloc_done)
170UASM_L_LA(_tlbw_hazard)
171UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800172UASM_L_LA(_tlbl_goaround1)
173UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174UASM_L_LA(_nopage_tlbl)
175UASM_L_LA(_nopage_tlbs)
176UASM_L_LA(_nopage_tlbm)
177UASM_L_LA(_smp_pgtable_change)
178UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700179UASM_L_LA(_large_segbits_fault)
David Daneyfd062c82009-05-27 17:47:44 -0700180#ifdef CONFIG_HUGETLB_PAGE
181UASM_L_LA(_tlb_huge_update)
182#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900183
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200184/*
185 * For debug purposes.
186 */
187static inline void dump_handler(const u32 *handler, int count)
188{
189 int i;
190
191 pr_debug("\t.set push\n");
192 pr_debug("\t.set noreorder\n");
193
194 for (i = 0; i < count; i++)
195 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
196
197 pr_debug("\t.set pop\n");
198}
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200/* The only general purpose registers allowed in TLB handlers. */
201#define K0 26
202#define K1 27
203
204/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100205#define C0_INDEX 0, 0
206#define C0_ENTRYLO0 2, 0
207#define C0_TCBIND 2, 2
208#define C0_ENTRYLO1 3, 0
209#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700210#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100211#define C0_BADVADDR 8, 0
212#define C0_ENTRYHI 10, 0
213#define C0_EPC 14, 0
214#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Ralf Baechle875d43e2005-09-03 15:56:16 -0700216#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000217# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000219# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#endif
221
222/* The worst case length of the handler is around 18 instructions for
223 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
224 * Maximum space available is 32 instructions for R3000 and 64
225 * instructions for R4000.
226 *
227 * We deliberately chose a buffer size of 128, so we won't scribble
228 * over anything important on overflow before we panic.
229 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000230static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000233static struct uasm_label labels[128] __cpuinitdata;
234static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
David Daney1ec56322010-04-28 12:16:18 -0700236#ifdef CONFIG_64BIT
237static int check_for_high_segbits __cpuinitdata;
238#endif
239
David Daney2c8c53e2010-12-27 18:07:57 -0800240static int check_for_high_segbits __cpuinitdata;
David Daney3d8bfdd2010-12-21 14:19:11 -0800241
242static unsigned int kscratch_used_mask __cpuinitdata;
243
244static int __cpuinit allocate_kscratch(void)
245{
246 int r;
247 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
248
249 r = ffs(a);
250
251 if (r == 0)
252 return -1;
253
254 r--; /* make it zero based */
255
256 kscratch_used_mask |= (1 << r);
257
258 return r;
259}
260
David Daney2c8c53e2010-12-27 18:07:57 -0800261static int scratch_reg __cpuinitdata;
David Daney3d8bfdd2010-12-21 14:19:11 -0800262static int pgd_reg __cpuinitdata;
David Daney2c8c53e2010-12-27 18:07:57 -0800263enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800264
David Daneybf286072011-07-05 16:34:46 -0700265static struct work_registers __cpuinit build_get_work_registers(u32 **p)
266{
267 struct work_registers r;
268
269 int smp_processor_id_reg;
270 int smp_processor_id_sel;
271 int smp_processor_id_shift;
272
273 if (scratch_reg > 0) {
274 /* Save in CPU local C0_KScratch? */
275 UASM_i_MTC0(p, 1, 31, scratch_reg);
276 r.r1 = K0;
277 r.r2 = K1;
278 r.r3 = 1;
279 return r;
280 }
281
282 if (num_possible_cpus() > 1) {
283#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
284 smp_processor_id_shift = 51;
285 smp_processor_id_reg = 20; /* XContext */
286 smp_processor_id_sel = 0;
287#else
288# ifdef CONFIG_32BIT
289 smp_processor_id_shift = 25;
290 smp_processor_id_reg = 4; /* Context */
291 smp_processor_id_sel = 0;
292# endif
293# ifdef CONFIG_64BIT
294 smp_processor_id_shift = 26;
295 smp_processor_id_reg = 4; /* Context */
296 smp_processor_id_sel = 0;
297# endif
298#endif
299 /* Get smp_processor_id */
300 UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
301 UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);
302
303 /* handler_reg_save index in K0 */
304 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
305
306 UASM_i_LA(p, K1, (long)&handler_reg_save);
307 UASM_i_ADDU(p, K0, K0, K1);
308 } else {
309 UASM_i_LA(p, K0, (long)&handler_reg_save);
310 }
311 /* K0 now points to save area, save $1 and $2 */
312 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
313 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
314
315 r.r1 = K1;
316 r.r2 = 1;
317 r.r3 = 2;
318 return r;
319}
320
321static void __cpuinit build_restore_work_registers(u32 **p)
322{
323 if (scratch_reg > 0) {
324 UASM_i_MFC0(p, 1, 31, scratch_reg);
325 return;
326 }
327 /* K0 already points to save area, restore $1 and $2 */
328 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
329 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
330}
331
David Daney2c8c53e2010-12-27 18:07:57 -0800332#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
333
David Daney82622282009-10-14 12:16:56 -0700334/*
335 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
336 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800337 *
338 * Declare pgd_current here instead of including mmu_context.h to avoid type
339 * conflicts for tlbmiss_handler_setup_pgd
David Daney82622282009-10-14 12:16:56 -0700340 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800341extern unsigned long pgd_current[];
David Daney82622282009-10-14 12:16:56 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/*
344 * The R3000 TLB handler is simple.
345 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000346static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
348 long pgdc = (long)pgd_current;
349 u32 *p;
350
351 memset(tlb_handler, 0, sizeof(tlb_handler));
352 p = tlb_handler;
353
Thiemo Seufere30ec452008-01-28 20:05:38 +0000354 uasm_i_mfc0(&p, K0, C0_BADVADDR);
355 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
356 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
357 uasm_i_srl(&p, K0, K0, 22); /* load delay */
358 uasm_i_sll(&p, K0, K0, 2);
359 uasm_i_addu(&p, K1, K1, K0);
360 uasm_i_mfc0(&p, K0, C0_CONTEXT);
361 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
362 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
363 uasm_i_addu(&p, K1, K1, K0);
364 uasm_i_lw(&p, K0, 0, K1);
365 uasm_i_nop(&p); /* load delay */
366 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
367 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
368 uasm_i_tlbwr(&p); /* cp0 delay */
369 uasm_i_jr(&p, K1);
370 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
372 if (p > tlb_handler + 32)
373 panic("TLB refill handler space exceeded");
374
Thiemo Seufere30ec452008-01-28 20:05:38 +0000375 pr_debug("Wrote TLB refill handler (%u instructions).\n",
376 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Ralf Baechle91b05e62006-03-29 18:53:00 +0100378 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200379
380 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
David Daney82622282009-10-14 12:16:56 -0700382#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384/*
385 * The R4000 TLB handler is much more complicated. We have two
386 * consecutive handler areas with 32 instructions space each.
387 * Since they aren't used at the same time, we can overflow in the
388 * other one.To keep things simple, we first assume linear space,
389 * then we relocate it to the final handler layout as needed.
390 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000391static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393/*
394 * Hazards
395 *
396 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
397 * 2. A timing hazard exists for the TLBP instruction.
398 *
399 * stalling_instruction
400 * TLBP
401 *
402 * The JTLB is being read for the TLBP throughout the stall generated by the
403 * previous instruction. This is not really correct as the stalling instruction
404 * can modify the address used to access the JTLB. The failure symptom is that
405 * the TLBP instruction will use an address created for the stalling instruction
406 * and not the address held in C0_ENHI and thus report the wrong results.
407 *
408 * The software work-around is to not allow the instruction preceding the TLBP
409 * to stall - make it an NOP or some other instruction guaranteed not to stall.
410 *
411 * Errata 2 will not be fixed. This errata is also on the R5000.
412 *
413 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
414 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000415static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100417 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200418 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000419 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200420 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 case CPU_R5000:
422 case CPU_R5000A:
423 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000424 uasm_i_nop(p);
425 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 break;
427
428 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000429 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 break;
431 }
432}
433
434/*
435 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300436 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 */
438enum tlb_write_entry { tlb_random, tlb_indexed };
439
Ralf Baechle234fcd12008-03-08 09:56:28 +0000440static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000441 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 enum tlb_write_entry wmode)
443{
444 void(*tlbw)(u32 **) = NULL;
445
446 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000447 case tlb_random: tlbw = uasm_i_tlbwr; break;
448 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450
Ralf Baechle161548b2008-01-29 10:14:54 +0000451 if (cpu_has_mips_r2) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500452 /*
453 * The architecture spec says an ehb is required here,
454 * but a number of cores do not have the hazard and
455 * using an ehb causes an expensive pipeline stall.
456 */
457 switch (current_cpu_type()) {
458 case CPU_M14KC:
459 case CPU_74K:
460 break;
461
462 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700463 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500464 break;
465 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000466 tlbw(p);
467 return;
468 }
469
Ralf Baechle10cc3522007-10-11 23:46:15 +0100470 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 case CPU_R4000PC:
472 case CPU_R4000SC:
473 case CPU_R4000MC:
474 case CPU_R4400PC:
475 case CPU_R4400SC:
476 case CPU_R4400MC:
477 /*
478 * This branch uses up a mtc0 hazard nop slot and saves
479 * two nops after the tlbw instruction.
480 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000481 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000483 uasm_l_tlbw_hazard(l, *p);
484 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 break;
486
487 case CPU_R4600:
488 case CPU_R4700:
489 case CPU_R5000:
490 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000491 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000492 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000494 break;
495
496 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 case CPU_5KC:
498 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000499 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530500 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000501 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 tlbw(p);
503 break;
504
505 case CPU_R10000:
506 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400507 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100509 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200510 case CPU_M14KC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700512 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 case CPU_4KSC:
514 case CPU_20KC:
515 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700516 case CPU_BMIPS32:
517 case CPU_BMIPS3300:
518 case CPU_BMIPS4350:
519 case CPU_BMIPS4380:
520 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800521 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900522 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100523 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000524 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100525 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 tlbw(p);
527 break;
528
529 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000530 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /*
532 * This branch uses up a mtc0 hazard nop slot and saves
533 * a nop after the tlbw instruction.
534 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000537 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 break;
539
540 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000541 uasm_i_nop(p);
542 uasm_i_nop(p);
543 uasm_i_nop(p);
544 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 tlbw(p);
546 break;
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 case CPU_RM9000:
549 /*
550 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
551 * use of the JTLB for instructions should not occur for 4
552 * cpu cycles and use for data translations should not occur
553 * for 3 cpu cycles.
554 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000555 uasm_i_ssnop(p);
556 uasm_i_ssnop(p);
557 uasm_i_ssnop(p);
558 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_ssnop(p);
561 uasm_i_ssnop(p);
562 uasm_i_ssnop(p);
563 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 break;
565
566 case CPU_VR4111:
567 case CPU_VR4121:
568 case CPU_VR4122:
569 case CPU_VR4181:
570 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000571 uasm_i_nop(p);
572 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000574 uasm_i_nop(p);
575 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 break;
577
578 case CPU_VR4131:
579 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000580 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000581 uasm_i_nop(p);
582 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 tlbw(p);
584 break;
585
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000586 case CPU_JZRISC:
587 tlbw(p);
588 uasm_i_nop(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 default:
592 panic("No TLB refill handler yet (CPU type: %d)",
593 current_cpu_data.cputype);
594 break;
595 }
596}
597
David Daney6dd93442010-02-10 15:12:47 -0800598static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
599 unsigned int reg)
600{
601 if (kernel_uses_smartmips_rixi) {
602 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
603 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
604 } else {
605#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700606 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800607#else
608 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
609#endif
610 }
611}
612
David Daneyfd062c82009-05-27 17:47:44 -0700613#ifdef CONFIG_HUGETLB_PAGE
David Daney6dd93442010-02-10 15:12:47 -0800614
615static __cpuinit void build_restore_pagemask(u32 **p,
616 struct uasm_reloc **r,
617 unsigned int tmp,
David Daney2c8c53e2010-12-27 18:07:57 -0800618 enum label_id lid,
619 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800620{
David Daney2c8c53e2010-12-27 18:07:57 -0800621 if (restore_scratch) {
622 /* Reset default page size */
623 if (PM_DEFAULT_MASK >> 16) {
624 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
625 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
626 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
627 uasm_il_b(p, r, lid);
628 } else if (PM_DEFAULT_MASK) {
629 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
630 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
631 uasm_il_b(p, r, lid);
632 } else {
633 uasm_i_mtc0(p, 0, C0_PAGEMASK);
634 uasm_il_b(p, r, lid);
635 }
636 if (scratch_reg > 0)
637 UASM_i_MFC0(p, 1, 31, scratch_reg);
638 else
639 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800640 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800641 /* Reset default page size */
642 if (PM_DEFAULT_MASK >> 16) {
643 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
644 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
645 uasm_il_b(p, r, lid);
646 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
647 } else if (PM_DEFAULT_MASK) {
648 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
649 uasm_il_b(p, r, lid);
650 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
651 } else {
652 uasm_il_b(p, r, lid);
653 uasm_i_mtc0(p, 0, C0_PAGEMASK);
654 }
David Daney6dd93442010-02-10 15:12:47 -0800655 }
656}
657
David Daneyfd062c82009-05-27 17:47:44 -0700658static __cpuinit void build_huge_tlb_write_entry(u32 **p,
659 struct uasm_label **l,
660 struct uasm_reloc **r,
661 unsigned int tmp,
David Daney2c8c53e2010-12-27 18:07:57 -0800662 enum tlb_write_entry wmode,
663 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700664{
665 /* Set huge page tlb entry size */
666 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
667 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
668 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
669
670 build_tlb_write_entry(p, l, r, wmode);
671
David Daney2c8c53e2010-12-27 18:07:57 -0800672 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700673}
674
675/*
676 * Check if Huge PTE is present, if so then jump to LABEL.
677 */
678static void __cpuinit
679build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
680 unsigned int pmd, int lid)
681{
682 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800683 if (use_bbit_insns()) {
684 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
685 } else {
686 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
687 uasm_il_bnez(p, r, tmp, lid);
688 }
David Daneyfd062c82009-05-27 17:47:44 -0700689}
690
691static __cpuinit void build_huge_update_entries(u32 **p,
692 unsigned int pte,
693 unsigned int tmp)
694{
695 int small_sequence;
696
697 /*
698 * A huge PTE describes an area the size of the
699 * configured huge page size. This is twice the
700 * of the large TLB entry size we intend to use.
701 * A TLB entry half the size of the configured
702 * huge page size is configured into entrylo0
703 * and entrylo1 to cover the contiguous huge PTE
704 * address space.
705 */
706 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
707
708 /* We can clobber tmp. It isn't used after this.*/
709 if (!small_sequence)
710 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
711
David Daney6dd93442010-02-10 15:12:47 -0800712 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800713 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700714 /* convert to entrylo1 */
715 if (small_sequence)
716 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
717 else
718 UASM_i_ADDU(p, pte, pte, tmp);
719
David Daney9b8c3892010-02-10 15:12:44 -0800720 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700721}
722
723static __cpuinit void build_huge_handler_tail(u32 **p,
724 struct uasm_reloc **r,
725 struct uasm_label **l,
726 unsigned int pte,
727 unsigned int ptr)
728{
729#ifdef CONFIG_SMP
730 UASM_i_SC(p, pte, 0, ptr);
731 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
732 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
733#else
734 UASM_i_SW(p, pte, 0, ptr);
735#endif
736 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800737 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700738}
739#endif /* CONFIG_HUGETLB_PAGE */
740
Ralf Baechle875d43e2005-09-03 15:56:16 -0700741#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742/*
743 * TMP and PTR are scratch.
744 * TMP will be clobbered, PTR will hold the pmd entry.
745 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000746static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000747build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 unsigned int tmp, unsigned int ptr)
749{
David Daney82622282009-10-14 12:16:56 -0700750#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700752#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /*
754 * The vmalloc handling is not in the hotpath.
755 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000756 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700757
758 if (check_for_high_segbits) {
759 /*
760 * The kernel currently implicitely assumes that the
761 * MIPS SEGBITS parameter for the processor is
762 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
763 * allocate virtual addresses outside the maximum
764 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
765 * that doesn't prevent user code from accessing the
766 * higher xuseg addresses. Here, we make sure that
767 * everything but the lower xuseg addresses goes down
768 * the module_alloc/vmalloc path.
769 */
770 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
771 uasm_il_bnez(p, r, ptr, label_vmalloc);
772 } else {
773 uasm_il_bltz(p, r, tmp, label_vmalloc);
774 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000775 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
David Daney82622282009-10-14 12:16:56 -0700777#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -0800778 if (pgd_reg != -1) {
779 /* pgd is in pgd_reg */
780 UASM_i_MFC0(p, ptr, 31, pgd_reg);
781 } else {
782 /*
783 * &pgd << 11 stored in CONTEXT [23..63].
784 */
785 UASM_i_MFC0(p, ptr, C0_CONTEXT);
786
787 /* Clear lower 23 bits of context. */
788 uasm_i_dins(p, ptr, 0, 0, 23);
789
790 /* 1 0 1 0 1 << 6 xkphys cached */
791 uasm_i_ori(p, ptr, ptr, 0x540);
792 uasm_i_drotr(p, ptr, ptr, 11);
793 }
David Daney82622282009-10-14 12:16:56 -0700794#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100795# ifdef CONFIG_MIPS_MT_SMTC
796 /*
797 * SMTC uses TCBind value as "CPU" index
798 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000799 uasm_i_mfc0(p, ptr, C0_TCBIND);
David Daney3be60222010-04-28 12:16:17 -0700800 uasm_i_dsrl_safe(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100801# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000803 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * stored in CONTEXT.
805 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000806 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
David Daney3be60222010-04-28 12:16:17 -0700807 uasm_i_dsrl_safe(p, ptr, ptr, 23);
David Daney82622282009-10-14 12:16:56 -0700808# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000809 UASM_i_LA_mostly(p, tmp, pgdc);
810 uasm_i_daddu(p, ptr, ptr, tmp);
811 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
812 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000814 UASM_i_LA_mostly(p, ptr, pgdc);
815 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816#endif
817
Thiemo Seufere30ec452008-01-28 20:05:38 +0000818 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100819
David Daney3be60222010-04-28 12:16:17 -0700820 /* get pgd offset in bytes */
821 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100822
Thiemo Seufere30ec452008-01-28 20:05:38 +0000823 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
824 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800825#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000826 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
827 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700828 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000829 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
830 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800831#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
835 * BVADDR is the faulting address, PTR is scratch.
836 * PTR will hold the pgd for vmalloc.
837 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000838static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000839build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700840 unsigned int bvaddr, unsigned int ptr,
841 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842{
843 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700844 int single_insn_swpd;
845 int did_vmalloc_branch = 0;
846
847 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Thiemo Seufere30ec452008-01-28 20:05:38 +0000849 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
David Daney2c8c53e2010-12-27 18:07:57 -0800851 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700852 if (single_insn_swpd) {
853 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
854 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
855 did_vmalloc_branch = 1;
856 /* fall through */
857 } else {
858 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
859 }
860 }
861 if (!did_vmalloc_branch) {
862 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
863 uasm_il_b(p, r, label_vmalloc_done);
864 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
865 } else {
866 UASM_i_LA_mostly(p, ptr, swpd);
867 uasm_il_b(p, r, label_vmalloc_done);
868 if (uasm_in_compat_space_p(swpd))
869 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
870 else
871 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
872 }
873 }
David Daney2c8c53e2010-12-27 18:07:57 -0800874 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700875 uasm_l_large_segbits_fault(l, *p);
876 /*
877 * We get here if we are an xsseg address, or if we are
878 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
879 *
880 * Ignoring xsseg (assume disabled so would generate
881 * (address errors?), the only remaining possibility
882 * is the upper xuseg addresses. On processors with
883 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
884 * addresses would have taken an address error. We try
885 * to mimic that here by taking a load/istream page
886 * fault.
887 */
888 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
889 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800890
891 if (mode == refill_scratch) {
892 if (scratch_reg > 0)
893 UASM_i_MFC0(p, 1, 31, scratch_reg);
894 else
895 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
896 } else {
897 uasm_i_nop(p);
898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 }
900}
901
Ralf Baechle875d43e2005-09-03 15:56:16 -0700902#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
904/*
905 * TMP and PTR are scratch.
906 * TMP will be clobbered, PTR will hold the pgd entry.
907 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000908static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
910{
911 long pgdc = (long)pgd_current;
912
913 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
914#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100915#ifdef CONFIG_MIPS_MT_SMTC
916 /*
917 * SMTC uses TCBind value as "CPU" index
918 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000919 uasm_i_mfc0(p, ptr, C0_TCBIND);
920 UASM_i_LA_mostly(p, tmp, pgdc);
921 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100922#else
923 /*
924 * smp_processor_id() << 3 is stored in CONTEXT.
925 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000926 uasm_i_mfc0(p, ptr, C0_CONTEXT);
927 UASM_i_LA_mostly(p, tmp, pgdc);
928 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100929#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000930 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000932 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000934 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
935 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
Steven J. Hillff401e52012-08-28 23:20:39 -0500936
937 if (cpu_has_mips_r2) {
938 uasm_i_ext(p, tmp, tmp, PGDIR_SHIFT, (32 - PGDIR_SHIFT));
939 uasm_i_ins(p, ptr, tmp, PGD_T_LOG2, (32 - PGDIR_SHIFT));
940 return;
941 }
942
Thiemo Seufere30ec452008-01-28 20:05:38 +0000943 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
944 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
945 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946}
947
Ralf Baechle875d43e2005-09-03 15:56:16 -0700948#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Ralf Baechle234fcd12008-03-08 09:56:28 +0000950static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
Ralf Baechle242954b2006-10-24 02:29:01 +0100952 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
954
Ralf Baechle10cc3522007-10-11 23:46:15 +0100955 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 case CPU_VR41XX:
957 case CPU_VR4111:
958 case CPU_VR4121:
959 case CPU_VR4122:
960 case CPU_VR4131:
961 case CPU_VR4181:
962 case CPU_VR4181A:
963 case CPU_VR4133:
964 shift += 2;
965 break;
966
967 default:
968 break;
969 }
970
971 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000972 UASM_i_SRL(p, ctx, ctx, shift);
973 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
975
Ralf Baechle234fcd12008-03-08 09:56:28 +0000976static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
Steven J. Hillff401e52012-08-28 23:20:39 -0500978 if (cpu_has_mips_r2) {
979 /* PTE ptr offset is obtained from BadVAddr */
980 UASM_i_MFC0(p, tmp, C0_BADVADDR);
981 UASM_i_LW(p, ptr, 0, ptr);
982 uasm_i_ext(p, tmp, tmp, PAGE_SHIFT+1, PGDIR_SHIFT-PAGE_SHIFT-1);
983 uasm_i_ins(p, ptr, tmp, PTE_T_LOG2+1, PGDIR_SHIFT-PAGE_SHIFT-1);
984 return;
985 }
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 /*
988 * Bug workaround for the Nevada. It seems as if under certain
989 * circumstances the move from cp0_context might produce a
990 * bogus result when the mfc0 instruction and its consumer are
991 * in a different cacheline or a load instruction, probably any
992 * memory reference, is between them.
993 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100994 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000996 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 GET_CONTEXT(p, tmp); /* get context reg */
998 break;
999
1000 default:
1001 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001002 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 break;
1004 }
1005
1006 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001007 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
Ralf Baechle234fcd12008-03-08 09:56:28 +00001010static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 unsigned int ptep)
1012{
1013 /*
1014 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1015 * Kernel is a special case. Only a few CPUs use it.
1016 */
1017#ifdef CONFIG_64BIT_PHYS_ADDR
1018 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001019 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1020 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
David Daney6dd93442010-02-10 15:12:47 -08001021 if (kernel_uses_smartmips_rixi) {
1022 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
1023 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
1024 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1025 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1026 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1027 } else {
David Daney3be60222010-04-28 12:16:17 -07001028 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001029 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001030 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001031 }
David Daney9b8c3892010-02-10 15:12:44 -08001032 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 } else {
1034 int pte_off_even = sizeof(pte_t) / 2;
1035 int pte_off_odd = pte_off_even + sizeof(pte_t);
1036
1037 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001038 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001039 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001040 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001041 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 }
1043#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001044 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1045 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 if (r45k_bvahwbug())
1047 build_tlb_probe_entry(p);
David Daney6dd93442010-02-10 15:12:47 -08001048 if (kernel_uses_smartmips_rixi) {
1049 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
1050 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
1051 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1052 if (r4k_250MHZhwbug())
1053 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1054 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1055 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1056 } else {
1057 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1058 if (r4k_250MHZhwbug())
1059 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1060 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1061 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1062 if (r45k_bvahwbug())
1063 uasm_i_mfc0(p, tmp, C0_INDEX);
1064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001066 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1067 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068#endif
1069}
1070
David Daney2c8c53e2010-12-27 18:07:57 -08001071struct mips_huge_tlb_info {
1072 int huge_pte;
1073 int restore_scratch;
1074};
1075
1076static struct mips_huge_tlb_info __cpuinit
1077build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1078 struct uasm_reloc **r, unsigned int tmp,
1079 unsigned int ptr, int c0_scratch)
1080{
1081 struct mips_huge_tlb_info rv;
1082 unsigned int even, odd;
1083 int vmalloc_branch_delay_filled = 0;
1084 const int scratch = 1; /* Our extra working register */
1085
1086 rv.huge_pte = scratch;
1087 rv.restore_scratch = 0;
1088
1089 if (check_for_high_segbits) {
1090 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1091
1092 if (pgd_reg != -1)
1093 UASM_i_MFC0(p, ptr, 31, pgd_reg);
1094 else
1095 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1096
1097 if (c0_scratch >= 0)
1098 UASM_i_MTC0(p, scratch, 31, c0_scratch);
1099 else
1100 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1101
1102 uasm_i_dsrl_safe(p, scratch, tmp,
1103 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1104 uasm_il_bnez(p, r, scratch, label_vmalloc);
1105
1106 if (pgd_reg == -1) {
1107 vmalloc_branch_delay_filled = 1;
1108 /* Clear lower 23 bits of context. */
1109 uasm_i_dins(p, ptr, 0, 0, 23);
1110 }
1111 } else {
1112 if (pgd_reg != -1)
1113 UASM_i_MFC0(p, ptr, 31, pgd_reg);
1114 else
1115 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1116
1117 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1118
1119 if (c0_scratch >= 0)
1120 UASM_i_MTC0(p, scratch, 31, c0_scratch);
1121 else
1122 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1123
1124 if (pgd_reg == -1)
1125 /* Clear lower 23 bits of context. */
1126 uasm_i_dins(p, ptr, 0, 0, 23);
1127
1128 uasm_il_bltz(p, r, tmp, label_vmalloc);
1129 }
1130
1131 if (pgd_reg == -1) {
1132 vmalloc_branch_delay_filled = 1;
1133 /* 1 0 1 0 1 << 6 xkphys cached */
1134 uasm_i_ori(p, ptr, ptr, 0x540);
1135 uasm_i_drotr(p, ptr, ptr, 11);
1136 }
1137
1138#ifdef __PAGETABLE_PMD_FOLDED
1139#define LOC_PTEP scratch
1140#else
1141#define LOC_PTEP ptr
1142#endif
1143
1144 if (!vmalloc_branch_delay_filled)
1145 /* get pgd offset in bytes */
1146 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1147
1148 uasm_l_vmalloc_done(l, *p);
1149
1150 /*
1151 * tmp ptr
1152 * fall-through case = badvaddr *pgd_current
1153 * vmalloc case = badvaddr swapper_pg_dir
1154 */
1155
1156 if (vmalloc_branch_delay_filled)
1157 /* get pgd offset in bytes */
1158 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1159
1160#ifdef __PAGETABLE_PMD_FOLDED
1161 GET_CONTEXT(p, tmp); /* get context reg */
1162#endif
1163 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1164
1165 if (use_lwx_insns()) {
1166 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1167 } else {
1168 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1169 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1170 }
1171
1172#ifndef __PAGETABLE_PMD_FOLDED
1173 /* get pmd offset in bytes */
1174 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1175 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1176 GET_CONTEXT(p, tmp); /* get context reg */
1177
1178 if (use_lwx_insns()) {
1179 UASM_i_LWX(p, scratch, scratch, ptr);
1180 } else {
1181 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1182 UASM_i_LW(p, scratch, 0, ptr);
1183 }
1184#endif
1185 /* Adjust the context during the load latency. */
1186 build_adjust_context(p, tmp);
1187
1188#ifdef CONFIG_HUGETLB_PAGE
1189 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1190 /*
1191 * The in the LWX case we don't want to do the load in the
1192 * delay slot. It cannot issue in the same cycle and may be
1193 * speculative and unneeded.
1194 */
1195 if (use_lwx_insns())
1196 uasm_i_nop(p);
1197#endif /* CONFIG_HUGETLB_PAGE */
1198
1199
1200 /* build_update_entries */
1201 if (use_lwx_insns()) {
1202 even = ptr;
1203 odd = tmp;
1204 UASM_i_LWX(p, even, scratch, tmp);
1205 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1206 UASM_i_LWX(p, odd, scratch, tmp);
1207 } else {
1208 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1209 even = tmp;
1210 odd = ptr;
1211 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1212 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1213 }
1214 if (kernel_uses_smartmips_rixi) {
1215 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_NO_EXEC));
1216 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_NO_EXEC));
1217 uasm_i_drotr(p, even, even,
1218 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1219 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1220 uasm_i_drotr(p, odd, odd,
1221 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
1222 } else {
1223 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1224 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1225 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1226 }
1227 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1228
1229 if (c0_scratch >= 0) {
1230 UASM_i_MFC0(p, scratch, 31, c0_scratch);
1231 build_tlb_write_entry(p, l, r, tlb_random);
1232 uasm_l_leave(l, *p);
1233 rv.restore_scratch = 1;
1234 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1235 build_tlb_write_entry(p, l, r, tlb_random);
1236 uasm_l_leave(l, *p);
1237 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1238 } else {
1239 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1240 build_tlb_write_entry(p, l, r, tlb_random);
1241 uasm_l_leave(l, *p);
1242 rv.restore_scratch = 1;
1243 }
1244
1245 uasm_i_eret(p); /* return from trap */
1246
1247 return rv;
1248}
1249
David Daneye6f72d32009-05-20 11:40:58 -07001250/*
1251 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1252 * because EXL == 0. If we wrap, we can also use the 32 instruction
1253 * slots before the XTLB refill exception handler which belong to the
1254 * unused TLB refill exception.
1255 */
1256#define MIPS64_REFILL_INSNS 32
1257
Ralf Baechle234fcd12008-03-08 09:56:28 +00001258static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259{
1260 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001261 struct uasm_label *l = labels;
1262 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 u32 *f;
1264 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001265 struct mips_huge_tlb_info htlb_info __maybe_unused;
1266 enum vmalloc64_mode vmalloc_mode __maybe_unused;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267
1268 memset(tlb_handler, 0, sizeof(tlb_handler));
1269 memset(labels, 0, sizeof(labels));
1270 memset(relocs, 0, sizeof(relocs));
1271 memset(final_handler, 0, sizeof(final_handler));
1272
David Daney2c8c53e2010-12-27 18:07:57 -08001273 if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) {
1274 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1275 scratch_reg);
1276 vmalloc_mode = refill_scratch;
1277 } else {
1278 htlb_info.huge_pte = K0;
1279 htlb_info.restore_scratch = 0;
1280 vmalloc_mode = refill_noscratch;
1281 /*
1282 * create the plain linear handler
1283 */
1284 if (bcm1250_m3_war()) {
1285 unsigned int segbits = 44;
1286
1287 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1288 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1289 uasm_i_xor(&p, K0, K0, K1);
1290 uasm_i_dsrl_safe(&p, K1, K0, 62);
1291 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1292 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1293 uasm_i_or(&p, K0, K0, K1);
1294 uasm_il_bnez(&p, &r, K0, label_leave);
1295 /* No need for uasm_i_nop */
1296 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Ralf Baechle875d43e2005-09-03 15:56:16 -07001298#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001299 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300#else
David Daney2c8c53e2010-12-27 18:07:57 -08001301 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302#endif
1303
David Daneyfd062c82009-05-27 17:47:44 -07001304#ifdef CONFIG_HUGETLB_PAGE
David Daney2c8c53e2010-12-27 18:07:57 -08001305 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001306#endif
1307
David Daney2c8c53e2010-12-27 18:07:57 -08001308 build_get_ptep(&p, K0, K1);
1309 build_update_entries(&p, K0, K1);
1310 build_tlb_write_entry(&p, &l, &r, tlb_random);
1311 uasm_l_leave(&l, p);
1312 uasm_i_eret(&p); /* return from trap */
1313 }
David Daneyfd062c82009-05-27 17:47:44 -07001314#ifdef CONFIG_HUGETLB_PAGE
1315 uasm_l_tlb_huge_update(&l, p);
David Daney2c8c53e2010-12-27 18:07:57 -08001316 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1317 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1318 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001319#endif
1320
Ralf Baechle875d43e2005-09-03 15:56:16 -07001321#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001322 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323#endif
1324
1325 /*
1326 * Overflow check: For the 64bit handler, we need at least one
1327 * free instruction slot for the wrap-around branch. In worst
1328 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001329 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 * unused.
1331 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001332 /* Loongson2 ebase is different than r4k, we have more space */
1333#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 if ((p - tlb_handler) > 64)
1335 panic("TLB refill handler space exceeded");
1336#else
David Daneye6f72d32009-05-20 11:40:58 -07001337 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1338 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1339 && uasm_insn_has_bdelay(relocs,
1340 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 panic("TLB refill handler space exceeded");
1342#endif
1343
1344 /*
1345 * Now fold the handler in the TLB refill handler space.
1346 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001347#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 f = final_handler;
1349 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001350 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -07001352#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -07001353 f = final_handler + MIPS64_REFILL_INSNS;
1354 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001356 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 final_len = p - tlb_handler;
1358 } else {
David Daneyfd062c82009-05-27 17:47:44 -07001359#if defined(CONFIG_HUGETLB_PAGE)
1360 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001361#else
1362 const enum label_id ls = label_vmalloc;
1363#endif
1364 u32 *split;
1365 int ov = 0;
1366 int i;
1367
1368 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1369 ;
1370 BUG_ON(i == ARRAY_SIZE(labels));
1371 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 /*
David Daney95affdd2009-05-20 11:40:59 -07001374 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 */
David Daney95affdd2009-05-20 11:40:59 -07001376 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1377 split < p - MIPS64_REFILL_INSNS)
1378 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
David Daney95affdd2009-05-20 11:40:59 -07001380 if (ov) {
1381 /*
1382 * Split two instructions before the end. One
1383 * for the branch and one for the instruction
1384 * in the delay slot.
1385 */
1386 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1387
1388 /*
1389 * If the branch would fall in a delay slot,
1390 * we must back up an additional instruction
1391 * so that it is no longer in a delay slot.
1392 */
1393 if (uasm_insn_has_bdelay(relocs, split - 1))
1394 split--;
1395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001397 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 f += split - tlb_handler;
1399
David Daney95affdd2009-05-20 11:40:59 -07001400 if (ov) {
1401 /* Insert branch. */
1402 uasm_l_split(&l, final_handler);
1403 uasm_il_b(&f, &r, label_split);
1404 if (uasm_insn_has_bdelay(relocs, split))
1405 uasm_i_nop(&f);
1406 else {
1407 uasm_copy_handler(relocs, labels,
1408 split, split + 1, f);
1409 uasm_move_labels(labels, f, f + 1, -1);
1410 f++;
1411 split++;
1412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 }
1414
1415 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001416 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -07001417 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1418 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001420#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Thiemo Seufere30ec452008-01-28 20:05:38 +00001422 uasm_resolve_relocs(relocs, labels);
1423 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1424 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Ralf Baechle91b05e62006-03-29 18:53:00 +01001426 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001427
1428 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429}
1430
1431/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 * 128 instructions for the fastpath handler is generous and should
1433 * never be exceeded.
1434 */
1435#define FASTPATH_SIZE 128
1436
Franck Bui-Huucbdbe072007-10-18 09:11:16 +02001437u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
1438u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
1439u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
David Daney3d8bfdd2010-12-21 14:19:11 -08001440#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1441u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;
1442
1443static void __cpuinit build_r4000_setup_pgd(void)
1444{
1445 const int a0 = 4;
1446 const int a1 = 5;
1447 u32 *p = tlbmiss_handler_setup_pgd;
1448 struct uasm_label *l = labels;
1449 struct uasm_reloc *r = relocs;
1450
1451 memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
1452 memset(labels, 0, sizeof(labels));
1453 memset(relocs, 0, sizeof(relocs));
1454
1455 pgd_reg = allocate_kscratch();
1456
1457 if (pgd_reg == -1) {
1458 /* PGD << 11 in c0_Context */
1459 /*
1460 * If it is a ckseg0 address, convert to a physical
1461 * address. Shifting right by 29 and adding 4 will
1462 * result in zero for these addresses.
1463 *
1464 */
1465 UASM_i_SRA(&p, a1, a0, 29);
1466 UASM_i_ADDIU(&p, a1, a1, 4);
1467 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1468 uasm_i_nop(&p);
1469 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1470 uasm_l_tlbl_goaround1(&l, p);
1471 UASM_i_SLL(&p, a0, a0, 11);
1472 uasm_i_jr(&p, 31);
1473 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1474 } else {
1475 /* PGD in c0_KScratch */
1476 uasm_i_jr(&p, 31);
1477 UASM_i_MTC0(&p, a0, 31, pgd_reg);
1478 }
1479 if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
1480 panic("tlbmiss_handler_setup_pgd space exceeded");
1481 uasm_resolve_relocs(relocs, labels);
1482 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1483 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1484
1485 dump_handler(tlbmiss_handler_setup_pgd,
1486 ARRAY_SIZE(tlbmiss_handler_setup_pgd));
1487}
1488#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Ralf Baechle234fcd12008-03-08 09:56:28 +00001490static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001491iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493#ifdef CONFIG_SMP
1494# ifdef CONFIG_64BIT_PHYS_ADDR
1495 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001496 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 else
1498# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001499 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500#else
1501# ifdef CONFIG_64BIT_PHYS_ADDR
1502 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001503 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 else
1505# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001506 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507#endif
1508}
1509
Ralf Baechle234fcd12008-03-08 09:56:28 +00001510static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001511iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001512 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001514#ifdef CONFIG_64BIT_PHYS_ADDR
1515 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1516#endif
1517
Thiemo Seufere30ec452008-01-28 20:05:38 +00001518 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519#ifdef CONFIG_SMP
1520# ifdef CONFIG_64BIT_PHYS_ADDR
1521 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001522 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 else
1524# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001525 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
1527 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001528 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001530 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532# ifdef CONFIG_64BIT_PHYS_ADDR
1533 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001534 /* no uasm_i_nop needed */
1535 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1536 uasm_i_ori(p, pte, pte, hwmode);
1537 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1538 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1539 /* no uasm_i_nop needed */
1540 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001542 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001544 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545# endif
1546#else
1547# ifdef CONFIG_64BIT_PHYS_ADDR
1548 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001549 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 else
1551# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001552 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
1554# ifdef CONFIG_64BIT_PHYS_ADDR
1555 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001556 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1557 uasm_i_ori(p, pte, pte, hwmode);
1558 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1559 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 }
1561# endif
1562#endif
1563}
1564
1565/*
1566 * Check if PTE is present, if not then jump to LABEL. PTR points to
1567 * the page table where this PTE is located, PTE will be re-loaded
1568 * with it's original value.
1569 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001570static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001571build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001572 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
David Daneybf286072011-07-05 16:34:46 -07001574 int t = scratch >= 0 ? scratch : pte;
1575
David Daney6dd93442010-02-10 15:12:47 -08001576 if (kernel_uses_smartmips_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001577 if (use_bbit_insns()) {
1578 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1579 uasm_i_nop(p);
1580 } else {
David Daneybf286072011-07-05 16:34:46 -07001581 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1582 uasm_il_beqz(p, r, t, lid);
1583 if (pte == t)
1584 /* You lose the SMP race :-(*/
1585 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001586 }
David Daney6dd93442010-02-10 15:12:47 -08001587 } else {
David Daneybf286072011-07-05 16:34:46 -07001588 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1589 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1590 uasm_il_bnez(p, r, t, lid);
1591 if (pte == t)
1592 /* You lose the SMP race :-(*/
1593 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001594 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595}
1596
1597/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001598static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001599build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 unsigned int ptr)
1601{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001602 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1603
1604 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605}
1606
1607/*
1608 * Check if PTE can be written to, if not branch to LABEL. Regardless
1609 * restore PTE with value from PTR when done.
1610 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001611static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001612build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001613 unsigned int pte, unsigned int ptr, int scratch,
1614 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
David Daneybf286072011-07-05 16:34:46 -07001616 int t = scratch >= 0 ? scratch : pte;
1617
1618 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1619 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1620 uasm_il_bnez(p, r, t, lid);
1621 if (pte == t)
1622 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001623 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001624 else
1625 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
1628/* Make PTE writable, update software status bits as well, then store
1629 * at PTR.
1630 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001631static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001632build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 unsigned int ptr)
1634{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001635 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1636 | _PAGE_DIRTY);
1637
1638 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639}
1640
1641/*
1642 * Check if PTE can be modified, if not branch to LABEL. Regardless
1643 * restore PTE with value from PTR when done.
1644 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001645static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001646build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001647 unsigned int pte, unsigned int ptr, int scratch,
1648 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649{
David Daneycc33ae42010-12-20 15:54:50 -08001650 if (use_bbit_insns()) {
1651 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1652 uasm_i_nop(p);
1653 } else {
David Daneybf286072011-07-05 16:34:46 -07001654 int t = scratch >= 0 ? scratch : pte;
1655 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1656 uasm_il_beqz(p, r, t, lid);
1657 if (pte == t)
1658 /* You lose the SMP race :-(*/
1659 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661}
1662
David Daney82622282009-10-14 12:16:56 -07001663#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001664
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666/*
1667 * R3000 style TLB load/store/modify handlers.
1668 */
1669
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001670/*
1671 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1672 * Then it returns.
1673 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001674static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001675build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001677 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1678 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1679 uasm_i_tlbwi(p);
1680 uasm_i_jr(p, tmp);
1681 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682}
1683
1684/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001685 * This places the pte into ENTRYLO0 and writes it with tlbwi
1686 * or tlbwr as appropriate. This is because the index register
1687 * may have the probe fail bit set as a result of a trap on a
1688 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001690static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001691build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1692 struct uasm_reloc **r, unsigned int pte,
1693 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001695 uasm_i_mfc0(p, tmp, C0_INDEX);
1696 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1697 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1698 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1699 uasm_i_tlbwi(p); /* cp0 delay */
1700 uasm_i_jr(p, tmp);
1701 uasm_i_rfe(p); /* branch delay */
1702 uasm_l_r3000_write_probe_fail(l, *p);
1703 uasm_i_tlbwr(p); /* cp0 delay */
1704 uasm_i_jr(p, tmp);
1705 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706}
1707
Ralf Baechle234fcd12008-03-08 09:56:28 +00001708static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1710 unsigned int ptr)
1711{
1712 long pgdc = (long)pgd_current;
1713
Thiemo Seufere30ec452008-01-28 20:05:38 +00001714 uasm_i_mfc0(p, pte, C0_BADVADDR);
1715 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1716 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1717 uasm_i_srl(p, pte, pte, 22); /* load delay */
1718 uasm_i_sll(p, pte, pte, 2);
1719 uasm_i_addu(p, ptr, ptr, pte);
1720 uasm_i_mfc0(p, pte, C0_CONTEXT);
1721 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1722 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1723 uasm_i_addu(p, ptr, ptr, pte);
1724 uasm_i_lw(p, pte, 0, ptr);
1725 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726}
1727
Ralf Baechle234fcd12008-03-08 09:56:28 +00001728static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
1730 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001731 struct uasm_label *l = labels;
1732 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
1734 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1735 memset(labels, 0, sizeof(labels));
1736 memset(relocs, 0, sizeof(relocs));
1737
1738 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001739 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001740 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001742 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Thiemo Seufere30ec452008-01-28 20:05:38 +00001744 uasm_l_nopage_tlbl(&l, p);
1745 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1746 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
1748 if ((p - handle_tlbl) > FASTPATH_SIZE)
1749 panic("TLB load handler fastpath space exceeded");
1750
Thiemo Seufere30ec452008-01-28 20:05:38 +00001751 uasm_resolve_relocs(relocs, labels);
1752 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1753 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001755 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756}
1757
Ralf Baechle234fcd12008-03-08 09:56:28 +00001758static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759{
1760 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001761 struct uasm_label *l = labels;
1762 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
1764 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1765 memset(labels, 0, sizeof(labels));
1766 memset(relocs, 0, sizeof(relocs));
1767
1768 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001769 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001770 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001772 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
Thiemo Seufere30ec452008-01-28 20:05:38 +00001774 uasm_l_nopage_tlbs(&l, p);
1775 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1776 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
1778 if ((p - handle_tlbs) > FASTPATH_SIZE)
1779 panic("TLB store handler fastpath space exceeded");
1780
Thiemo Seufere30ec452008-01-28 20:05:38 +00001781 uasm_resolve_relocs(relocs, labels);
1782 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1783 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001785 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786}
1787
Ralf Baechle234fcd12008-03-08 09:56:28 +00001788static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789{
1790 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001791 struct uasm_label *l = labels;
1792 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
1794 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1795 memset(labels, 0, sizeof(labels));
1796 memset(relocs, 0, sizeof(relocs));
1797
1798 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001799 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001800 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001802 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Thiemo Seufere30ec452008-01-28 20:05:38 +00001804 uasm_l_nopage_tlbm(&l, p);
1805 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1806 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
1808 if ((p - handle_tlbm) > FASTPATH_SIZE)
1809 panic("TLB modify handler fastpath space exceeded");
1810
Thiemo Seufere30ec452008-01-28 20:05:38 +00001811 uasm_resolve_relocs(relocs, labels);
1812 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1813 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001815 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816}
David Daney82622282009-10-14 12:16:56 -07001817#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
1819/*
1820 * R4000 style TLB load/store/modify handlers.
1821 */
David Daneybf286072011-07-05 16:34:46 -07001822static struct work_registers __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001823build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001824 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825{
David Daneybf286072011-07-05 16:34:46 -07001826 struct work_registers wr = build_get_work_registers(p);
1827
Ralf Baechle875d43e2005-09-03 15:56:16 -07001828#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001829 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830#else
David Daneybf286072011-07-05 16:34:46 -07001831 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832#endif
1833
David Daneyfd062c82009-05-27 17:47:44 -07001834#ifdef CONFIG_HUGETLB_PAGE
1835 /*
1836 * For huge tlb entries, pmd doesn't contain an address but
1837 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1838 * see if we need to jump to huge tlb processing.
1839 */
David Daneybf286072011-07-05 16:34:46 -07001840 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001841#endif
1842
David Daneybf286072011-07-05 16:34:46 -07001843 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1844 UASM_i_LW(p, wr.r2, 0, wr.r2);
1845 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1846 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1847 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
1849#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001850 uasm_l_smp_pgtable_change(l, *p);
1851#endif
David Daneybf286072011-07-05 16:34:46 -07001852 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001853 if (!m4kc_tlbp_war())
1854 build_tlb_probe_entry(p);
David Daneybf286072011-07-05 16:34:46 -07001855 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856}
1857
Ralf Baechle234fcd12008-03-08 09:56:28 +00001858static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001859build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1860 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 unsigned int ptr)
1862{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001863 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1864 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 build_update_entries(p, tmp, ptr);
1866 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001867 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001868 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001869 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Ralf Baechle875d43e2005-09-03 15:56:16 -07001871#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001872 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873#endif
1874}
1875
Ralf Baechle234fcd12008-03-08 09:56:28 +00001876static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877{
1878 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001879 struct uasm_label *l = labels;
1880 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001881 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
1883 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1884 memset(labels, 0, sizeof(labels));
1885 memset(relocs, 0, sizeof(relocs));
1886
1887 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001888 unsigned int segbits = 44;
1889
1890 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1891 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001892 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001893 uasm_i_dsrl_safe(&p, K1, K0, 62);
1894 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1895 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001896 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001897 uasm_il_bnez(&p, &r, K0, label_leave);
1898 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 }
1900
David Daneybf286072011-07-05 16:34:46 -07001901 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1902 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001903 if (m4kc_tlbp_war())
1904 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001905
1906 if (kernel_uses_smartmips_rixi) {
1907 /*
1908 * If the page is not _PAGE_VALID, RI or XI could not
1909 * have triggered it. Skip the expensive test..
1910 */
David Daneycc33ae42010-12-20 15:54:50 -08001911 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001912 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001913 label_tlbl_goaround1);
1914 } else {
David Daneybf286072011-07-05 16:34:46 -07001915 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1916 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001917 }
David Daney6dd93442010-02-10 15:12:47 -08001918 uasm_i_nop(&p);
1919
1920 uasm_i_tlbr(&p);
1921 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001922 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001923 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001924 } else {
David Daneybf286072011-07-05 16:34:46 -07001925 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1926 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001927 }
David Daneybf286072011-07-05 16:34:46 -07001928 /* load it in the delay slot*/
1929 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1930 /* load it if ptr is odd */
1931 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001932 /*
David Daneybf286072011-07-05 16:34:46 -07001933 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001934 * XI must have triggered it.
1935 */
David Daneycc33ae42010-12-20 15:54:50 -08001936 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001937 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1938 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001939 uasm_l_tlbl_goaround1(&l, p);
1940 } else {
David Daneybf286072011-07-05 16:34:46 -07001941 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1942 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1943 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001944 }
David Daneybf286072011-07-05 16:34:46 -07001945 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001946 }
David Daneybf286072011-07-05 16:34:46 -07001947 build_make_valid(&p, &r, wr.r1, wr.r2);
1948 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
David Daneyfd062c82009-05-27 17:47:44 -07001950#ifdef CONFIG_HUGETLB_PAGE
1951 /*
1952 * This is the entry point when build_r4000_tlbchange_handler_head
1953 * spots a huge page.
1954 */
1955 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001956 iPTE_LW(&p, wr.r1, wr.r2);
1957 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07001958 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001959
1960 if (kernel_uses_smartmips_rixi) {
1961 /*
1962 * If the page is not _PAGE_VALID, RI or XI could not
1963 * have triggered it. Skip the expensive test..
1964 */
David Daneycc33ae42010-12-20 15:54:50 -08001965 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001966 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001967 label_tlbl_goaround2);
1968 } else {
David Daneybf286072011-07-05 16:34:46 -07001969 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1970 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001971 }
David Daney6dd93442010-02-10 15:12:47 -08001972 uasm_i_nop(&p);
1973
1974 uasm_i_tlbr(&p);
1975 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001976 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001977 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001978 } else {
David Daneybf286072011-07-05 16:34:46 -07001979 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1980 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001981 }
David Daneybf286072011-07-05 16:34:46 -07001982 /* load it in the delay slot*/
1983 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1984 /* load it if ptr is odd */
1985 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001986 /*
David Daneybf286072011-07-05 16:34:46 -07001987 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001988 * XI must have triggered it.
1989 */
David Daneycc33ae42010-12-20 15:54:50 -08001990 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001991 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001992 } else {
David Daneybf286072011-07-05 16:34:46 -07001993 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1994 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001995 }
David Daney0f4ccbc2011-09-16 18:06:02 -07001996 if (PM_DEFAULT_MASK == 0)
1997 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08001998 /*
1999 * We clobbered C0_PAGEMASK, restore it. On the other branch
2000 * it is restored in build_huge_tlb_write_entry.
2001 */
David Daneybf286072011-07-05 16:34:46 -07002002 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002003
2004 uasm_l_tlbl_goaround2(&l, p);
2005 }
David Daneybf286072011-07-05 16:34:46 -07002006 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2007 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002008#endif
2009
Thiemo Seufere30ec452008-01-28 20:05:38 +00002010 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002011 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002012 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2013 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014
2015 if ((p - handle_tlbl) > FASTPATH_SIZE)
2016 panic("TLB load handler fastpath space exceeded");
2017
Thiemo Seufere30ec452008-01-28 20:05:38 +00002018 uasm_resolve_relocs(relocs, labels);
2019 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2020 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002022 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023}
2024
Ralf Baechle234fcd12008-03-08 09:56:28 +00002025static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
2027 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002028 struct uasm_label *l = labels;
2029 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002030 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 memset(handle_tlbs, 0, sizeof(handle_tlbs));
2033 memset(labels, 0, sizeof(labels));
2034 memset(relocs, 0, sizeof(relocs));
2035
David Daneybf286072011-07-05 16:34:46 -07002036 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2037 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002038 if (m4kc_tlbp_war())
2039 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002040 build_make_write(&p, &r, wr.r1, wr.r2);
2041 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
David Daneyfd062c82009-05-27 17:47:44 -07002043#ifdef CONFIG_HUGETLB_PAGE
2044 /*
2045 * This is the entry point when
2046 * build_r4000_tlbchange_handler_head spots a huge page.
2047 */
2048 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002049 iPTE_LW(&p, wr.r1, wr.r2);
2050 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002051 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002052 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002053 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002054 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002055#endif
2056
Thiemo Seufere30ec452008-01-28 20:05:38 +00002057 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002058 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002059 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2060 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
2062 if ((p - handle_tlbs) > FASTPATH_SIZE)
2063 panic("TLB store handler fastpath space exceeded");
2064
Thiemo Seufere30ec452008-01-28 20:05:38 +00002065 uasm_resolve_relocs(relocs, labels);
2066 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2067 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002069 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
Ralf Baechle234fcd12008-03-08 09:56:28 +00002072static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073{
2074 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002075 struct uasm_label *l = labels;
2076 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002077 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
2079 memset(handle_tlbm, 0, sizeof(handle_tlbm));
2080 memset(labels, 0, sizeof(labels));
2081 memset(relocs, 0, sizeof(relocs));
2082
David Daneybf286072011-07-05 16:34:46 -07002083 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2084 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002085 if (m4kc_tlbp_war())
2086 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002088 build_make_write(&p, &r, wr.r1, wr.r2);
2089 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090
David Daneyfd062c82009-05-27 17:47:44 -07002091#ifdef CONFIG_HUGETLB_PAGE
2092 /*
2093 * This is the entry point when
2094 * build_r4000_tlbchange_handler_head spots a huge page.
2095 */
2096 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002097 iPTE_LW(&p, wr.r1, wr.r2);
2098 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002099 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002100 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002101 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002102 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002103#endif
2104
Thiemo Seufere30ec452008-01-28 20:05:38 +00002105 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002106 build_restore_work_registers(&p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002107 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2108 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
2110 if ((p - handle_tlbm) > FASTPATH_SIZE)
2111 panic("TLB modify handler fastpath space exceeded");
2112
Thiemo Seufere30ec452008-01-28 20:05:38 +00002113 uasm_resolve_relocs(relocs, labels);
2114 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2115 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02002117 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118}
2119
Ralf Baechle234fcd12008-03-08 09:56:28 +00002120void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121{
2122 /*
2123 * The refill handler is generated per-CPU, multi-node systems
2124 * may have local storage for it. The other handlers are only
2125 * needed once.
2126 */
2127 static int run_once = 0;
2128
David Daney1ec56322010-04-28 12:16:18 -07002129#ifdef CONFIG_64BIT
2130 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2131#endif
2132
Ralf Baechle10cc3522007-10-11 23:46:15 +01002133 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 case CPU_R2000:
2135 case CPU_R3000:
2136 case CPU_R3000A:
2137 case CPU_R3081E:
2138 case CPU_TX3912:
2139 case CPU_TX3922:
2140 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07002141#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 build_r3000_tlb_refill_handler();
2143 if (!run_once) {
2144 build_r3000_tlb_load_handler();
2145 build_r3000_tlb_store_handler();
2146 build_r3000_tlb_modify_handler();
2147 run_once++;
2148 }
David Daney82622282009-10-14 12:16:56 -07002149#else
2150 panic("No R3000 TLB refill handler");
2151#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 break;
2153
2154 case CPU_R6000:
2155 case CPU_R6000A:
2156 panic("No R6000 TLB refill handler yet");
2157 break;
2158
2159 case CPU_R8000:
2160 panic("No R8000 TLB refill handler yet");
2161 break;
2162
2163 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002165 scratch_reg = allocate_kscratch();
David Daney3d8bfdd2010-12-21 14:19:11 -08002166#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2167 build_r4000_setup_pgd();
2168#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 build_r4000_tlb_load_handler();
2170 build_r4000_tlb_store_handler();
2171 build_r4000_tlb_modify_handler();
2172 run_once++;
2173 }
David Daney3d8bfdd2010-12-21 14:19:11 -08002174 build_r4000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 }
2176}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002177
Ralf Baechle234fcd12008-03-08 09:56:28 +00002178void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002179{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002180 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002181 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002182 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002183 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002184 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002185 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
David Daney3d8bfdd2010-12-21 14:19:11 -08002186#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2187 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2188 (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
2189#endif
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002190}