blob: 72cf396a0fc2962ac219677ce3f949098c35c48c [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070018#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070019#include <linux/of_irq.h>
20#include <linux/of_platform.h>
21#include <linux/export.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070022
23#include <asm/hardware/gic.h>
24#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070025#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000026#include <asm/memblock.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070027
Santosh Shilimkar137d1052011-06-25 18:04:31 -070028#include <plat/sram.h>
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053029#include <plat/omap-secure.h>
Balaji T K1ee47b02012-04-25 17:27:46 +053030#include <plat/mmc.h>
Tony Lindgren741e3a82011-05-17 03:51:26 -070031
Tony Lindgren732231a2012-09-20 11:41:16 -070032#include "omap-wakeupgen.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010033
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010035#include "common.h"
Balaji T K1ee47b02012-04-25 17:27:46 +053036#include "hsmmc.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053037#include "omap4-sar-layout.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070038
39#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053040static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070041#endif
42
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053043static void __iomem *sar_ram_base;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030044static void __iomem *gic_dist_base_addr;
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053045
Santosh Shilimkar137d1052011-06-25 18:04:31 -070046#ifdef CONFIG_OMAP4_ERRATA_I688
47/* Used to implement memory barrier on DRAM path */
48#define OMAP4_DRAM_BARRIER_VA 0xfe600000
49
50void __iomem *dram_sync, *sram_sync;
51
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053052static phys_addr_t paddr;
53static u32 size;
54
Santosh Shilimkar137d1052011-06-25 18:04:31 -070055void omap_bus_sync(void)
56{
57 if (dram_sync && sram_sync) {
58 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
59 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
60 isb();
61 }
62}
R Sricharancc4ad902012-03-02 16:31:18 +053063EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070064
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053065/* Steal one page physical memory for barrier implementation */
66int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070067{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070068
69 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000070 paddr = arm_memblock_steal(size, SZ_1M);
71
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053072 return 0;
73}
74
75void __init omap_barriers_init(void)
76{
77 struct map_desc dram_io_desc[1];
78
Santosh Shilimkar137d1052011-06-25 18:04:31 -070079 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
80 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
81 dram_io_desc[0].length = size;
82 dram_io_desc[0].type = MT_MEMORY_SO;
83 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
84 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
85 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
86
87 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
88 (long long) paddr, dram_io_desc[0].virtual);
89
Santosh Shilimkar137d1052011-06-25 18:04:31 -070090}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053091#else
92void __init omap_barriers_init(void)
93{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -070094#endif
95
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070096void __init gic_init_irq(void)
97{
Marc Zyngierab65be22011-11-15 17:22:45 +000098 void __iomem *omap_irq_base;
Marc Zyngierab65be22011-11-15 17:22:45 +000099
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700100 /* Static mapping, never released */
101 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
102 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700103
104 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700105 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
106 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000107
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530108 omap_wakeupgen_init();
109
Tony Lindgren741e3a82011-05-17 03:51:26 -0700110 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700111}
112
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300113void gic_dist_disable(void)
114{
115 if (gic_dist_base_addr)
116 __raw_writel(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
117}
118
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700119#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530120
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530121void __iomem *omap4_get_l2cache_base(void)
122{
123 return l2cache_base;
124}
125
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530126static void omap4_l2x0_disable(void)
127{
128 /* Disable PL310 L2 Cache controller */
129 omap_smc1(0x102, 0x0);
130}
131
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100132static void omap4_l2x0_set_debug(unsigned long val)
133{
134 /* Program PL310 L2 Cache controller debug register */
135 omap_smc1(0x100, val);
136}
137
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700138static int __init omap_l2_cache_init(void)
139{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530140 u32 aux_ctrl = 0;
141
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700142 /*
143 * To avoid code running on other OMAPs in
144 * multi-omap builds
145 */
146 if (!cpu_is_omap44xx())
147 return -ENODEV;
148
149 /* Static mapping, never released */
150 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530151 if (WARN_ON(!l2cache_base))
152 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700153
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700154 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530155 * 16-way associativity, parity disabled
156 * Way size - 32KB (es1.0)
157 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700158 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530159 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
160 (0x1 << 25) |
161 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
162 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
163
Mans Rullgard11e02642010-11-19 23:01:04 +0530164 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530165 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530166 } else {
167 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530168 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530169 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530170 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
171 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530172 }
173 if (omap_rev() != OMAP4430_REV_ES1_0)
174 omap_smc1(0x109, aux_ctrl);
175
176 /* Enable PL310 L2 Cache controller */
177 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530178
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530179 if (of_have_populated_dt())
180 l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
181 else
182 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700183
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530184 /*
185 * Override default outer_cache.disable with a OMAP4
186 * specific one
187 */
188 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100189 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530190
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700191 return 0;
192}
193early_initcall(omap_l2_cache_init);
194#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530195
196void __iomem *omap4_get_sar_ram_base(void)
197{
198 return sar_ram_base;
199}
200
201/*
202 * SAR RAM used to save and restore the HW
203 * context in low power modes
204 */
205static int __init omap4_sar_ram_init(void)
206{
207 /*
208 * To avoid code running on other OMAPs in
209 * multi-omap builds
210 */
211 if (!cpu_is_omap44xx())
212 return -ENOMEM;
213
214 /* Static mapping, never released */
215 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
216 if (WARN_ON(!sar_ram_base))
217 return -ENOMEM;
218
219 return 0;
220}
221early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530222
R Sricharanc4082d42012-06-05 16:31:06 +0530223static struct of_device_id irq_match[] __initdata = {
224 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
R Sricharan0c1b6fa2012-05-09 23:34:56 +0530225 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
R Sricharanc4082d42012-06-05 16:31:06 +0530226 { }
227};
228
229void __init omap_gic_of_init(void)
230{
231 omap_wakeupgen_init();
232 of_irq_init(irq_match);
233}
234
Balaji T K1ee47b02012-04-25 17:27:46 +0530235#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
236static int omap4_twl6030_hsmmc_late_init(struct device *dev)
237{
238 int irq = 0;
239 struct platform_device *pdev = container_of(dev,
240 struct platform_device, dev);
241 struct omap_mmc_platform_data *pdata = dev->platform_data;
242
243 /* Setting MMC1 Card detect Irq */
244 if (pdev->id == 0) {
245 irq = twl6030_mmc_card_detect_config();
246 if (irq < 0) {
247 dev_err(dev, "%s: Error card detect config(%d)\n",
248 __func__, irq);
249 return irq;
250 }
251 pdata->slots[0].card_detect_irq = irq;
252 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
253 }
254 return 0;
255}
256
257static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
258{
259 struct omap_mmc_platform_data *pdata;
260
261 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
262 if (!dev) {
263 pr_err("Failed %s\n", __func__);
264 return;
265 }
266 pdata = dev->platform_data;
267 pdata->init = omap4_twl6030_hsmmc_late_init;
268}
269
270int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
271{
272 struct omap2_hsmmc_info *c;
273
274 omap_hsmmc_init(controllers);
275 for (c = controllers; c->mmc; c++) {
276 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
277 if (!c->pdev)
278 continue;
279 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
280 }
281
282 return 0;
283}
284#else
285int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
286{
287 return 0;
288}
289#endif