blob: d4f95410539f69a8a6124d144b6e1125219dabd0 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050043#include <linux/of.h>
44#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053045
Tony Lindgrence491cf2009-10-20 09:40:47 -070046#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047
Jon Hunterb7b4ff72012-06-05 12:34:51 -050048static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053049static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010051
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053052/**
53 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
54 * @timer: timer pointer over which read operation to perform
55 * @reg: lowest byte holds the register offset
56 *
57 * The posted mode bit is encoded in reg. Note that in posted mode write
58 * pending bit must be checked. Otherwise a read of a non completed write
59 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030060 */
61static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010062{
Tony Lindgrenee17f112011-09-16 15:44:20 -070063 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
64 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070065}
66
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053067/**
68 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
69 * @timer: timer pointer over which write operation is to perform
70 * @reg: lowest byte holds the register offset
71 * @value: data to write into the register
72 *
73 * The posted mode bit is encoded in reg. Note that in posted mode the write
74 * pending bit must be checked. Otherwise a write on a register which has a
75 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030076 */
77static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
78 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070079{
Tony Lindgrenee17f112011-09-16 15:44:20 -070080 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
81 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010082}
83
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053084static void omap_timer_restore_context(struct omap_dm_timer *timer)
85{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080086 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087 __raw_writel(timer->context.tistat, timer->sys_stat);
88
89 __raw_writel(timer->context.tisr, timer->irq_stat);
90 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
91 timer->context.twer);
92 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
93 timer->context.tcrr);
94 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
95 timer->context.tldr);
96 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
97 timer->context.tmar);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
99 timer->context.tsicr);
100 __raw_writel(timer->context.tier, timer->irq_ena);
101 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
102 timer->context.tclr);
103}
104
Timo Teras77900a22006-06-26 16:16:12 -0700105static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100106{
Timo Teras77900a22006-06-26 16:16:12 -0700107 int c;
108
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 if (!timer->sys_stat)
110 return;
111
Timo Teras77900a22006-06-26 16:16:12 -0700112 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700113 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700114 c++;
115 if (c > 100000) {
116 printk(KERN_ERR "Timer failed to reset\n");
117 return;
118 }
119 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100120}
121
Timo Teras77900a22006-06-26 16:16:12 -0700122static void omap_dm_timer_reset(struct omap_dm_timer *timer)
123{
Jon Hunterffc957b2012-07-06 16:46:35 -0500124 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
125 omap_dm_timer_wait_for_reset(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126 __omap_dm_timer_reset(timer, 0, 0);
Timo Teras77900a22006-06-26 16:16:12 -0700127}
128
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530129int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700130{
Jon Hunterbca45802012-06-05 12:34:58 -0500131 /*
132 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
133 * do not call clk_get() for these devices.
134 */
135 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
136 timer->fclk = clk_get(&timer->pdev->dev, "fck");
137 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
138 timer->fclk = NULL;
139 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
140 return -EINVAL;
141 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530142 }
143
Jon Hunter7b44cf22012-07-06 16:45:04 -0500144 omap_dm_timer_enable(timer);
145
Jon Hunter66159752012-06-05 12:34:57 -0500146 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530147 omap_dm_timer_reset(timer);
148
Jon Hunter7b44cf22012-07-06 16:45:04 -0500149 __omap_dm_timer_enable_posted(timer);
150 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530151
Jon Hunter7b44cf22012-07-06 16:45:04 -0500152 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700153}
154
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500155static inline u32 omap_dm_timer_reserved_systimer(int id)
156{
157 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
158}
159
160int omap_dm_timer_reserve_systimer(int id)
161{
162 if (omap_dm_timer_reserved_systimer(id))
163 return -ENODEV;
164
165 omap_reserved_systimers |= (1 << (id - 1));
166
167 return 0;
168}
169
Timo Teras77900a22006-06-26 16:16:12 -0700170struct omap_dm_timer *omap_dm_timer_request(void)
171{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530172 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700173 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530174 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700175
176 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530177 list_for_each_entry(t, &omap_timer_list, node) {
178 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700179 continue;
180
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700182 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700183 break;
184 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300185 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530186
187 if (timer) {
188 ret = omap_dm_timer_prepare(timer);
189 if (ret) {
190 timer->reserved = 0;
191 timer = NULL;
192 }
193 }
Timo Teras77900a22006-06-26 16:16:12 -0700194
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530195 if (!timer)
196 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700197
Timo Teras77900a22006-06-26 16:16:12 -0700198 return timer;
199}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700200EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700201
202struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530204 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700205 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530206 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207
Jon Hunter9725f442012-05-14 10:41:37 -0500208 /* Requesting timer by ID is not supported when device tree is used */
209 if (of_have_populated_dt()) {
210 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
211 __func__);
212 return NULL;
213 }
214
Timo Teras77900a22006-06-26 16:16:12 -0700215 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530216 list_for_each_entry(t, &omap_timer_list, node) {
217 if (t->pdev->id == id && !t->reserved) {
218 timer = t;
219 timer->reserved = 1;
220 break;
221 }
Timo Teras77900a22006-06-26 16:16:12 -0700222 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300223 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100224
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 if (timer) {
226 ret = omap_dm_timer_prepare(timer);
227 if (ret) {
228 timer->reserved = 0;
229 timer = NULL;
230 }
231 }
Timo Teras77900a22006-06-26 16:16:12 -0700232
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530233 if (!timer)
234 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700235
Timo Teras77900a22006-06-26 16:16:12 -0700236 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100237}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700238EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100239
Jon Hunter373fe0b2012-09-06 15:28:00 -0500240/**
241 * omap_dm_timer_request_by_cap - Request a timer by capability
242 * @cap: Bit mask of capabilities to match
243 *
244 * Find a timer based upon capabilities bit mask. Callers of this function
245 * should use the definitions found in the plat/dmtimer.h file under the
246 * comment "timer capabilities used in hwmod database". Returns pointer to
247 * timer handle on success and a NULL pointer on failure.
248 */
249struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
250{
251 struct omap_dm_timer *timer = NULL, *t;
252 unsigned long flags;
253
254 if (!cap)
255 return NULL;
256
257 spin_lock_irqsave(&dm_timer_lock, flags);
258 list_for_each_entry(t, &omap_timer_list, node) {
259 if ((!t->reserved) && ((t->capability & cap) == cap)) {
260 /*
261 * If timer is not NULL, we have already found one timer
262 * but it was not an exact match because it had more
263 * capabilites that what was required. Therefore,
264 * unreserve the last timer found and see if this one
265 * is a better match.
266 */
267 if (timer)
268 timer->reserved = 0;
269
270 timer = t;
271 timer->reserved = 1;
272
273 /* Exit loop early if we find an exact match */
274 if (t->capability == cap)
275 break;
276 }
277 }
278 spin_unlock_irqrestore(&dm_timer_lock, flags);
279
280 if (timer && omap_dm_timer_prepare(timer)) {
281 timer->reserved = 0;
282 timer = NULL;
283 }
284
285 if (!timer)
286 pr_debug("%s: timer request failed!\n", __func__);
287
288 return timer;
289}
290EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
291
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530292int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700293{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530294 if (unlikely(!timer))
295 return -EINVAL;
296
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530297 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300298
Timo Teras77900a22006-06-26 16:16:12 -0700299 WARN_ON(!timer->reserved);
300 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530301 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700302}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700303EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700304
Timo Teras12583a72006-09-25 12:41:42 +0300305void omap_dm_timer_enable(struct omap_dm_timer *timer)
306{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530307 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300308}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700309EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300310
311void omap_dm_timer_disable(struct omap_dm_timer *timer)
312{
Jon Hunter54f32a32012-07-13 15:12:03 -0500313 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300314}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700315EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300316
Timo Teras77900a22006-06-26 16:16:12 -0700317int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
318{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530319 if (timer)
320 return timer->irq;
321 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700322}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700323EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700324
325#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700326#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100327/**
328 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
329 * @inputmask: current value of idlect mask
330 */
331__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
332{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530333 int i = 0;
334 struct omap_dm_timer *timer = NULL;
335 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100336
337 /* If ARMXOR cannot be idled this function call is unnecessary */
338 if (!(inputmask & (1 << 1)))
339 return inputmask;
340
341 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530342 spin_lock_irqsave(&dm_timer_lock, flags);
343 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700344 u32 l;
345
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530346 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700347 if (l & OMAP_TIMER_CTRL_ST) {
348 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100349 inputmask &= ~(1 << 1);
350 else
351 inputmask &= ~(1 << 2);
352 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530353 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700354 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530355 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100356
357 return inputmask;
358}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700359EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100360
Tony Lindgren140455f2010-02-12 12:26:48 -0800361#else
Timo Teras77900a22006-06-26 16:16:12 -0700362
363struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
364{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530365 if (timer)
366 return timer->fclk;
367 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700368}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700369EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700370
371__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
372{
373 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800374
375 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700376}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700377EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700378
379#endif
380
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530381int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700382{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530383 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
384 pr_err("%s: timer not available or enabled.\n", __func__);
385 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530386 }
387
Timo Teras77900a22006-06-26 16:16:12 -0700388 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530389 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700390}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700391EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700392
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700394{
395 u32 l;
396
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530397 if (unlikely(!timer))
398 return -EINVAL;
399
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530400 omap_dm_timer_enable(timer);
401
Jon Hunter1c2d0762012-06-05 12:34:55 -0500402 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700403 if (timer->get_context_loss_count &&
404 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500405 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530406 omap_timer_restore_context(timer);
407 }
408
Timo Teras77900a22006-06-26 16:16:12 -0700409 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
410 if (!(l & OMAP_TIMER_CTRL_ST)) {
411 l |= OMAP_TIMER_CTRL_ST;
412 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
413 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530414
415 /* Save the context */
416 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530417 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700418}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700419EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700420
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530421int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700422{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700423 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700424
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530425 if (unlikely(!timer))
426 return -EINVAL;
427
Jon Hunter66159752012-06-05 12:34:57 -0500428 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530429 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700430
Tony Lindgrenee17f112011-09-16 15:44:20 -0700431 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530432
Tony Lindgren6e740f92012-10-29 15:20:45 -0700433 if (!(timer->capability & OMAP_TIMER_ALWON)) {
434 if (timer->get_context_loss_count)
435 timer->ctx_loss_count =
436 timer->get_context_loss_count(&timer->pdev->dev);
437 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800438
439 /*
440 * Since the register values are computed and written within
441 * __omap_dm_timer_stop, we need to use read to retrieve the
442 * context.
443 */
444 timer->context.tclr =
445 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
446 timer->context.tisr = __raw_readl(timer->irq_stat);
447 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530448 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700449}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700450EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700451
Paul Walmsleyf2480762009-04-23 21:11:10 -0600452int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100453{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530454 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500455 char *parent_name = NULL;
456 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530457 struct dmtimer_platform_data *pdata;
458
459 if (unlikely(!timer))
460 return -EINVAL;
461
462 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530463
Timo Teras77900a22006-06-26 16:16:12 -0700464 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600465 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700466
Jon Hunter2b2d3522012-06-05 12:34:59 -0500467 /*
468 * FIXME: Used for OMAP1 devices only because they do not currently
469 * use the clock framework to set the parent clock. To be removed
470 * once OMAP1 migrated to using clock framework for dmtimers
471 */
Jon Hunter9725f442012-05-14 10:41:37 -0500472 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500473 return pdata->set_timer_src(timer->pdev, source);
474
475 fclk = clk_get(&timer->pdev->dev, "fck");
476 if (IS_ERR_OR_NULL(fclk)) {
477 pr_err("%s: fck not found\n", __func__);
478 return -EINVAL;
479 }
480
481 switch (source) {
482 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500483 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500484 break;
485
486 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500487 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500488 break;
489
490 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500491 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500492 break;
493 }
494
495 parent = clk_get(&timer->pdev->dev, parent_name);
496 if (IS_ERR_OR_NULL(parent)) {
497 pr_err("%s: %s not found\n", __func__, parent_name);
498 ret = -EINVAL;
499 goto out;
500 }
501
502 ret = clk_set_parent(fclk, parent);
503 if (IS_ERR_VALUE(ret))
504 pr_err("%s: failed to set %s as parent\n", __func__,
505 parent_name);
506
507 clk_put(parent);
508out:
509 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530510
511 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700512}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700513EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700514
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530515int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700516 unsigned int load)
517{
518 u32 l;
519
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530520 if (unlikely(!timer))
521 return -EINVAL;
522
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530523 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700524 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
525 if (autoreload)
526 l |= OMAP_TIMER_CTRL_AR;
527 else
528 l &= ~OMAP_TIMER_CTRL_AR;
529 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
530 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300531
Timo Teras77900a22006-06-26 16:16:12 -0700532 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530533 /* Save the context */
534 timer->context.tclr = l;
535 timer->context.tldr = load;
536 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530537 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700538}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700539EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700540
Richard Woodruff3fddd092008-07-03 12:24:30 +0300541/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530542int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300543 unsigned int load)
544{
545 u32 l;
546
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530547 if (unlikely(!timer))
548 return -EINVAL;
549
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530550 omap_dm_timer_enable(timer);
551
Jon Hunter1c2d0762012-06-05 12:34:55 -0500552 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700553 if (timer->get_context_loss_count &&
554 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500555 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530556 omap_timer_restore_context(timer);
557 }
558
Richard Woodruff3fddd092008-07-03 12:24:30 +0300559 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800560 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300561 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800562 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
563 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300564 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800565 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300566 l |= OMAP_TIMER_CTRL_ST;
567
Tony Lindgrenee17f112011-09-16 15:44:20 -0700568 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530569
570 /* Save the context */
571 timer->context.tclr = l;
572 timer->context.tldr = load;
573 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530574 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300575}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700576EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300577
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530578int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700579 unsigned int match)
580{
581 u32 l;
582
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530583 if (unlikely(!timer))
584 return -EINVAL;
585
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530586 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700587 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700588 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700589 l |= OMAP_TIMER_CTRL_CE;
590 else
591 l &= ~OMAP_TIMER_CTRL_CE;
592 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
593 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530594
595 /* Save the context */
596 timer->context.tclr = l;
597 timer->context.tmar = match;
598 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530599 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100600}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700601EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100602
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530603int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700604 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605{
Timo Teras77900a22006-06-26 16:16:12 -0700606 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100607
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530608 if (unlikely(!timer))
609 return -EINVAL;
610
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530611 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700612 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
613 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
614 OMAP_TIMER_CTRL_PT | (0x03 << 10));
615 if (def_on)
616 l |= OMAP_TIMER_CTRL_SCPWM;
617 if (toggle)
618 l |= OMAP_TIMER_CTRL_PT;
619 l |= trigger << 10;
620 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530621
622 /* Save the context */
623 timer->context.tclr = l;
624 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530625 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700626}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700627EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700628
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530629int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700630{
631 u32 l;
632
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530633 if (unlikely(!timer))
634 return -EINVAL;
635
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530636 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700637 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
638 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
639 if (prescaler >= 0x00 && prescaler <= 0x07) {
640 l |= OMAP_TIMER_CTRL_PRE;
641 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100642 }
Timo Teras77900a22006-06-26 16:16:12 -0700643 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530644
645 /* Save the context */
646 timer->context.tclr = l;
647 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530648 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700650EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100651
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530652int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700653 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100654{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530655 if (unlikely(!timer))
656 return -EINVAL;
657
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530658 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700659 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530660
661 /* Save the context */
662 timer->context.tier = value;
663 timer->context.twer = value;
664 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530665 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100666}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700667EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100668
669unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
670{
Timo Terasfa4bb622006-09-25 12:41:35 +0300671 unsigned int l;
672
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530673 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
674 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530675 return 0;
676 }
677
Tony Lindgrenee17f112011-09-16 15:44:20 -0700678 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300679
680 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100681}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700682EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100683
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530684int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530686 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
687 return -EINVAL;
688
Tony Lindgrenee17f112011-09-16 15:44:20 -0700689 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530690 /* Save the context */
691 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530692 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100693}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700694EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100695
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
697{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530698 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
699 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530700 return 0;
701 }
702
Tony Lindgrenee17f112011-09-16 15:44:20 -0700703 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100704}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700705EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100706
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530707int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700708{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530709 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
710 pr_err("%s: timer not available or enabled.\n", __func__);
711 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530712 }
713
Timo Terasfa4bb622006-09-25 12:41:35 +0300714 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530715
716 /* Save the context */
717 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530718 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700719}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700720EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700721
Timo Teras77900a22006-06-26 16:16:12 -0700722int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100723{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530724 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100725
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530726 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530727 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300728 continue;
729
Timo Teras77900a22006-06-26 16:16:12 -0700730 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300731 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700732 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300733 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100734 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100735 return 0;
736}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700737EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530739/**
740 * omap_dm_timer_probe - probe function called for every registered device
741 * @pdev: pointer to current timer platform device
742 *
743 * Called by driver framework at the end of device registration for all
744 * timer devices.
745 */
746static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
747{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530748 unsigned long flags;
749 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530750 struct resource *mem, *irq;
751 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530752 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
753
Jon Hunter9725f442012-05-14 10:41:37 -0500754 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530755 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530756 return -ENODEV;
757 }
758
759 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
760 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530761 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530762 return -ENODEV;
763 }
764
765 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
766 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530767 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530768 return -ENODEV;
769 }
770
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530771 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530772 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530773 dev_err(dev, "%s: memory alloc failed!\n", __func__);
774 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530775 }
776
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530777 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530778 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530779 dev_err(dev, "%s: region already claimed.\n", __func__);
780 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530781 }
782
Jon Hunter9725f442012-05-14 10:41:37 -0500783 if (dev->of_node) {
784 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
785 timer->capability |= OMAP_TIMER_ALWON;
786 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
787 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
788 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
789 timer->capability |= OMAP_TIMER_HAS_PWM;
790 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
791 timer->capability |= OMAP_TIMER_SECURE;
792 } else {
793 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500794 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500795 timer->capability = pdata->timer_capability;
796 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800797 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500798 }
799
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530800 timer->irq = irq->start;
801 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530802
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530803 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500804 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530805 pm_runtime_enable(dev);
806 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530807 }
808
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700809 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530810 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700811 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530812 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700813 }
814
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530815 /* add the timer element to the list */
816 spin_lock_irqsave(&dm_timer_lock, flags);
817 list_add_tail(&timer->node, &omap_timer_list);
818 spin_unlock_irqrestore(&dm_timer_lock, flags);
819
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530820 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530821
822 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530823}
824
825/**
826 * omap_dm_timer_remove - cleanup a registered timer device
827 * @pdev: pointer to current timer platform device
828 *
829 * Called by driver framework whenever a timer device is unregistered.
830 * In addition to freeing platform resources it also deletes the timer
831 * entry from the local list.
832 */
833static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
834{
835 struct omap_dm_timer *timer;
836 unsigned long flags;
837 int ret = -EINVAL;
838
839 spin_lock_irqsave(&dm_timer_lock, flags);
840 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500841 if (!strcmp(dev_name(&timer->pdev->dev),
842 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530843 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530844 ret = 0;
845 break;
846 }
847 spin_unlock_irqrestore(&dm_timer_lock, flags);
848
849 return ret;
850}
851
Jon Hunter9725f442012-05-14 10:41:37 -0500852static const struct of_device_id omap_timer_match[] = {
853 { .compatible = "ti,omap2-timer", },
854 {},
855};
856MODULE_DEVICE_TABLE(of, omap_timer_match);
857
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530858static struct platform_driver omap_dm_timer_driver = {
859 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200860 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530861 .driver = {
862 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500863 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530864 },
865};
866
867static int __init omap_dm_timer_driver_init(void)
868{
869 return platform_driver_register(&omap_dm_timer_driver);
870}
871
872static void __exit omap_dm_timer_driver_exit(void)
873{
874 platform_driver_unregister(&omap_dm_timer_driver);
875}
876
877early_platform_init("earlytimer", &omap_dm_timer_driver);
878module_init(omap_dm_timer_driver_init);
879module_exit(omap_dm_timer_driver_exit);
880
881MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
882MODULE_LICENSE("GPL");
883MODULE_ALIAS("platform:" DRIVER_NAME);
884MODULE_AUTHOR("Texas Instruments Inc");