Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/kernel/head.S |
| 3 | * |
| 4 | * Copyright (C) 1994-2002 Russell King |
Russell King | e65f38e | 2005-06-18 09:33:31 +0100 | [diff] [blame] | 5 | * Copyright (c) 2003 ARM Limited |
| 6 | * All Rights Reserved |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * Kernel startup code for all 32-bit CPUs |
| 13 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/linkage.h> |
| 15 | #include <linux/init.h> |
| 16 | |
| 17 | #include <asm/assembler.h> |
| 18 | #include <asm/domain.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <asm/ptrace.h> |
Sam Ravnborg | e6ae744 | 2005-09-09 21:08:59 +0200 | [diff] [blame] | 20 | #include <asm/asm-offsets.h> |
Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 21 | #include <asm/memory.h> |
Russell King | 4f7a181 | 2005-05-05 13:11:00 +0100 | [diff] [blame] | 22 | #include <asm/thread_info.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/system.h> |
| 24 | |
Linus Walleij | d4e1c88 | 2007-01-21 20:08:33 +0100 | [diff] [blame] | 25 | #if (PHYS_OFFSET & 0x001fffff) |
| 26 | #error "PHYS_OFFSET must be at an even 2MiB boundary!" |
| 27 | #endif |
| 28 | |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 29 | #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET) |
| 30 | #define KERNEL_RAM_PADDR (PHYS_OFFSET + TEXT_OFFSET) |
Russell King | 9d4f13e | 2006-01-03 17:28:33 +0000 | [diff] [blame] | 31 | |
Bill Gatliff | 9d20fdd | 2007-05-31 22:02:22 +0100 | [diff] [blame] | 32 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | /* |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 34 | * swapper_pg_dir is the virtual address of the initial page table. |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 35 | * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must |
| 36 | * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 37 | * the least significant 16 bits to be 0x8000, but we could probably |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 38 | * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | */ |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 40 | #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000 |
| 41 | #error KERNEL_RAM_VADDR must start at 0xXXXX8000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #endif |
| 43 | |
| 44 | .globl swapper_pg_dir |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 45 | .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 47 | .macro pgtbl, rd |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 48 | ldr \rd, =(KERNEL_RAM_PADDR - 0x4000) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | .endm |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 50 | |
| 51 | #ifdef CONFIG_XIP_KERNEL |
Nicolas Pitre | e98ff7f | 2007-02-22 16:18:09 +0100 | [diff] [blame] | 52 | #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR) |
| 53 | #define KERNEL_END _edata_loc |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | #else |
Nicolas Pitre | e98ff7f | 2007-02-22 16:18:09 +0100 | [diff] [blame] | 55 | #define KERNEL_START KERNEL_RAM_VADDR |
| 56 | #define KERNEL_END _end |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | #endif |
| 58 | |
| 59 | /* |
| 60 | * Kernel startup entry point. |
| 61 | * --------------------------- |
| 62 | * |
| 63 | * This is normally called from the decompressor code. The requirements |
| 64 | * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0, |
Bill Gatliff | 9d20fdd | 2007-05-31 22:02:22 +0100 | [diff] [blame] | 65 | * r1 = machine nr, r2 = atags pointer. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | * |
| 67 | * This code is mostly position independent, so if you link the kernel at |
| 68 | * 0xc0008000, you call this at __pa(0xc0008000). |
| 69 | * |
| 70 | * See linux/arch/arm/tools/mach-types for the complete list of machine |
| 71 | * numbers for r1. |
| 72 | * |
| 73 | * We're trying to keep crap to a minimum; DO NOT add any machine specific |
| 74 | * crap here - that's what the boot loader (or in extreme, well justified |
| 75 | * circumstances, zImage) is for. |
| 76 | */ |
Tim Abbott | 2abc1c5 | 2009-10-02 16:32:46 -0400 | [diff] [blame] | 77 | __HEAD |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | ENTRY(stext) |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 79 | setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | @ and irqs disabled |
Russell King | 0f44ba1 | 2006-02-24 21:04:56 +0000 | [diff] [blame] | 81 | mrc p15, 0, r9, c0, c0 @ get processor id |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | bl __lookup_processor_type @ r5=procinfo r9=cpuid |
| 83 | movs r10, r5 @ invalid processor (r5=0)? |
Russell King | 3c0bdac | 2005-11-25 15:43:22 +0000 | [diff] [blame] | 84 | beq __error_p @ yes, error 'p' |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | bl __lookup_machine_type @ r5=machinfo |
| 86 | movs r8, r5 @ invalid machine (r5=0)? |
| 87 | beq __error_a @ yes, error 'a' |
Bill Gatliff | 9d20fdd | 2007-05-31 22:02:22 +0100 | [diff] [blame] | 88 | bl __vet_atags |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | bl __create_page_tables |
| 90 | |
| 91 | /* |
| 92 | * The following calls CPU specific code in a position independent |
| 93 | * manner. See arch/arm/mm/proc-*.S for details. r10 = base of |
| 94 | * xxx_proc_info structure selected by __lookup_machine_type |
| 95 | * above. On return, the CPU will be ready for the MMU to be |
| 96 | * turned on, and r0 will hold the CPU control register value. |
| 97 | */ |
Russell King | a4ae413 | 2010-10-04 16:22:34 +0100 | [diff] [blame] | 98 | ldr r13, =__mmap_switched @ address to jump to after |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | @ mmu has been enabled |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame^] | 100 | adr lr, BSYM(1f) @ return (PIC) address |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 101 | ARM( add pc, r10, #PROCINFO_INITFUNC ) |
| 102 | THUMB( add r12, r10, #PROCINFO_INITFUNC ) |
| 103 | THUMB( mov pc, r12 ) |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame^] | 104 | 1: b __enable_mmu |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 105 | ENDPROC(stext) |
Russell King | a4ae413 | 2010-10-04 16:22:34 +0100 | [diff] [blame] | 106 | .ltorg |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | /* |
| 109 | * Setup the initial page tables. We only setup the barest |
| 110 | * amount which are required to get the kernel running, which |
| 111 | * generally means mapping in the kernel code. |
| 112 | * |
| 113 | * r8 = machinfo |
| 114 | * r9 = cpuid |
| 115 | * r10 = procinfo |
| 116 | * |
| 117 | * Returns: |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 118 | * r0, r3, r5-r7 corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | * r4 = physical page table address |
| 120 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | __create_page_tables: |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 122 | pgtbl r4 @ page table address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | |
| 124 | /* |
| 125 | * Clear the 16K level 1 swapper page table |
| 126 | */ |
| 127 | mov r0, r4 |
| 128 | mov r3, #0 |
| 129 | add r6, r0, #0x4000 |
| 130 | 1: str r3, [r0], #4 |
| 131 | str r3, [r0], #4 |
| 132 | str r3, [r0], #4 |
| 133 | str r3, [r0], #4 |
| 134 | teq r0, r6 |
| 135 | bne 1b |
| 136 | |
Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 137 | ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | |
| 139 | /* |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 140 | * Create identity mapping to cater for __enable_mmu. |
| 141 | * This identity mapping will be removed by paging_init(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | */ |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 143 | adr r0, __enable_mmu_loc |
| 144 | ldmia r0, {r3, r5, r6} |
| 145 | sub r0, r0, r3 @ virt->phys offset |
| 146 | add r5, r5, r0 @ phys __enable_mmu |
| 147 | add r6, r6, r0 @ phys __enable_mmu_end |
| 148 | mov r5, r5, lsr #20 |
| 149 | mov r6, r6, lsr #20 |
| 150 | |
| 151 | 1: orr r3, r7, r5, lsl #20 @ flags + kernel base |
| 152 | str r3, [r4, r5, lsl #2] @ identity mapping |
| 153 | teq r5, r6 |
| 154 | addne r5, r5, #1 @ next section |
| 155 | bne 1b |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | |
| 157 | /* |
| 158 | * Now setup the pagetables for our kernel direct |
Lennert Buytenhek | 2552fc2 | 2006-09-29 21:14:05 +0100 | [diff] [blame] | 159 | * mapped region. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | */ |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 161 | mov r3, pc |
| 162 | mov r3, r3, lsr #20 |
| 163 | orr r3, r7, r3, lsl #20 |
Nicolas Pitre | e98ff7f | 2007-02-22 16:18:09 +0100 | [diff] [blame] | 164 | add r0, r4, #(KERNEL_START & 0xff000000) >> 18 |
| 165 | str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]! |
| 166 | ldr r6, =(KERNEL_END - 1) |
| 167 | add r0, r0, #4 |
| 168 | add r6, r4, r6, lsr #18 |
| 169 | 1: cmp r0, r6 |
| 170 | add r3, r3, #1 << 20 |
| 171 | strls r3, [r0], #4 |
| 172 | bls 1b |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | |
Nicolas Pitre | ec3622d | 2007-02-21 15:32:28 +0100 | [diff] [blame] | 174 | #ifdef CONFIG_XIP_KERNEL |
| 175 | /* |
| 176 | * Map some ram to cover our .data and .bss areas. |
| 177 | */ |
| 178 | orr r3, r7, #(KERNEL_RAM_PADDR & 0xff000000) |
Nicolas Pitre | 4043579 | 2007-02-21 15:58:13 +0100 | [diff] [blame] | 179 | .if (KERNEL_RAM_PADDR & 0x00f00000) |
Nicolas Pitre | ec3622d | 2007-02-21 15:32:28 +0100 | [diff] [blame] | 180 | orr r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000) |
Nicolas Pitre | 4043579 | 2007-02-21 15:58:13 +0100 | [diff] [blame] | 181 | .endif |
Nicolas Pitre | ec3622d | 2007-02-21 15:32:28 +0100 | [diff] [blame] | 182 | add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18 |
| 183 | str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]! |
| 184 | ldr r6, =(_end - 1) |
| 185 | add r0, r0, #4 |
| 186 | add r6, r4, r6, lsr #18 |
| 187 | 1: cmp r0, r6 |
| 188 | add r3, r3, #1 << 20 |
| 189 | strls r3, [r0], #4 |
| 190 | bls 1b |
| 191 | #endif |
| 192 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | /* |
| 194 | * Then map first 1MB of ram in case it contains our boot params. |
| 195 | */ |
Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 196 | add r0, r4, #PAGE_OFFSET >> 18 |
Linus Walleij | d4e1c88 | 2007-01-21 20:08:33 +0100 | [diff] [blame] | 197 | orr r6, r7, #(PHYS_OFFSET & 0xff000000) |
Nicolas Pitre | 4043579 | 2007-02-21 15:58:13 +0100 | [diff] [blame] | 198 | .if (PHYS_OFFSET & 0x00f00000) |
| 199 | orr r6, r6, #(PHYS_OFFSET & 0x00f00000) |
| 200 | .endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | str r6, [r0] |
| 202 | |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 203 | #ifdef CONFIG_DEBUG_LL |
Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 204 | ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | /* |
| 206 | * Map in IO space for serial debugging. |
| 207 | * This allows debug messages to be output |
| 208 | * via a serial console before paging_init. |
| 209 | */ |
| 210 | ldr r3, [r8, #MACHINFO_PGOFFIO] |
| 211 | add r0, r4, r3 |
| 212 | rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long) |
| 213 | cmp r3, #0x0800 @ limit to 512MB |
| 214 | movhi r3, #0x0800 |
| 215 | add r6, r0, r3 |
| 216 | ldr r3, [r8, #MACHINFO_PHYSIO] |
| 217 | orr r3, r3, r7 |
| 218 | 1: str r3, [r0], #4 |
| 219 | add r3, r3, #1 << 20 |
| 220 | teq r0, r6 |
| 221 | bne 1b |
| 222 | #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS) |
| 223 | /* |
Russell King | 3c0bdac | 2005-11-25 15:43:22 +0000 | [diff] [blame] | 224 | * If we're using the NetWinder or CATS, we also need to map |
| 225 | * in the 16550-type serial port for the debug messages |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | */ |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 227 | add r0, r4, #0xff000000 >> 18 |
| 228 | orr r3, r7, #0x7c000000 |
| 229 | str r3, [r0] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | #ifdef CONFIG_ARCH_RPC |
| 232 | /* |
| 233 | * Map in screen at 0x02000000 & SCREEN2_BASE |
| 234 | * Similar reasons here - for debug. This is |
| 235 | * only for Acorn RiscPC architectures. |
| 236 | */ |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 237 | add r0, r4, #0x02000000 >> 18 |
| 238 | orr r3, r7, #0x02000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | str r3, [r0] |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 240 | add r0, r4, #0xd8000000 >> 18 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | str r3, [r0] |
| 242 | #endif |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 243 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 245 | ENDPROC(__create_page_tables) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | .ltorg |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 247 | __enable_mmu_loc: |
| 248 | .long . |
| 249 | .long __enable_mmu |
| 250 | .long __enable_mmu_end |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame^] | 252 | #if defined(CONFIG_SMP) |
| 253 | __CPUINIT |
| 254 | ENTRY(secondary_startup) |
| 255 | /* |
| 256 | * Common entry point for secondary CPUs. |
| 257 | * |
| 258 | * Ensure that we're in SVC mode, and IRQs are disabled. Lookup |
| 259 | * the processor type - there is no need to check the machine type |
| 260 | * as it has already been validated by the primary processor. |
| 261 | */ |
| 262 | setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 |
| 263 | mrc p15, 0, r9, c0, c0 @ get processor id |
| 264 | bl __lookup_processor_type |
| 265 | movs r10, r5 @ invalid processor? |
| 266 | moveq r0, #'p' @ yes, error 'p' |
| 267 | beq __error_p |
| 268 | |
| 269 | /* |
| 270 | * Use the page tables supplied from __cpu_up. |
| 271 | */ |
| 272 | adr r4, __secondary_data |
| 273 | ldmia r4, {r5, r7, r12} @ address to jump to after |
| 274 | sub r4, r4, r5 @ mmu has been enabled |
| 275 | ldr r4, [r7, r4] @ get secondary_data.pgdir |
| 276 | adr lr, BSYM(__enable_mmu) @ return address |
| 277 | mov r13, r12 @ __secondary_switched address |
| 278 | ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor |
| 279 | @ (return control reg) |
| 280 | THUMB( add r12, r10, #PROCINFO_INITFUNC ) |
| 281 | THUMB( mov pc, r12 ) |
| 282 | ENDPROC(secondary_startup) |
| 283 | |
| 284 | /* |
| 285 | * r6 = &secondary_data |
| 286 | */ |
| 287 | ENTRY(__secondary_switched) |
| 288 | ldr sp, [r7, #4] @ get secondary_data.stack |
| 289 | mov fp, #0 |
| 290 | b secondary_start_kernel |
| 291 | ENDPROC(__secondary_switched) |
| 292 | |
| 293 | .type __secondary_data, %object |
| 294 | __secondary_data: |
| 295 | .long . |
| 296 | .long secondary_data |
| 297 | .long __secondary_switched |
| 298 | #endif /* defined(CONFIG_SMP) */ |
| 299 | |
| 300 | |
| 301 | |
| 302 | /* |
| 303 | * Setup common bits before finally enabling the MMU. Essentially |
| 304 | * this is just loading the page table pointer and domain access |
| 305 | * registers. |
| 306 | */ |
| 307 | __enable_mmu: |
| 308 | #ifdef CONFIG_ALIGNMENT_TRAP |
| 309 | orr r0, r0, #CR_A |
| 310 | #else |
| 311 | bic r0, r0, #CR_A |
| 312 | #endif |
| 313 | #ifdef CONFIG_CPU_DCACHE_DISABLE |
| 314 | bic r0, r0, #CR_C |
| 315 | #endif |
| 316 | #ifdef CONFIG_CPU_BPREDICT_DISABLE |
| 317 | bic r0, r0, #CR_Z |
| 318 | #endif |
| 319 | #ifdef CONFIG_CPU_ICACHE_DISABLE |
| 320 | bic r0, r0, #CR_I |
| 321 | #endif |
| 322 | mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \ |
| 323 | domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \ |
| 324 | domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \ |
| 325 | domain_val(DOMAIN_IO, DOMAIN_CLIENT)) |
| 326 | mcr p15, 0, r5, c3, c0, 0 @ load domain access register |
| 327 | mcr p15, 0, r4, c2, c0, 0 @ load page table pointer |
| 328 | b __turn_mmu_on |
| 329 | ENDPROC(__enable_mmu) |
| 330 | |
| 331 | /* |
| 332 | * Enable the MMU. This completely changes the structure of the visible |
| 333 | * memory space. You will not be able to trace execution through this. |
| 334 | * If you have an enquiry about this, *please* check the linux-arm-kernel |
| 335 | * mailing list archives BEFORE sending another post to the list. |
| 336 | * |
| 337 | * r0 = cp#15 control register |
| 338 | * r13 = *virtual* address to jump to upon completion |
| 339 | * |
| 340 | * other registers depend on the function called upon completion |
| 341 | */ |
| 342 | .align 5 |
| 343 | __turn_mmu_on: |
| 344 | mov r0, r0 |
| 345 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 346 | mrc p15, 0, r3, c0, c0, 0 @ read id reg |
| 347 | mov r3, r3 |
| 348 | mov r3, r13 |
| 349 | mov pc, r3 |
| 350 | __enable_mmu_end: |
| 351 | ENDPROC(__turn_mmu_on) |
| 352 | |
| 353 | |
Hyok S. Choi | 75d9083 | 2006-03-27 14:58:25 +0100 | [diff] [blame] | 354 | #include "head-common.S" |