blob: ba16c968ca3f8a8a4f37c1862b1a9caa35261204 [file] [log] [blame]
Jon Masone4650582006-06-26 13:58:14 +02001/*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
Muli Ben-Yehuda98822342007-07-21 17:10:48 +02004 * Copyright IBM Corporation, 2006-2007
Jon Masond8d2bed2006-10-05 18:47:21 +02005 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
Jon Masone4650582006-06-26 13:58:14 +02006 *
Jon Masond8d2bed2006-10-05 18:47:21 +02007 * Author: Jon Mason <jdmason@kudzu.us>
Muli Ben-Yehudaaa0a9f32006-07-10 17:06:15 +02008 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
Jon Masone4650582006-06-26 13:58:14 +020010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
Jon Masone4650582006-06-26 13:58:14 +020025#include <linux/kernel.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
32#include <linux/dma-mapping.h>
33#include <linux/init.h>
34#include <linux/bitops.h>
35#include <linux/pci_ids.h>
36#include <linux/pci.h>
37#include <linux/delay.h>
Yinghai Luf2cf8e02007-07-21 17:11:31 +020038#include <asm/iommu.h>
Jon Masone4650582006-06-26 13:58:14 +020039#include <asm/calgary.h>
40#include <asm/tce.h>
41#include <asm/pci-direct.h>
42#include <asm/system.h>
43#include <asm/dma.h>
Laurent Vivierb34e90b2006-12-07 02:14:06 +010044#include <asm/rio.h>
Jon Masone4650582006-06-26 13:58:14 +020045
Muli Ben-Yehudabff65472006-12-07 02:14:07 +010046#ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
47int use_calgary __read_mostly = 1;
48#else
49int use_calgary __read_mostly = 0;
50#endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
51
Jon Masone4650582006-06-26 13:58:14 +020052#define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +020053#define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
Jon Masone4650582006-06-26 13:58:14 +020054
Jon Masone4650582006-06-26 13:58:14 +020055/* register offsets inside the host bridge space */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020056#define CALGARY_CONFIG_REG 0x0108
57#define PHB_CSR_OFFSET 0x0110 /* Channel Status */
Jon Masone4650582006-06-26 13:58:14 +020058#define PHB_PLSSR_OFFSET 0x0120
59#define PHB_CONFIG_RW_OFFSET 0x0160
60#define PHB_IOBASE_BAR_LOW 0x0170
61#define PHB_IOBASE_BAR_HIGH 0x0180
62#define PHB_MEM_1_LOW 0x0190
63#define PHB_MEM_1_HIGH 0x01A0
64#define PHB_IO_ADDR_SIZE 0x01B0
65#define PHB_MEM_1_SIZE 0x01C0
66#define PHB_MEM_ST_OFFSET 0x01D0
67#define PHB_AER_OFFSET 0x0200
68#define PHB_CONFIG_0_HIGH 0x0220
69#define PHB_CONFIG_0_LOW 0x0230
70#define PHB_CONFIG_0_END 0x0240
71#define PHB_MEM_2_LOW 0x02B0
72#define PHB_MEM_2_HIGH 0x02C0
73#define PHB_MEM_2_SIZE_HIGH 0x02D0
74#define PHB_MEM_2_SIZE_LOW 0x02E0
75#define PHB_DOSHOLE_OFFSET 0x08E0
76
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020077/* CalIOC2 specific */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020078#define PHB_SAVIOR_L2 0x0DB0
79#define PHB_PAGE_MIG_CTRL 0x0DA8
80#define PHB_PAGE_MIG_DEBUG 0x0DA0
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +020081#define PHB_ROOT_COMPLEX_STATUS 0x0CB0
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020082
Jon Masone4650582006-06-26 13:58:14 +020083/* PHB_CONFIG_RW */
84#define PHB_TCE_ENABLE 0x20000000
85#define PHB_SLOT_DISABLE 0x1C000000
86#define PHB_DAC_DISABLE 0x01000000
87#define PHB_MEM2_ENABLE 0x00400000
88#define PHB_MCSR_ENABLE 0x00100000
89/* TAR (Table Address Register) */
90#define TAR_SW_BITS 0x0000ffffffff800fUL
91#define TAR_VALID 0x0000000000000008UL
92/* CSR (Channel/DMA Status Register) */
93#define CSR_AGENT_MASK 0xffe0ffff
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020094/* CCR (Calgary Configuration Register) */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020095#define CCR_2SEC_TIMEOUT 0x000000000000000EUL
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +020096/* PMCR/PMDR (Page Migration Control/Debug Registers */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020097#define PMR_SOFTSTOP 0x80000000
98#define PMR_SOFTSTOPFAULT 0x40000000
99#define PMR_HARDSTOP 0x20000000
Jon Masone4650582006-06-26 13:58:14 +0200100
101#define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
Jon Masond2105b12006-07-29 21:42:43 +0200102#define MAX_NUM_CHASSIS 8 /* max number of chassis */
Muli Ben-Yehuda4ea8a5d2006-09-26 10:52:33 +0200103/* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
104#define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
Jon Masone4650582006-06-26 13:58:14 +0200105#define PHBS_PER_CALGARY 4
106
107/* register offsets in Calgary's internal register space */
108static const unsigned long tar_offsets[] = {
109 0x0580 /* TAR0 */,
110 0x0588 /* TAR1 */,
111 0x0590 /* TAR2 */,
112 0x0598 /* TAR3 */
113};
114
115static const unsigned long split_queue_offsets[] = {
116 0x4870 /* SPLIT QUEUE 0 */,
117 0x5870 /* SPLIT QUEUE 1 */,
118 0x6870 /* SPLIT QUEUE 2 */,
119 0x7870 /* SPLIT QUEUE 3 */
120};
121
122static const unsigned long phb_offsets[] = {
123 0x8000 /* PHB0 */,
124 0x9000 /* PHB1 */,
125 0xA000 /* PHB2 */,
126 0xB000 /* PHB3 */
127};
128
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100129/* PHB debug registers */
130
131static const unsigned long phb_debug_offsets[] = {
132 0x4000 /* PHB 0 DEBUG */,
133 0x5000 /* PHB 1 DEBUG */,
134 0x6000 /* PHB 2 DEBUG */,
135 0x7000 /* PHB 3 DEBUG */
136};
137
138/*
139 * STUFF register for each debug PHB,
140 * byte 1 = start bus number, byte 2 = end bus number
141 */
142
143#define PHB_DEBUG_STUFF_OFFSET 0x0020
144
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100145#define EMERGENCY_PAGES 32 /* = 128KB */
146
Jon Masone4650582006-06-26 13:58:14 +0200147unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
148static int translate_empty_slots __read_mostly = 0;
149static int calgary_detected __read_mostly = 0;
150
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100151static struct rio_table_hdr *rio_table_hdr __initdata;
152static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +0100153static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100154
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200155struct calgary_bus_info {
156 void *tce_space;
Muli Ben-Yehuda0577f1482006-09-26 10:52:31 +0200157 unsigned char translation_disabled;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200158 signed char phbid;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100159 void __iomem *bbar;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200160};
161
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200162static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
163static void calgary_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200164static void calgary_dump_error_regs(struct iommu_table *tbl);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200165static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200166static void calioc2_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200167static void calioc2_dump_error_regs(struct iommu_table *tbl);
Jon Masone4650582006-06-26 13:58:14 +0200168
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200169static struct cal_chipset_ops calgary_chip_ops = {
170 .handle_quirks = calgary_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200171 .tce_cache_blast = calgary_tce_cache_blast,
172 .dump_error_regs = calgary_dump_error_regs
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200173};
174
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200175static struct cal_chipset_ops calioc2_chip_ops = {
176 .handle_quirks = calioc2_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200177 .tce_cache_blast = calioc2_tce_cache_blast,
178 .dump_error_regs = calioc2_dump_error_regs
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200179};
180
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200181static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
Jon Masone4650582006-06-26 13:58:14 +0200182
183/* enable this to stress test the chip's TCE cache */
184#ifdef CONFIG_IOMMU_DEBUG
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200185int debugging __read_mostly = 1;
186
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200187static inline unsigned long verify_bit_range(unsigned long* bitmap,
188 int expected, unsigned long start, unsigned long end)
189{
190 unsigned long idx = start;
191
192 BUG_ON(start >= end);
193
194 while (idx < end) {
195 if (!!test_bit(idx, bitmap) != expected)
196 return idx;
197 ++idx;
198 }
199
200 /* all bits have the expected value */
201 return ~0UL;
202}
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200203#else /* debugging is disabled */
204int debugging __read_mostly = 0;
205
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200206static inline unsigned long verify_bit_range(unsigned long* bitmap,
207 int expected, unsigned long start, unsigned long end)
208{
209 return ~0UL;
210}
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200211
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200212#endif /* CONFIG_IOMMU_DEBUG */
Jon Masone4650582006-06-26 13:58:14 +0200213
214static inline unsigned int num_dma_pages(unsigned long dma, unsigned int dmalen)
215{
216 unsigned int npages;
217
218 npages = PAGE_ALIGN(dma + dmalen) - (dma & PAGE_MASK);
219 npages >>= PAGE_SHIFT;
220
221 return npages;
222}
223
224static inline int translate_phb(struct pci_dev* dev)
225{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200226 int disabled = bus_info[dev->bus->number].translation_disabled;
Jon Masone4650582006-06-26 13:58:14 +0200227 return !disabled;
228}
229
230static void iommu_range_reserve(struct iommu_table *tbl,
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200231 unsigned long start_addr, unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200232{
233 unsigned long index;
234 unsigned long end;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200235 unsigned long badbit;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200236 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200237
238 index = start_addr >> PAGE_SHIFT;
239
240 /* bail out if we're asked to reserve a region we don't cover */
241 if (index >= tbl->it_size)
242 return;
243
244 end = index + npages;
245 if (end > tbl->it_size) /* don't go off the table */
246 end = tbl->it_size;
247
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200248 spin_lock_irqsave(&tbl->it_lock, flags);
249
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200250 badbit = verify_bit_range(tbl->it_map, 0, index, end);
251 if (badbit != ~0UL) {
252 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200253 printk(KERN_ERR "Calgary: entry already allocated at "
254 "0x%lx tbl %p dma 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200255 badbit, tbl, start_addr, npages);
Jon Masone4650582006-06-26 13:58:14 +0200256 }
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200257
258 set_bit_string(tbl->it_map, index, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200259
260 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200261}
262
263static unsigned long iommu_range_alloc(struct iommu_table *tbl,
264 unsigned int npages)
265{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200266 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200267 unsigned long offset;
268
269 BUG_ON(npages == 0);
270
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200271 spin_lock_irqsave(&tbl->it_lock, flags);
272
Jon Masone4650582006-06-26 13:58:14 +0200273 offset = find_next_zero_string(tbl->it_map, tbl->it_hint,
274 tbl->it_size, npages);
275 if (offset == ~0UL) {
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200276 tbl->chip_ops->tce_cache_blast(tbl);
Jon Masone4650582006-06-26 13:58:14 +0200277 offset = find_next_zero_string(tbl->it_map, 0,
278 tbl->it_size, npages);
279 if (offset == ~0UL) {
280 printk(KERN_WARNING "Calgary: IOMMU full.\n");
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200281 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200282 if (panic_on_overflow)
283 panic("Calgary: fix the allocator.\n");
284 else
285 return bad_dma_address;
286 }
287 }
288
289 set_bit_string(tbl->it_map, offset, npages);
290 tbl->it_hint = offset + npages;
291 BUG_ON(tbl->it_hint > tbl->it_size);
292
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200293 spin_unlock_irqrestore(&tbl->it_lock, flags);
294
Jon Masone4650582006-06-26 13:58:14 +0200295 return offset;
296}
297
298static dma_addr_t iommu_alloc(struct iommu_table *tbl, void *vaddr,
299 unsigned int npages, int direction)
300{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200301 unsigned long entry;
Jon Masone4650582006-06-26 13:58:14 +0200302 dma_addr_t ret = bad_dma_address;
303
Jon Masone4650582006-06-26 13:58:14 +0200304 entry = iommu_range_alloc(tbl, npages);
305
306 if (unlikely(entry == bad_dma_address))
307 goto error;
308
309 /* set the return dma address */
310 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
311
312 /* put the TCEs in the HW table */
313 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
314 direction);
315
Jon Masone4650582006-06-26 13:58:14 +0200316 return ret;
317
318error:
Jon Masone4650582006-06-26 13:58:14 +0200319 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
320 "iommu %p\n", npages, tbl);
321 return bad_dma_address;
322}
323
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200324static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
Jon Masone4650582006-06-26 13:58:14 +0200325 unsigned int npages)
326{
327 unsigned long entry;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200328 unsigned long badbit;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100329 unsigned long badend;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200330 unsigned long flags;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100331
332 /* were we called with bad_dma_address? */
333 badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
334 if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
335 printk(KERN_ERR "Calgary: driver tried unmapping bad DMA "
336 "address 0x%Lx\n", dma_addr);
337 WARN_ON(1);
338 return;
339 }
Jon Masone4650582006-06-26 13:58:14 +0200340
341 entry = dma_addr >> PAGE_SHIFT;
342
343 BUG_ON(entry + npages > tbl->it_size);
344
345 tce_free(tbl, entry, npages);
346
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200347 spin_lock_irqsave(&tbl->it_lock, flags);
348
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200349 badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
350 if (badbit != ~0UL) {
351 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200352 printk(KERN_ERR "Calgary: bit is off at 0x%lx "
353 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200354 badbit, tbl, dma_addr, entry, npages);
Jon Masone4650582006-06-26 13:58:14 +0200355 }
356
357 __clear_bit_string(tbl->it_map, entry, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200358
359 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200360}
361
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200362static inline struct iommu_table *find_iommu_table(struct device *dev)
363{
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200364 struct pci_dev *pdev;
365 struct pci_bus *pbus;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200366 struct iommu_table *tbl;
367
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200368 pdev = to_pci_dev(dev);
369
370 /* is the device behind a bridge? */
371 if (unlikely(pdev->bus->parent))
372 pbus = pdev->bus->parent;
373 else
374 pbus = pdev->bus;
375
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300376 tbl = pci_iommu(pbus);
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200377
378 BUG_ON(pdev->bus->parent &&
379 (tbl->it_busno != pdev->bus->parent->number));
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200380
381 return tbl;
382}
383
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200384static void calgary_unmap_sg(struct device *dev,
Jon Masone4650582006-06-26 13:58:14 +0200385 struct scatterlist *sglist, int nelems, int direction)
386{
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200387 struct iommu_table *tbl = find_iommu_table(dev);
388
389 if (!translate_phb(to_pci_dev(dev)))
390 return;
391
Jon Masone4650582006-06-26 13:58:14 +0200392 while (nelems--) {
393 unsigned int npages;
394 dma_addr_t dma = sglist->dma_address;
395 unsigned int dmalen = sglist->dma_length;
396
397 if (dmalen == 0)
398 break;
399
400 npages = num_dma_pages(dma, dmalen);
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200401 iommu_free(tbl, dma, npages);
Jon Masone4650582006-06-26 13:58:14 +0200402 sglist++;
403 }
404}
405
Jon Masone4650582006-06-26 13:58:14 +0200406static int calgary_nontranslate_map_sg(struct device* dev,
407 struct scatterlist *sg, int nelems, int direction)
408{
409 int i;
410
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200411 for (i = 0; i < nelems; i++ ) {
Jon Masone4650582006-06-26 13:58:14 +0200412 struct scatterlist *s = &sg[i];
413 BUG_ON(!s->page);
414 s->dma_address = virt_to_bus(page_address(s->page) +s->offset);
415 s->dma_length = s->length;
416 }
417 return nelems;
418}
419
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200420static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
Jon Masone4650582006-06-26 13:58:14 +0200421 int nelems, int direction)
422{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200423 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200424 unsigned long vaddr;
425 unsigned int npages;
426 unsigned long entry;
427 int i;
428
429 if (!translate_phb(to_pci_dev(dev)))
430 return calgary_nontranslate_map_sg(dev, sg, nelems, direction);
431
Jon Masone4650582006-06-26 13:58:14 +0200432 for (i = 0; i < nelems; i++ ) {
433 struct scatterlist *s = &sg[i];
434 BUG_ON(!s->page);
435
436 vaddr = (unsigned long)page_address(s->page) + s->offset;
437 npages = num_dma_pages(vaddr, s->length);
438
439 entry = iommu_range_alloc(tbl, npages);
440 if (entry == bad_dma_address) {
441 /* makes sure unmap knows to stop */
442 s->dma_length = 0;
443 goto error;
444 }
445
446 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
447
448 /* insert into HW table */
449 tce_build(tbl, entry, npages, vaddr & PAGE_MASK,
450 direction);
451
452 s->dma_length = s->length;
453 }
454
Jon Masone4650582006-06-26 13:58:14 +0200455 return nelems;
456error:
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200457 calgary_unmap_sg(dev, sg, nelems, direction);
Jon Masone4650582006-06-26 13:58:14 +0200458 for (i = 0; i < nelems; i++) {
459 sg[i].dma_address = bad_dma_address;
460 sg[i].dma_length = 0;
461 }
Jon Masone4650582006-06-26 13:58:14 +0200462 return 0;
463}
464
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200465static dma_addr_t calgary_map_single(struct device *dev, void *vaddr,
Jon Masone4650582006-06-26 13:58:14 +0200466 size_t size, int direction)
467{
468 dma_addr_t dma_handle = bad_dma_address;
469 unsigned long uaddr;
470 unsigned int npages;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200471 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200472
473 uaddr = (unsigned long)vaddr;
474 npages = num_dma_pages(uaddr, size);
475
476 if (translate_phb(to_pci_dev(dev)))
477 dma_handle = iommu_alloc(tbl, vaddr, npages, direction);
478 else
479 dma_handle = virt_to_bus(vaddr);
480
481 return dma_handle;
482}
483
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200484static void calgary_unmap_single(struct device *dev, dma_addr_t dma_handle,
Jon Masone4650582006-06-26 13:58:14 +0200485 size_t size, int direction)
486{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200487 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200488 unsigned int npages;
489
490 if (!translate_phb(to_pci_dev(dev)))
491 return;
492
493 npages = num_dma_pages(dma_handle, size);
494 iommu_free(tbl, dma_handle, npages);
495}
496
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200497static void* calgary_alloc_coherent(struct device *dev, size_t size,
Jon Masone4650582006-06-26 13:58:14 +0200498 dma_addr_t *dma_handle, gfp_t flag)
499{
500 void *ret = NULL;
501 dma_addr_t mapping;
502 unsigned int npages, order;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200503 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200504
505 size = PAGE_ALIGN(size); /* size rounded up to full pages */
506 npages = size >> PAGE_SHIFT;
507 order = get_order(size);
508
509 /* alloc enough pages (and possibly more) */
510 ret = (void *)__get_free_pages(flag, order);
511 if (!ret)
512 goto error;
513 memset(ret, 0, size);
514
515 if (translate_phb(to_pci_dev(dev))) {
516 /* set up tces to cover the allocated range */
517 mapping = iommu_alloc(tbl, ret, npages, DMA_BIDIRECTIONAL);
518 if (mapping == bad_dma_address)
519 goto free;
520
521 *dma_handle = mapping;
522 } else /* non translated slot */
523 *dma_handle = virt_to_bus(ret);
524
525 return ret;
526
527free:
528 free_pages((unsigned long)ret, get_order(size));
529 ret = NULL;
530error:
531 return ret;
532}
533
Stephen Hemmingere6584502007-05-02 19:27:06 +0200534static const struct dma_mapping_ops calgary_dma_ops = {
Jon Masone4650582006-06-26 13:58:14 +0200535 .alloc_coherent = calgary_alloc_coherent,
536 .map_single = calgary_map_single,
537 .unmap_single = calgary_unmap_single,
538 .map_sg = calgary_map_sg,
539 .unmap_sg = calgary_unmap_sg,
540};
541
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100542static inline void __iomem * busno_to_bbar(unsigned char num)
543{
544 return bus_info[num].bbar;
545}
546
Jon Masone4650582006-06-26 13:58:14 +0200547static inline int busno_to_phbid(unsigned char num)
548{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200549 return bus_info[num].phbid;
Jon Masone4650582006-06-26 13:58:14 +0200550}
551
552static inline unsigned long split_queue_offset(unsigned char num)
553{
554 size_t idx = busno_to_phbid(num);
555
556 return split_queue_offsets[idx];
557}
558
559static inline unsigned long tar_offset(unsigned char num)
560{
561 size_t idx = busno_to_phbid(num);
562
563 return tar_offsets[idx];
564}
565
566static inline unsigned long phb_offset(unsigned char num)
567{
568 size_t idx = busno_to_phbid(num);
569
570 return phb_offsets[idx];
571}
572
573static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
574{
575 unsigned long target = ((unsigned long)bar) | offset;
576 return (void __iomem*)target;
577}
578
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200579static inline int is_calioc2(unsigned short device)
580{
581 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
582}
583
584static inline int is_calgary(unsigned short device)
585{
586 return (device == PCI_DEVICE_ID_IBM_CALGARY);
587}
588
589static inline int is_cal_pci_dev(unsigned short device)
590{
591 return (is_calgary(device) || is_calioc2(device));
592}
593
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200594static void calgary_tce_cache_blast(struct iommu_table *tbl)
Jon Masone4650582006-06-26 13:58:14 +0200595{
596 u64 val;
597 u32 aer;
598 int i = 0;
599 void __iomem *bbar = tbl->bbar;
600 void __iomem *target;
601
602 /* disable arbitration on the bus */
603 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
604 aer = readl(target);
605 writel(0, target);
606
607 /* read plssr to ensure it got there */
608 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
609 val = readl(target);
610
611 /* poll split queues until all DMA activity is done */
612 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
613 do {
614 val = readq(target);
615 i++;
616 } while ((val & 0xff) != 0xff && i < 100);
617 if (i == 100)
618 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
619 "continuing anyway\n");
620
621 /* invalidate TCE cache */
622 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
623 writeq(tbl->tar_val, target);
624
625 /* enable arbitration */
626 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
627 writel(aer, target);
628 (void)readl(target); /* flush */
629}
630
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200631static void calioc2_tce_cache_blast(struct iommu_table *tbl)
632{
633 void __iomem *bbar = tbl->bbar;
634 void __iomem *target;
635 u64 val64;
636 u32 val;
637 int i = 0;
638 int count = 1;
639 unsigned char bus = tbl->it_busno;
640
641begin:
642 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
643 "sequence - count %d\n", bus, count);
644
645 /* 1. using the Page Migration Control reg set SoftStop */
646 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
647 val = be32_to_cpu(readl(target));
648 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
649 val |= PMR_SOFTSTOP;
650 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
651 writel(cpu_to_be32(val), target);
652
653 /* 2. poll split queues until all DMA activity is done */
654 printk(KERN_DEBUG "2a. starting to poll split queues\n");
655 target = calgary_reg(bbar, split_queue_offset(bus));
656 do {
657 val64 = readq(target);
658 i++;
659 } while ((val64 & 0xff) != 0xff && i < 100);
660 if (i == 100)
661 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
662 "continuing anyway\n");
663
664 /* 3. poll Page Migration DEBUG for SoftStopFault */
665 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
666 val = be32_to_cpu(readl(target));
667 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
668
669 /* 4. if SoftStopFault - goto (1) */
670 if (val & PMR_SOFTSTOPFAULT) {
671 if (++count < 100)
672 goto begin;
673 else {
674 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
675 "aborting TCE cache flush sequence!\n");
676 return; /* pray for the best */
677 }
678 }
679
680 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
681 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
682 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
683 val = be32_to_cpu(readl(target));
684 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
685 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
686 val = be32_to_cpu(readl(target));
687 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
688
689 /* 6. invalidate TCE cache */
690 printk(KERN_DEBUG "6. invalidating TCE cache\n");
691 target = calgary_reg(bbar, tar_offset(bus));
692 writeq(tbl->tar_val, target);
693
694 /* 7. Re-read PMCR */
695 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
696 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
697 val = be32_to_cpu(readl(target));
698 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
699
700 /* 8. Remove HardStop */
701 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
702 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
703 val = 0;
704 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
705 writel(cpu_to_be32(val), target);
706 val = be32_to_cpu(readl(target));
707 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
708}
709
Jon Masone4650582006-06-26 13:58:14 +0200710static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
711 u64 limit)
712{
713 unsigned int numpages;
714
715 limit = limit | 0xfffff;
716 limit++;
717
718 numpages = ((limit - start) >> PAGE_SHIFT);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300719 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
Jon Masone4650582006-06-26 13:58:14 +0200720}
721
722static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
723{
724 void __iomem *target;
725 u64 low, high, sizelow;
726 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300727 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200728 unsigned char busnum = dev->bus->number;
729 void __iomem *bbar = tbl->bbar;
730
731 /* peripheral MEM_1 region */
732 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
733 low = be32_to_cpu(readl(target));
734 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
735 high = be32_to_cpu(readl(target));
736 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
737 sizelow = be32_to_cpu(readl(target));
738
739 start = (high << 32) | low;
740 limit = sizelow;
741
742 calgary_reserve_mem_region(dev, start, limit);
743}
744
745static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
746{
747 void __iomem *target;
748 u32 val32;
749 u64 low, high, sizelow, sizehigh;
750 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300751 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200752 unsigned char busnum = dev->bus->number;
753 void __iomem *bbar = tbl->bbar;
754
755 /* is it enabled? */
756 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
757 val32 = be32_to_cpu(readl(target));
758 if (!(val32 & PHB_MEM2_ENABLE))
759 return;
760
761 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
762 low = be32_to_cpu(readl(target));
763 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
764 high = be32_to_cpu(readl(target));
765 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
766 sizelow = be32_to_cpu(readl(target));
767 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
768 sizehigh = be32_to_cpu(readl(target));
769
770 start = (high << 32) | low;
771 limit = (sizehigh << 32) | sizelow;
772
773 calgary_reserve_mem_region(dev, start, limit);
774}
775
776/*
777 * some regions of the IO address space do not get translated, so we
778 * must not give devices IO addresses in those regions. The regions
779 * are the 640KB-1MB region and the two PCI peripheral memory holes.
780 * Reserve all of them in the IOMMU bitmap to avoid giving them out
781 * later.
782 */
783static void __init calgary_reserve_regions(struct pci_dev *dev)
784{
785 unsigned int npages;
Jon Masone4650582006-06-26 13:58:14 +0200786 u64 start;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300787 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200788
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100789 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
790 iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
Jon Masone4650582006-06-26 13:58:14 +0200791
792 /* avoid the BIOS/VGA first 640KB-1MB region */
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200793 /* for CalIOC2 - avoid the entire first MB */
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200794 if (is_calgary(dev->device)) {
795 start = (640 * 1024);
796 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
797 } else { /* calioc2 */
798 start = 0;
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200799 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200800 }
Jon Masone4650582006-06-26 13:58:14 +0200801 iommu_range_reserve(tbl, start, npages);
802
803 /* reserve the two PCI peripheral memory regions in IO space */
804 calgary_reserve_peripheral_mem_1(dev);
805 calgary_reserve_peripheral_mem_2(dev);
806}
807
808static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
809{
810 u64 val64;
811 u64 table_phys;
812 void __iomem *target;
813 int ret;
814 struct iommu_table *tbl;
815
816 /* build TCE tables for each PHB */
817 ret = build_tce_table(dev, bbar);
818 if (ret)
819 return ret;
820
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300821 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200822 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
823 tce_free(tbl, 0, tbl->it_size);
824
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200825 if (is_calgary(dev->device))
826 tbl->chip_ops = &calgary_chip_ops;
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200827 else if (is_calioc2(dev->device))
828 tbl->chip_ops = &calioc2_chip_ops;
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200829 else
830 BUG();
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200831
Jon Masone4650582006-06-26 13:58:14 +0200832 calgary_reserve_regions(dev);
833
834 /* set TARs for each PHB */
835 target = calgary_reg(bbar, tar_offset(dev->bus->number));
836 val64 = be64_to_cpu(readq(target));
837
838 /* zero out all TAR bits under sw control */
839 val64 &= ~TAR_SW_BITS;
Jon Masone4650582006-06-26 13:58:14 +0200840 table_phys = (u64)__pa(tbl->it_base);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200841
Jon Masone4650582006-06-26 13:58:14 +0200842 val64 |= table_phys;
843
844 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
845 val64 |= (u64) specified_table_size;
846
847 tbl->tar_val = cpu_to_be64(val64);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200848
Jon Masone4650582006-06-26 13:58:14 +0200849 writeq(tbl->tar_val, target);
850 readq(target); /* flush */
851
852 return 0;
853}
854
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200855static void __init calgary_free_bus(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +0200856{
857 u64 val64;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300858 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200859 void __iomem *target;
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200860 unsigned int bitmapsz;
Jon Masone4650582006-06-26 13:58:14 +0200861
862 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
863 val64 = be64_to_cpu(readq(target));
864 val64 &= ~TAR_SW_BITS;
865 writeq(cpu_to_be64(val64), target);
866 readq(target); /* flush */
867
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200868 bitmapsz = tbl->it_size / BITS_PER_BYTE;
869 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
870 tbl->it_map = NULL;
871
Jon Masone4650582006-06-26 13:58:14 +0200872 kfree(tbl);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300873
874 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200875
876 /* Can't free bootmem allocated memory after system is up :-( */
877 bus_info[dev->bus->number].tce_space = NULL;
Jon Masone4650582006-06-26 13:58:14 +0200878}
879
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200880static void calgary_dump_error_regs(struct iommu_table *tbl)
881{
882 void __iomem *bbar = tbl->bbar;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200883 void __iomem *target;
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200884 u32 csr, plssr;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200885
886 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200887 csr = be32_to_cpu(readl(target));
888
889 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
890 plssr = be32_to_cpu(readl(target));
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200891
892 /* If no error, the agent ID in the CSR is not valid */
893 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200894 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200895}
896
897static void calioc2_dump_error_regs(struct iommu_table *tbl)
898{
899 void __iomem *bbar = tbl->bbar;
900 u32 csr, csmr, plssr, mck, rcstat;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200901 void __iomem *target;
902 unsigned long phboff = phb_offset(tbl->it_busno);
903 unsigned long erroff;
904 u32 errregs[7];
905 int i;
906
907 /* dump CSR */
908 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
909 csr = be32_to_cpu(readl(target));
910 /* dump PLSSR */
911 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
912 plssr = be32_to_cpu(readl(target));
913 /* dump CSMR */
914 target = calgary_reg(bbar, phboff | 0x290);
915 csmr = be32_to_cpu(readl(target));
916 /* dump mck */
917 target = calgary_reg(bbar, phboff | 0x800);
918 mck = be32_to_cpu(readl(target));
919
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200920 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
921 tbl->it_busno);
922
923 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
924 csr, plssr, csmr, mck);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200925
926 /* dump rest of error regs */
927 printk(KERN_EMERG "Calgary: ");
928 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200929 /* err regs are at 0x810 - 0x870 */
930 erroff = (0x810 + (i * 0x10));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200931 target = calgary_reg(bbar, phboff | erroff);
932 errregs[i] = be32_to_cpu(readl(target));
933 printk("0x%08x@0x%lx ", errregs[i], erroff);
934 }
935 printk("\n");
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200936
937 /* root complex status */
938 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
939 rcstat = be32_to_cpu(readl(target));
940 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
941 PHB_ROOT_COMPLEX_STATUS);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200942}
943
Jon Masone4650582006-06-26 13:58:14 +0200944static void calgary_watchdog(unsigned long data)
945{
946 struct pci_dev *dev = (struct pci_dev *)data;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300947 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200948 void __iomem *bbar = tbl->bbar;
949 u32 val32;
950 void __iomem *target;
951
952 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
953 val32 = be32_to_cpu(readl(target));
954
955 /* If no error, the agent ID in the CSR is not valid */
956 if (val32 & CSR_AGENT_MASK) {
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200957 tbl->chip_ops->dump_error_regs(tbl);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200958
959 /* reset error */
Jon Masone4650582006-06-26 13:58:14 +0200960 writel(0, target);
961
962 /* Disable bus that caused the error */
963 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200964 PHB_CONFIG_RW_OFFSET);
Jon Masone4650582006-06-26 13:58:14 +0200965 val32 = be32_to_cpu(readl(target));
966 val32 |= PHB_SLOT_DISABLE;
967 writel(cpu_to_be32(val32), target);
968 readl(target); /* flush */
969 } else {
970 /* Reset the timer */
971 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
972 }
973}
974
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200975static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
976 unsigned char busnum, unsigned long timeout)
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200977{
978 u64 val64;
979 void __iomem *target;
Muli Ben-Yehuda58db8542006-12-07 02:14:06 +0100980 unsigned int phb_shift = ~0; /* silence gcc */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200981 u64 mask;
982
983 switch (busno_to_phbid(busnum)) {
984 case 0: phb_shift = (63 - 19);
985 break;
986 case 1: phb_shift = (63 - 23);
987 break;
988 case 2: phb_shift = (63 - 27);
989 break;
990 case 3: phb_shift = (63 - 35);
991 break;
992 default:
993 BUG_ON(busno_to_phbid(busnum));
994 }
995
996 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
997 val64 = be64_to_cpu(readq(target));
998
999 /* zero out this PHB's timer bits */
1000 mask = ~(0xFUL << phb_shift);
1001 val64 &= mask;
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +02001002 val64 |= (timeout << phb_shift);
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +02001003 writeq(cpu_to_be64(val64), target);
1004 readq(target); /* flush */
1005}
1006
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001007static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
1008{
1009 unsigned char busnum = dev->bus->number;
1010 void __iomem *bbar = tbl->bbar;
1011 void __iomem *target;
1012 u32 val;
1013
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +02001014 /*
1015 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1016 */
1017 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
1018 val = cpu_to_be32(readl(target));
1019 val |= 0x00800000;
1020 writel(cpu_to_be32(val), target);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001021}
1022
1023static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001024{
1025 unsigned char busnum = dev->bus->number;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001026
1027 /*
1028 * Give split completion a longer timeout on bus 1 for aic94xx
1029 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1030 */
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001031 if (is_calgary(dev->device) && (busnum == 1))
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001032 calgary_set_split_completion_timeout(tbl->bbar, busnum,
1033 CCR_2SEC_TIMEOUT);
1034}
1035
Jon Masone4650582006-06-26 13:58:14 +02001036static void __init calgary_enable_translation(struct pci_dev *dev)
1037{
1038 u32 val32;
1039 unsigned char busnum;
1040 void __iomem *target;
1041 void __iomem *bbar;
1042 struct iommu_table *tbl;
1043
1044 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001045 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001046 bbar = tbl->bbar;
1047
1048 /* enable TCE in PHB Config Register */
1049 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1050 val32 = be32_to_cpu(readl(target));
1051 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1052
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001053 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1054 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1055 "Calgary" : "CalIOC2", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001056 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1057 "bus.\n");
1058
1059 writel(cpu_to_be32(val32), target);
1060 readl(target); /* flush */
1061
1062 init_timer(&tbl->watchdog_timer);
1063 tbl->watchdog_timer.function = &calgary_watchdog;
1064 tbl->watchdog_timer.data = (unsigned long)dev;
1065 mod_timer(&tbl->watchdog_timer, jiffies);
1066}
1067
1068static void __init calgary_disable_translation(struct pci_dev *dev)
1069{
1070 u32 val32;
1071 unsigned char busnum;
1072 void __iomem *target;
1073 void __iomem *bbar;
1074 struct iommu_table *tbl;
1075
1076 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001077 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001078 bbar = tbl->bbar;
1079
1080 /* disable TCE in PHB Config Register */
1081 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1082 val32 = be32_to_cpu(readl(target));
1083 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1084
Jon Mason70d666d2006-10-05 18:47:21 +02001085 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001086 writel(cpu_to_be32(val32), target);
1087 readl(target); /* flush */
1088
1089 del_timer_sync(&tbl->watchdog_timer);
1090}
1091
Muli Ben-Yehudaa4fc5202006-09-26 10:52:31 +02001092static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +02001093{
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001094 pci_dev_get(dev);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001095 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001096
1097 /* is the device behind a bridge? */
1098 if (dev->bus->parent)
1099 dev->bus->parent->self = dev;
1100 else
1101 dev->bus->self = dev;
Jon Masone4650582006-06-26 13:58:14 +02001102}
1103
1104static int __init calgary_init_one(struct pci_dev *dev)
1105{
Jon Masone4650582006-06-26 13:58:14 +02001106 void __iomem *bbar;
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001107 struct iommu_table *tbl;
Jon Masone4650582006-06-26 13:58:14 +02001108 int ret;
1109
Jon Masondedc9932006-10-05 18:47:21 +02001110 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1111
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001112 bbar = busno_to_bbar(dev->bus->number);
Jon Masone4650582006-06-26 13:58:14 +02001113 ret = calgary_setup_tar(dev, bbar);
1114 if (ret)
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001115 goto done;
Jon Masone4650582006-06-26 13:58:14 +02001116
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001117 pci_dev_get(dev);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001118
1119 if (dev->bus->parent) {
1120 if (dev->bus->parent->self)
1121 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1122 "bus->parent->self!\n", dev);
1123 dev->bus->parent->self = dev;
1124 } else
1125 dev->bus->self = dev;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001126
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001127 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001128 tbl->chip_ops->handle_quirks(tbl, dev);
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001129
Jon Masone4650582006-06-26 13:58:14 +02001130 calgary_enable_translation(dev);
1131
1132 return 0;
1133
Jon Masone4650582006-06-26 13:58:14 +02001134done:
1135 return ret;
1136}
1137
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001138static int __init calgary_locate_bbars(void)
Jon Masone4650582006-06-26 13:58:14 +02001139{
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001140 int ret;
1141 int rioidx, phb, bus;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001142 void __iomem *bbar;
1143 void __iomem *target;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001144 unsigned long offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001145 u8 start_bus, end_bus;
1146 u32 val;
1147
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001148 ret = -ENODATA;
1149 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1150 struct rio_detail *rio = rio_devs[rioidx];
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001151
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001152 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001153 continue;
1154
1155 /* map entire 1MB of Calgary config space */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001156 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1157 if (!bbar)
1158 goto error;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001159
1160 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001161 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1162 target = calgary_reg(bbar, offset);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001163
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001164 val = be32_to_cpu(readl(target));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001165
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001166 start_bus = (u8)((val & 0x00FF0000) >> 16);
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001167 end_bus = (u8)((val & 0x0000FF00) >> 8);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001168
1169 if (end_bus) {
1170 for (bus = start_bus; bus <= end_bus; bus++) {
1171 bus_info[bus].bbar = bbar;
1172 bus_info[bus].phbid = phb;
1173 }
1174 } else {
1175 bus_info[start_bus].bbar = bbar;
1176 bus_info[start_bus].phbid = phb;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001177 }
1178 }
1179 }
1180
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001181 return 0;
1182
1183error:
1184 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1185 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1186 if (bus_info[bus].bbar)
1187 iounmap(bus_info[bus].bbar);
1188
1189 return ret;
1190}
1191
1192static int __init calgary_init(void)
1193{
1194 int ret;
1195 struct pci_dev *dev = NULL;
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +02001196 void *tce_space;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001197
1198 ret = calgary_locate_bbars();
1199 if (ret)
1200 return ret;
Jon Masone4650582006-06-26 13:58:14 +02001201
Jon Masondedc9932006-10-05 18:47:21 +02001202 do {
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001203 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Jon Masone4650582006-06-26 13:58:14 +02001204 if (!dev)
1205 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001206 if (!is_cal_pci_dev(dev->device))
1207 continue;
Jon Masone4650582006-06-26 13:58:14 +02001208 if (!translate_phb(dev)) {
1209 calgary_init_one_nontraslated(dev);
1210 continue;
1211 }
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001212 tce_space = bus_info[dev->bus->number].tce_space;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001213 if (!tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001214 continue;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001215
Jon Masone4650582006-06-26 13:58:14 +02001216 ret = calgary_init_one(dev);
1217 if (ret)
1218 goto error;
Jon Masondedc9932006-10-05 18:47:21 +02001219 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001220
1221 return ret;
1222
1223error:
Jon Masondedc9932006-10-05 18:47:21 +02001224 do {
Alan Cox7cd8b682006-12-07 02:14:03 +01001225 dev = pci_get_device_reverse(PCI_VENDOR_ID_IBM,
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001226 PCI_ANY_ID, dev);
Muli Ben-Yehuda9f2dc462006-09-26 10:52:31 +02001227 if (!dev)
1228 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001229 if (!is_cal_pci_dev(dev->device))
1230 continue;
Jon Masone4650582006-06-26 13:58:14 +02001231 if (!translate_phb(dev)) {
1232 pci_dev_put(dev);
1233 continue;
1234 }
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001235 if (!bus_info[dev->bus->number].tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001236 continue;
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001237
Jon Masone4650582006-06-26 13:58:14 +02001238 calgary_disable_translation(dev);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +02001239 calgary_free_bus(dev);
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001240 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
Jon Masondedc9932006-10-05 18:47:21 +02001241 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001242
1243 return ret;
1244}
1245
1246static inline int __init determine_tce_table_size(u64 ram)
1247{
1248 int ret;
1249
1250 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1251 return specified_table_size;
1252
1253 /*
1254 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1255 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1256 * larger table size has twice as many entries, so shift the
1257 * max ram address by 13 to divide by 8K and then look at the
1258 * order of the result to choose between 0-7.
1259 */
1260 ret = get_order(ram >> 13);
1261 if (ret > TCE_TABLE_SIZE_8M)
1262 ret = TCE_TABLE_SIZE_8M;
1263
1264 return ret;
1265}
1266
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001267static int __init build_detail_arrays(void)
1268{
1269 unsigned long ptr;
1270 int i, scal_detail_size, rio_detail_size;
1271
1272 if (rio_table_hdr->num_scal_dev > MAX_NUMNODES){
1273 printk(KERN_WARNING
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001274 "Calgary: MAX_NUMNODES too low! Defined as %d, "
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001275 "but system has %d nodes.\n",
1276 MAX_NUMNODES, rio_table_hdr->num_scal_dev);
1277 return -ENODEV;
1278 }
1279
1280 switch (rio_table_hdr->version){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001281 case 2:
1282 scal_detail_size = 11;
1283 rio_detail_size = 13;
1284 break;
1285 case 3:
1286 scal_detail_size = 12;
1287 rio_detail_size = 15;
1288 break;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001289 default:
1290 printk(KERN_WARNING
1291 "Calgary: Invalid Rio Grande Table Version: %d\n",
1292 rio_table_hdr->version);
1293 return -EPROTO;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001294 }
1295
1296 ptr = ((unsigned long)rio_table_hdr) + 3;
1297 for (i = 0; i < rio_table_hdr->num_scal_dev;
1298 i++, ptr += scal_detail_size)
1299 scal_devs[i] = (struct scal_detail *)ptr;
1300
1301 for (i = 0; i < rio_table_hdr->num_rio_dev;
1302 i++, ptr += rio_detail_size)
1303 rio_devs[i] = (struct rio_detail *)ptr;
1304
1305 return 0;
1306}
1307
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001308static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1309{
1310 int dev;
1311 u32 val;
1312
1313 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1314 /*
1315 * FIXME: properly scan for devices accross the
1316 * PCI-to-PCI bridge on every CalIOC2 port.
1317 */
1318 return 1;
1319 }
1320
1321 for (dev = 1; dev < 8; dev++) {
1322 val = read_pci_config(bus, dev, 0, 0);
1323 if (val != 0xffffffff)
1324 break;
1325 }
1326 return (val != 0xffffffff);
1327}
1328
Jon Masone4650582006-06-26 13:58:14 +02001329void __init detect_calgary(void)
1330{
Jon Masond2105b12006-07-29 21:42:43 +02001331 int bus;
Jon Masone4650582006-06-26 13:58:14 +02001332 void *tbl;
Jon Masond2105b12006-07-29 21:42:43 +02001333 int calgary_found = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001334 unsigned long ptr;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001335 unsigned int offset, prev_offset;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001336 int ret;
Jon Masone4650582006-06-26 13:58:14 +02001337
1338 /*
1339 * if the user specified iommu=off or iommu=soft or we found
1340 * another HW IOMMU already, bail out.
1341 */
1342 if (swiotlb || no_iommu || iommu_detected)
1343 return;
1344
Muli Ben-Yehudabff65472006-12-07 02:14:07 +01001345 if (!use_calgary)
1346 return;
1347
Andi Kleen0637a702006-09-26 10:52:41 +02001348 if (!early_pci_allowed())
1349 return;
1350
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001351 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1352
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001353 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1354
1355 rio_table_hdr = NULL;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001356 prev_offset = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001357 offset = 0x180;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001358 /*
1359 * The next offset is stored in the 1st word.
1360 * Only parse up until the offset increases:
1361 */
1362 while (offset > prev_offset) {
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001363 /* The block id is stored in the 2nd word */
1364 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1365 /* set the pointer past the offset & block id */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001366 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001367 break;
1368 }
Ingo Molnar136f1e72006-12-20 11:53:32 +01001369 prev_offset = offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001370 offset = *((unsigned short *)(ptr + offset));
1371 }
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001372 if (!rio_table_hdr) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001373 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1374 "in EBDA - bailing!\n");
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001375 return;
1376 }
1377
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001378 ret = build_detail_arrays();
1379 if (ret) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001380 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001381 return;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001382 }
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001383
Jon Masone4650582006-06-26 13:58:14 +02001384 specified_table_size = determine_tce_table_size(end_pfn * PAGE_SIZE);
1385
Jon Masond2105b12006-07-29 21:42:43 +02001386 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001387 struct calgary_bus_info *info = &bus_info[bus];
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001388 unsigned short pci_device;
1389 u32 val;
Jon Masond2105b12006-07-29 21:42:43 +02001390
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001391 val = read_pci_config(bus, 0, 0, 0);
1392 pci_device = (val & 0xFFFF0000) >> 16;
1393
1394 if (!is_cal_pci_dev(pci_device))
Jon Masone4650582006-06-26 13:58:14 +02001395 continue;
Jon Masond2105b12006-07-29 21:42:43 +02001396
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001397 if (info->translation_disabled)
Jon Masone4650582006-06-26 13:58:14 +02001398 continue;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001399
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001400 if (calgary_bus_has_devices(bus, pci_device) ||
1401 translate_empty_slots) {
1402 tbl = alloc_tce_table();
1403 if (!tbl)
1404 goto cleanup;
1405 info->tce_space = tbl;
1406 calgary_found = 1;
Jon Masond2105b12006-07-29 21:42:43 +02001407 }
Jon Masone4650582006-06-26 13:58:14 +02001408 }
1409
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001410 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1411 calgary_found ? "found" : "not found");
1412
Jon Masond2105b12006-07-29 21:42:43 +02001413 if (calgary_found) {
Jon Masone4650582006-06-26 13:58:14 +02001414 iommu_detected = 1;
1415 calgary_detected = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +02001416 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1417 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
1418 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
1419 debugging ? "enabled" : "disabled");
Jon Masone4650582006-06-26 13:58:14 +02001420 }
1421 return;
1422
1423cleanup:
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001424 for (--bus; bus >= 0; --bus) {
1425 struct calgary_bus_info *info = &bus_info[bus];
1426
1427 if (info->tce_space)
1428 free_tce_table(info->tce_space);
1429 }
Jon Masone4650582006-06-26 13:58:14 +02001430}
1431
1432int __init calgary_iommu_init(void)
1433{
1434 int ret;
1435
1436 if (no_iommu || swiotlb)
1437 return -ENODEV;
1438
1439 if (!calgary_detected)
1440 return -ENODEV;
1441
1442 /* ok, we're trying to use Calgary - let's roll */
1443 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1444
1445 ret = calgary_init();
1446 if (ret) {
1447 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1448 "falling back to no_iommu\n", ret);
1449 if (end_pfn > MAX_DMA32_PFN)
1450 printk(KERN_ERR "WARNING more than 4GB of memory, "
1451 "32bit PCI may malfunction.\n");
1452 return ret;
1453 }
1454
1455 force_iommu = 1;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +01001456 bad_dma_address = 0x0;
Jon Masone4650582006-06-26 13:58:14 +02001457 dma_ops = &calgary_dma_ops;
1458
1459 return 0;
1460}
1461
1462static int __init calgary_parse_options(char *p)
1463{
1464 unsigned int bridge;
1465 size_t len;
1466 char* endp;
1467
1468 while (*p) {
1469 if (!strncmp(p, "64k", 3))
1470 specified_table_size = TCE_TABLE_SIZE_64K;
1471 else if (!strncmp(p, "128k", 4))
1472 specified_table_size = TCE_TABLE_SIZE_128K;
1473 else if (!strncmp(p, "256k", 4))
1474 specified_table_size = TCE_TABLE_SIZE_256K;
1475 else if (!strncmp(p, "512k", 4))
1476 specified_table_size = TCE_TABLE_SIZE_512K;
1477 else if (!strncmp(p, "1M", 2))
1478 specified_table_size = TCE_TABLE_SIZE_1M;
1479 else if (!strncmp(p, "2M", 2))
1480 specified_table_size = TCE_TABLE_SIZE_2M;
1481 else if (!strncmp(p, "4M", 2))
1482 specified_table_size = TCE_TABLE_SIZE_4M;
1483 else if (!strncmp(p, "8M", 2))
1484 specified_table_size = TCE_TABLE_SIZE_8M;
1485
1486 len = strlen("translate_empty_slots");
1487 if (!strncmp(p, "translate_empty_slots", len))
1488 translate_empty_slots = 1;
1489
1490 len = strlen("disable");
1491 if (!strncmp(p, "disable", len)) {
1492 p += len;
1493 if (*p == '=')
1494 ++p;
1495 if (*p == '\0')
1496 break;
1497 bridge = simple_strtol(p, &endp, 0);
1498 if (p == endp)
1499 break;
1500
Jon Masond2105b12006-07-29 21:42:43 +02001501 if (bridge < MAX_PHB_BUS_NUM) {
Jon Masone4650582006-06-26 13:58:14 +02001502 printk(KERN_INFO "Calgary: disabling "
Jon Mason70d666d2006-10-05 18:47:21 +02001503 "translation for PHB %#x\n", bridge);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001504 bus_info[bridge].translation_disabled = 1;
Jon Masone4650582006-06-26 13:58:14 +02001505 }
1506 }
1507
1508 p = strpbrk(p, ",");
1509 if (!p)
1510 break;
1511
1512 p++; /* skip ',' */
1513 }
1514 return 1;
1515}
1516__setup("calgary=", calgary_parse_options);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001517
1518static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1519{
1520 struct iommu_table *tbl;
1521 unsigned int npages;
1522 int i;
1523
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001524 tbl = pci_iommu(dev->bus);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001525
1526 for (i = 0; i < 4; i++) {
1527 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1528
1529 /* Don't give out TCEs that map MEM resources */
1530 if (!(r->flags & IORESOURCE_MEM))
1531 continue;
1532
1533 /* 0-based? we reserve the whole 1st MB anyway */
1534 if (!r->start)
1535 continue;
1536
1537 /* cover the whole region */
1538 npages = (r->end - r->start) >> PAGE_SHIFT;
1539 npages++;
1540
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001541 iommu_range_reserve(tbl, r->start, npages);
1542 }
1543}
1544
1545static int __init calgary_fixup_tce_spaces(void)
1546{
1547 struct pci_dev *dev = NULL;
1548 void *tce_space;
1549
1550 if (no_iommu || swiotlb || !calgary_detected)
1551 return -ENODEV;
1552
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001553 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001554
1555 do {
1556 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1557 if (!dev)
1558 break;
1559 if (!is_cal_pci_dev(dev->device))
1560 continue;
1561 if (!translate_phb(dev))
1562 continue;
1563
1564 tce_space = bus_info[dev->bus->number].tce_space;
1565 if (!tce_space)
1566 continue;
1567
1568 calgary_fixup_one_tce_space(dev);
1569
1570 } while (1);
1571
1572 return 0;
1573}
1574
1575/*
1576 * We need to be call after pcibios_assign_resources (fs_initcall level)
1577 * and before device_initcall.
1578 */
1579rootfs_initcall(calgary_fixup_tce_spaces);