blob: 5edd2c68274dd449f34f557296ce789e38578dad [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Arun Sharma600634972011-07-26 16:09:06 -070042#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070043
Amir Vadaiec693d42013-04-23 06:06:49 +000044#include <linux/clocksource.h>
45
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000046#define MAX_MSIX_P_PORT 17
47#define MAX_MSIX 64
48#define MSIX_LEGACY_SZ 4
49#define MIN_MSIX_P_PORT 5
50
Roland Dreier225c7b12007-05-08 18:00:38 -070051enum {
52 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070053 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000054 MLX4_FLAG_MASTER = 1 << 2,
55 MLX4_FLAG_SLAVE = 1 << 3,
56 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020057 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070058};
59
60enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000061 MLX4_PORT_CAP_IS_SM = 1 << 1,
62 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
63};
64
65enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000066 MLX4_MAX_PORTS = 2,
67 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070068};
69
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030070/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
71 * These qkeys must not be allowed for general use. This is a 64k range,
72 * and to test for violation, we use the mask (protect against future chg).
73 */
74#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
75#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
76
Roland Dreier225c7b12007-05-08 18:00:38 -070077enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020078 MLX4_BOARD_ID_LEN = 64
79};
80
81enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000082 MLX4_MAX_NUM_PF = 16,
83 MLX4_MAX_NUM_VF = 64,
84 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000085 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000086 MLX4_MFUNC_EQ_NUM = 4,
87 MLX4_MFUNC_MAX_EQES = 8,
88 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
89};
90
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000091/* Driver supports 3 diffrent device methods to manage traffic steering:
92 * -device managed - High level API for ib and eth flow steering. FW is
93 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000094 * - B0 steering mode - Common low level API for ib and (if supported) eth.
95 * - A0 steering mode - Limited low level API for eth. In case of IB,
96 * B0 mode is in use.
97 */
98enum {
99 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000100 MLX4_STEERING_MODE_B0,
101 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000102};
103
104static inline const char *mlx4_steering_mode_str(int steering_mode)
105{
106 switch (steering_mode) {
107 case MLX4_STEERING_MODE_A0:
108 return "A0 steering";
109
110 case MLX4_STEERING_MODE_B0:
111 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000112
113 case MLX4_STEERING_MODE_DEVICE_MANAGED:
114 return "Device managed flow steering";
115
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000116 default:
117 return "Unrecognize steering mode";
118 }
119}
120
Jack Morgenstein623ed842011-12-13 04:10:33 +0000121enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200122 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
123 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
124};
125
126enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000127 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
128 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
129 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700130 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000131 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
132 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
133 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
134 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
135 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
136 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
137 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
138 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
139 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
140 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
141 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
142 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000143 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
144 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000145 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000146 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
147 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000148 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
149 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000150 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000151 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000152 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300153 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
154 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000155 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
156 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700157};
158
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300159enum {
160 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
161 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000162 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000163 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200164 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000165 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000166 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300167 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200168 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800169 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
170 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300171};
172
Or Gerlitz08ff3232012-10-21 14:59:24 +0000173enum {
174 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
175 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
176};
177
178enum {
179 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
180};
181
182enum {
183 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
184};
185
186
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200187#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
188
189enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000190 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700191 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
192 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
193 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
194 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
195 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
196};
197
Roland Dreier225c7b12007-05-08 18:00:38 -0700198enum mlx4_event {
199 MLX4_EVENT_TYPE_COMP = 0x00,
200 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
201 MLX4_EVENT_TYPE_COMM_EST = 0x02,
202 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
203 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
204 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
205 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
206 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
207 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
208 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
209 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
210 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
211 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
212 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
213 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
214 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
215 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000216 MLX4_EVENT_TYPE_CMD = 0x0a,
217 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
218 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300219 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200220 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000221 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300222 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000223 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700224};
225
226enum {
227 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
228 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
229};
230
231enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200232 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
233};
234
Jack Morgenstein993c4012012-08-03 08:40:48 +0000235enum slave_port_state {
236 SLAVE_PORT_DOWN = 0,
237 SLAVE_PENDING_UP,
238 SLAVE_PORT_UP,
239};
240
241enum slave_port_gen_event {
242 SLAVE_PORT_GEN_EVENT_DOWN = 0,
243 SLAVE_PORT_GEN_EVENT_UP,
244 SLAVE_PORT_GEN_EVENT_NONE,
245};
246
247enum slave_port_state_event {
248 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
249 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
250 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
251 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
252};
253
Jack Morgenstein5984be92012-03-06 15:50:49 +0200254enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700255 MLX4_PERM_LOCAL_READ = 1 << 10,
256 MLX4_PERM_LOCAL_WRITE = 1 << 11,
257 MLX4_PERM_REMOTE_READ = 1 << 12,
258 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000259 MLX4_PERM_ATOMIC = 1 << 14,
260 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700261};
262
263enum {
264 MLX4_OPCODE_NOP = 0x00,
265 MLX4_OPCODE_SEND_INVAL = 0x01,
266 MLX4_OPCODE_RDMA_WRITE = 0x08,
267 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
268 MLX4_OPCODE_SEND = 0x0a,
269 MLX4_OPCODE_SEND_IMM = 0x0b,
270 MLX4_OPCODE_LSO = 0x0e,
271 MLX4_OPCODE_RDMA_READ = 0x10,
272 MLX4_OPCODE_ATOMIC_CS = 0x11,
273 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300274 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
275 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700276 MLX4_OPCODE_BIND_MW = 0x18,
277 MLX4_OPCODE_FMR = 0x19,
278 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
279 MLX4_OPCODE_CONFIG_CMD = 0x1f,
280
281 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
282 MLX4_RECV_OPCODE_SEND = 0x01,
283 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
284 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
285
286 MLX4_CQE_OPCODE_ERROR = 0x1e,
287 MLX4_CQE_OPCODE_RESIZE = 0x16,
288};
289
290enum {
291 MLX4_STAT_RATE_OFFSET = 5
292};
293
Aleksey Seninda995a82010-12-02 11:44:49 +0000294enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000295 MLX4_PROT_IB_IPV6 = 0,
296 MLX4_PROT_ETH,
297 MLX4_PROT_IB_IPV4,
298 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000299};
300
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700301enum {
302 MLX4_MTT_FLAG_PRESENT = 1
303};
304
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700305enum mlx4_qp_region {
306 MLX4_QP_REGION_FW = 0,
307 MLX4_QP_REGION_ETH_ADDR,
308 MLX4_QP_REGION_FC_ADDR,
309 MLX4_QP_REGION_FC_EXCH,
310 MLX4_NUM_QP_REGION
311};
312
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700313enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000314 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d6a2009-03-18 19:45:11 -0700315 MLX4_PORT_TYPE_IB = 1,
316 MLX4_PORT_TYPE_ETH = 2,
317 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700318};
319
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700320enum mlx4_special_vlan_idx {
321 MLX4_NO_VLAN_IDX = 0,
322 MLX4_VLAN_MISS_IDX,
323 MLX4_VLAN_REGULAR
324};
325
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000326enum mlx4_steer_type {
327 MLX4_MC_STEER = 0,
328 MLX4_UC_STEER,
329 MLX4_NUM_STEERS
330};
331
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700332enum {
333 MLX4_NUM_FEXCH = 64 * 1024,
334};
335
Eli Cohen5a0fd092010-10-07 16:24:16 +0200336enum {
337 MLX4_MAX_FAST_REG_PAGES = 511,
338};
339
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300340enum {
341 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
342 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
343 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
344};
345
346/* Port mgmt change event handling */
347enum {
348 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
349 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
350 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
351 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
352 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
353};
354
355#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
356 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
357
Jack Morgensteinea54b102008-01-28 10:40:59 +0200358static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
359{
360 return (major << 32) | (minor << 16) | subminor;
361}
362
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000363struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300364 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
365 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000366 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000367 u32 base_sqpn;
368 u32 base_proxy_sqpn;
369 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000370};
371
Roland Dreier225c7b12007-05-08 18:00:38 -0700372struct mlx4_caps {
373 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000374 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700375 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700376 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700377 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800378 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700379 u64 def_mac[MLX4_MAX_PORTS + 1];
380 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700381 int gid_table_len[MLX4_MAX_PORTS + 1];
382 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000383 int trans_type[MLX4_MAX_PORTS + 1];
384 int vendor_oui[MLX4_MAX_PORTS + 1];
385 int wavelength[MLX4_MAX_PORTS + 1];
386 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700387 int local_ca_ack_delay;
388 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000389 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700390 int bf_reg_size;
391 int bf_regs_per_page;
392 int max_sq_sg;
393 int max_rq_sg;
394 int num_qps;
395 int max_wqes;
396 int max_sq_desc_sz;
397 int max_rq_desc_sz;
398 int max_qp_init_rdma;
399 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000400 u32 *qp0_proxy;
401 u32 *qp1_proxy;
402 u32 *qp0_tunnel;
403 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700404 int num_srqs;
405 int max_srq_wqes;
406 int max_srq_sge;
407 int reserved_srqs;
408 int num_cqs;
409 int max_cqes;
410 int reserved_cqs;
411 int num_eqs;
412 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800413 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000414 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700415 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200416 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000417 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700418 int fmr_reserved_mtts;
419 int reserved_mtts;
420 int reserved_mrws;
421 int reserved_uars;
422 int num_mgms;
423 int num_amgms;
424 int reserved_mcgs;
425 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000426 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000427 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700428 int num_pds;
429 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700430 int max_xrcds;
431 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700432 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300433 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700434 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000435 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300436 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700437 u32 bmme_flags;
438 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700440 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700441 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300442 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700443 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
444 int reserved_qps;
445 int reserved_qps_base[MLX4_NUM_QP_REGION];
446 int log_num_macs;
447 int log_num_vlans;
448 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700449 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
450 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000451 u8 suggested_type[MLX4_MAX_PORTS + 1];
452 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000453 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d6a2009-03-18 19:45:11 -0700454 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000455 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200456 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000457 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000458 u32 eqe_size;
459 u32 cqe_size;
460 u8 eqe_factor;
461 u32 userspace_caps; /* userspace must be aware of these */
462 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000463 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200464 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200465 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700466};
467
468struct mlx4_buf_list {
469 void *buf;
470 dma_addr_t map;
471};
472
473struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800474 struct mlx4_buf_list direct;
475 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700476 int nbufs;
477 int npages;
478 int page_shift;
479};
480
481struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000482 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700483 int order;
484 int page_shift;
485};
486
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700487enum {
488 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
489};
490
491struct mlx4_db_pgdir {
492 struct list_head list;
493 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
494 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
495 unsigned long *bits[2];
496 __be32 *db_page;
497 dma_addr_t db_dma;
498};
499
500struct mlx4_ib_user_db_page;
501
502struct mlx4_db {
503 __be32 *db;
504 union {
505 struct mlx4_db_pgdir *pgdir;
506 struct mlx4_ib_user_db_page *user_page;
507 } u;
508 dma_addr_t dma;
509 int index;
510 int order;
511};
512
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700513struct mlx4_hwq_resources {
514 struct mlx4_db db;
515 struct mlx4_mtt mtt;
516 struct mlx4_buf buf;
517};
518
Roland Dreier225c7b12007-05-08 18:00:38 -0700519struct mlx4_mr {
520 struct mlx4_mtt mtt;
521 u64 iova;
522 u64 size;
523 u32 key;
524 u32 pd;
525 u32 access;
526 int enabled;
527};
528
Shani Michaeli804d6a82013-02-06 16:19:14 +0000529enum mlx4_mw_type {
530 MLX4_MW_TYPE_1 = 1,
531 MLX4_MW_TYPE_2 = 2,
532};
533
534struct mlx4_mw {
535 u32 key;
536 u32 pd;
537 enum mlx4_mw_type type;
538 int enabled;
539};
540
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300541struct mlx4_fmr {
542 struct mlx4_mr mr;
543 struct mlx4_mpt_entry *mpt;
544 __be64 *mtts;
545 dma_addr_t dma_handle;
546 int max_pages;
547 int max_maps;
548 int maps;
549 u8 page_shift;
550};
551
Roland Dreier225c7b12007-05-08 18:00:38 -0700552struct mlx4_uar {
553 unsigned long pfn;
554 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000555 struct list_head bf_list;
556 unsigned free_bf_bmap;
557 void __iomem *map;
558 void __iomem *bf_map;
559};
560
561struct mlx4_bf {
562 unsigned long offset;
563 int buf_size;
564 struct mlx4_uar *uar;
565 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700566};
567
568struct mlx4_cq {
569 void (*comp) (struct mlx4_cq *);
570 void (*event) (struct mlx4_cq *, enum mlx4_event);
571
572 struct mlx4_uar *uar;
573
574 u32 cons_index;
575
576 __be32 *set_ci_db;
577 __be32 *arm_db;
578 int arm_sn;
579
580 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800581 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700582
583 atomic_t refcount;
584 struct completion free;
585};
586
587struct mlx4_qp {
588 void (*event) (struct mlx4_qp *, enum mlx4_event);
589
590 int qpn;
591
592 atomic_t refcount;
593 struct completion free;
594};
595
596struct mlx4_srq {
597 void (*event) (struct mlx4_srq *, enum mlx4_event);
598
599 int srqn;
600 int max;
601 int max_gs;
602 int wqe_shift;
603
604 atomic_t refcount;
605 struct completion free;
606};
607
608struct mlx4_av {
609 __be32 port_pd;
610 u8 reserved1;
611 u8 g_slid;
612 __be16 dlid;
613 u8 reserved2;
614 u8 gid_index;
615 u8 stat_rate;
616 u8 hop_limit;
617 __be32 sl_tclass_flowlabel;
618 u8 dgid[16];
619};
620
Eli Cohenfa417f72010-10-24 21:08:52 -0700621struct mlx4_eth_av {
622 __be32 port_pd;
623 u8 reserved1;
624 u8 smac_idx;
625 u16 reserved2;
626 u8 reserved3;
627 u8 gid_index;
628 u8 stat_rate;
629 u8 hop_limit;
630 __be32 sl_tclass_flowlabel;
631 u8 dgid[16];
632 u32 reserved4[2];
633 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700634 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700635};
636
637union mlx4_ext_av {
638 struct mlx4_av ib;
639 struct mlx4_eth_av eth;
640};
641
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000642struct mlx4_counter {
643 u8 reserved1[3];
644 u8 counter_mode;
645 __be32 num_ifc;
646 u32 reserved2[2];
647 __be64 rx_frames;
648 __be64 rx_bytes;
649 __be64 tx_frames;
650 __be64 tx_bytes;
651};
652
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200653struct mlx4_quotas {
654 int qp;
655 int cq;
656 int srq;
657 int mpt;
658 int mtt;
659 int counter;
660 int xrcd;
661};
662
Roland Dreier225c7b12007-05-08 18:00:38 -0700663struct mlx4_dev {
664 struct pci_dev *pdev;
665 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000666 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700667 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000668 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200669 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700670 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000671 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200672 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000673 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200674 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000675 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000676 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
677 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700678};
679
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300680struct mlx4_eqe {
681 u8 reserved1;
682 u8 type;
683 u8 reserved2;
684 u8 subtype;
685 union {
686 u32 raw[6];
687 struct {
688 __be32 cqn;
689 } __packed comp;
690 struct {
691 u16 reserved1;
692 __be16 token;
693 u32 reserved2;
694 u8 reserved3[3];
695 u8 status;
696 __be64 out_param;
697 } __packed cmd;
698 struct {
699 __be32 qpn;
700 } __packed qp;
701 struct {
702 __be32 srqn;
703 } __packed srq;
704 struct {
705 __be32 cqn;
706 u32 reserved1;
707 u8 reserved2[3];
708 u8 syndrome;
709 } __packed cq_err;
710 struct {
711 u32 reserved1[2];
712 __be32 port;
713 } __packed port_change;
714 struct {
715 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
716 u32 reserved;
717 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
718 } __packed comm_channel_arm;
719 struct {
720 u8 port;
721 u8 reserved[3];
722 __be64 mac;
723 } __packed mac_update;
724 struct {
725 __be32 slave_id;
726 } __packed flr_event;
727 struct {
728 __be16 current_temperature;
729 __be16 warning_threshold;
730 } __packed warming;
731 struct {
732 u8 reserved[3];
733 u8 port;
734 union {
735 struct {
736 __be16 mstr_sm_lid;
737 __be16 port_lid;
738 __be32 changed_attr;
739 u8 reserved[3];
740 u8 mstr_sm_sl;
741 __be64 gid_prefix;
742 } __packed port_info;
743 struct {
744 __be32 block_ptr;
745 __be32 tbl_entries_mask;
746 } __packed tbl_change_info;
747 } params;
748 } __packed port_mgmt_change;
749 } event;
750 u8 slave_id;
751 u8 reserved3[2];
752 u8 owner;
753} __packed;
754
Roland Dreier225c7b12007-05-08 18:00:38 -0700755struct mlx4_init_port_param {
756 int set_guid0;
757 int set_node_guid;
758 int set_si_guid;
759 u16 mtu;
760 int port_width_cap;
761 u16 vl_cap;
762 u16 max_gid;
763 u16 max_pkey;
764 u64 guid0;
765 u64 node_guid;
766 u64 si_guid;
767};
768
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700769#define mlx4_foreach_port(port, dev, type) \
770 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000771 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700772
Jack Morgenstein026149c2012-08-03 08:40:55 +0000773#define mlx4_foreach_non_ib_transport_port(port, dev) \
774 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
775 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
776
Jack Morgenstein65dab252011-12-13 04:10:41 +0000777#define mlx4_foreach_ib_transport_port(port, dev) \
778 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
779 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
780 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700781
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300782#define MLX4_INVALID_SLAVE_ID 0xFF
783
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300784void handle_port_mgmt_change_event(struct work_struct *work);
785
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300786static inline int mlx4_master_func_num(struct mlx4_dev *dev)
787{
788 return dev->caps.function;
789}
790
Jack Morgenstein623ed842011-12-13 04:10:33 +0000791static inline int mlx4_is_master(struct mlx4_dev *dev)
792{
793 return dev->flags & MLX4_FLAG_MASTER;
794}
795
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200796static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
797{
798 return dev->phys_caps.base_sqpn + 8 +
799 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
800}
801
Jack Morgenstein623ed842011-12-13 04:10:33 +0000802static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
803{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000804 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000805 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
806}
807
808static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
809{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000810 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000811
Jack Morgenstein47605df2012-08-03 08:40:57 +0000812 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000813 return 1;
814
815 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000816}
817
818static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
819{
820 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
821}
822
823static inline int mlx4_is_slave(struct mlx4_dev *dev)
824{
825 return dev->flags & MLX4_FLAG_SLAVE;
826}
Eli Cohenfa417f72010-10-24 21:08:52 -0700827
Roland Dreier225c7b12007-05-08 18:00:38 -0700828int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
829 struct mlx4_buf *buf);
830void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800831static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
832{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200833 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800834 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800835 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800836 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800837 (offset & (PAGE_SIZE - 1));
838}
Roland Dreier225c7b12007-05-08 18:00:38 -0700839
840int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
841void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700842int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
843void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700844
845int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
846void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200847int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000848void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700849
850int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
851 struct mlx4_mtt *mtt);
852void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
853u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
854
855int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
856 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000857int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700858int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000859int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
860 struct mlx4_mw *mw);
861void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
862int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700863int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
864 int start_index, int npages, u64 *page_list);
865int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
866 struct mlx4_buf *buf);
867
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700868int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
869void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
870
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700871int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
872 int size, int max_direct);
873void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
874 int size);
875
Roland Dreier225c7b12007-05-08 18:00:38 -0700876int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700877 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000878 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700879void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
880
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700881int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
882void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
883
884int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700885void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
886
Sean Hefty18abd5e2011-06-02 10:43:26 -0700887int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
888 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700889void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
890int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300891int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700892
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700893int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700894int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
895
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000896int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
897 int block_mcast_loopback, enum mlx4_protocol prot);
898int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
899 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700900int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000901 u8 port, int block_mcast_loopback,
902 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000903int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000904 enum mlx4_protocol protocol, u64 reg_id);
905
906enum {
907 MLX4_DOMAIN_UVERBS = 0x1000,
908 MLX4_DOMAIN_ETHTOOL = 0x2000,
909 MLX4_DOMAIN_RFS = 0x3000,
910 MLX4_DOMAIN_NIC = 0x5000,
911};
912
913enum mlx4_net_trans_rule_id {
914 MLX4_NET_TRANS_RULE_ID_ETH = 0,
915 MLX4_NET_TRANS_RULE_ID_IB,
916 MLX4_NET_TRANS_RULE_ID_IPV6,
917 MLX4_NET_TRANS_RULE_ID_IPV4,
918 MLX4_NET_TRANS_RULE_ID_TCP,
919 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200920 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000921 MLX4_NET_TRANS_RULE_NUM, /* should be last */
922};
923
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000924extern const u16 __sw_id_hw[];
925
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000926static inline int map_hw_to_sw_id(u16 header_id)
927{
928
929 int i;
930 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
931 if (header_id == __sw_id_hw[i])
932 return i;
933 }
934 return -EINVAL;
935}
936
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000937enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000938 MLX4_FS_REGULAR = 1,
939 MLX4_FS_ALL_DEFAULT,
940 MLX4_FS_MC_DEFAULT,
941 MLX4_FS_UC_SNIFFER,
942 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000943 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000944};
945
946struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -0700947 u8 dst_mac[ETH_ALEN];
948 u8 dst_mac_msk[ETH_ALEN];
949 u8 src_mac[ETH_ALEN];
950 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000951 u8 ether_type_enable;
952 __be16 ether_type;
953 __be16 vlan_id_msk;
954 __be16 vlan_id;
955};
956
957struct mlx4_spec_tcp_udp {
958 __be16 dst_port;
959 __be16 dst_port_msk;
960 __be16 src_port;
961 __be16 src_port_msk;
962};
963
964struct mlx4_spec_ipv4 {
965 __be32 dst_ip;
966 __be32 dst_ip_msk;
967 __be32 src_ip;
968 __be32 src_ip_msk;
969};
970
971struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000972 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000973 __be32 qpn_msk;
974 u8 dst_gid[16];
975 u8 dst_gid_msk[16];
976};
977
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200978struct mlx4_spec_vxlan {
979 __be32 vni;
980 __be32 vni_mask;
981
982};
983
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000984struct mlx4_spec_list {
985 struct list_head list;
986 enum mlx4_net_trans_rule_id id;
987 union {
988 struct mlx4_spec_eth eth;
989 struct mlx4_spec_ib ib;
990 struct mlx4_spec_ipv4 ipv4;
991 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200992 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000993 };
994};
995
996enum mlx4_net_trans_hw_rule_queue {
997 MLX4_NET_TRANS_Q_FIFO,
998 MLX4_NET_TRANS_Q_LIFO,
999};
1000
1001struct mlx4_net_trans_rule {
1002 struct list_head list;
1003 enum mlx4_net_trans_hw_rule_queue queue_mode;
1004 bool exclusive;
1005 bool allow_loopback;
1006 enum mlx4_net_trans_promisc_mode promisc_mode;
1007 u8 port;
1008 u16 priority;
1009 u32 qpn;
1010};
1011
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001012struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001013 __be16 prio;
1014 u8 type;
1015 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001016 u8 rsvd1;
1017 u8 funcid;
1018 u8 vep;
1019 u8 port;
1020 __be32 qpn;
1021 __be32 rsvd2;
1022};
1023
1024struct mlx4_net_trans_rule_hw_ib {
1025 u8 size;
1026 u8 rsvd1;
1027 __be16 id;
1028 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001029 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001030 __be32 qpn_mask;
1031 u8 dst_gid[16];
1032 u8 dst_gid_msk[16];
1033} __packed;
1034
1035struct mlx4_net_trans_rule_hw_eth {
1036 u8 size;
1037 u8 rsvd;
1038 __be16 id;
1039 u8 rsvd1[6];
1040 u8 dst_mac[6];
1041 u16 rsvd2;
1042 u8 dst_mac_msk[6];
1043 u16 rsvd3;
1044 u8 src_mac[6];
1045 u16 rsvd4;
1046 u8 src_mac_msk[6];
1047 u8 rsvd5;
1048 u8 ether_type_enable;
1049 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001050 __be16 vlan_tag_msk;
1051 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001052} __packed;
1053
1054struct mlx4_net_trans_rule_hw_tcp_udp {
1055 u8 size;
1056 u8 rsvd;
1057 __be16 id;
1058 __be16 rsvd1[3];
1059 __be16 dst_port;
1060 __be16 rsvd2;
1061 __be16 dst_port_msk;
1062 __be16 rsvd3;
1063 __be16 src_port;
1064 __be16 rsvd4;
1065 __be16 src_port_msk;
1066} __packed;
1067
1068struct mlx4_net_trans_rule_hw_ipv4 {
1069 u8 size;
1070 u8 rsvd;
1071 __be16 id;
1072 __be32 rsvd1;
1073 __be32 dst_ip;
1074 __be32 dst_ip_msk;
1075 __be32 src_ip;
1076 __be32 src_ip_msk;
1077} __packed;
1078
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001079struct mlx4_net_trans_rule_hw_vxlan {
1080 u8 size;
1081 u8 rsvd;
1082 __be16 id;
1083 __be32 rsvd1;
1084 __be32 vni;
1085 __be32 vni_mask;
1086} __packed;
1087
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001088struct _rule_hw {
1089 union {
1090 struct {
1091 u8 size;
1092 u8 rsvd;
1093 __be16 id;
1094 };
1095 struct mlx4_net_trans_rule_hw_eth eth;
1096 struct mlx4_net_trans_rule_hw_ib ib;
1097 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1098 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001099 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001100 };
1101};
1102
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001103enum {
1104 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1105 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1106 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1107 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1108 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1109};
1110
1111
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001112int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1113 enum mlx4_net_trans_promisc_mode mode);
1114int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1115 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001116int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1117int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1118int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1119int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1120int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001121
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001122int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1123void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001124int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1125int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001126void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001127int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1128 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1129int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1130 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001131int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1132int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1133 u8 *pg, u16 *ratelimit);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001134int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001135int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001136int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001137int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001138void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001139
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001140int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1141 int npages, u64 iova, u32 *lkey, u32 *rkey);
1142int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1143 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1144int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1145void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1146 u32 *lkey, u32 *rkey);
1147int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1148int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001149int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001150int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1151 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001152void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001153
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001154int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001155int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1156int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1157
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001158int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1159void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1160
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001161int mlx4_flow_attach(struct mlx4_dev *dev,
1162 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1163int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001164int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1165 enum mlx4_net_trans_promisc_mode flow_type);
1166int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1167 enum mlx4_net_trans_rule_id id);
1168int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001169
Jack Morgenstein54679e12012-08-03 08:40:43 +00001170void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1171 int i, int val);
1172
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001173int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1174
Jack Morgenstein993c4012012-08-03 08:40:48 +00001175int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1176int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1177int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1178int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1179int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1180enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1181int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1182
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001183void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1184__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001185
Matan Barak4de65802013-11-07 15:25:14 +02001186int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1187 u32 max_range_qpn);
1188
Amir Vadaiec693d42013-04-23 06:06:49 +00001189cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1190
Roland Dreier225c7b12007-05-08 18:00:38 -07001191#endif /* MLX4_DEVICE_H */