blob: 1b5464c2434f2fbe115816a6603fc3434dd55b96 [file] [log] [blame]
Jon Masone4650582006-06-26 13:58:14 +02001/*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
Muli Ben-Yehuda98822342007-07-21 17:10:48 +02004 * Copyright IBM Corporation, 2006-2007
Jon Masond8d2bed2006-10-05 18:47:21 +02005 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
Jon Masone4650582006-06-26 13:58:14 +02006 *
Jon Masond8d2bed2006-10-05 18:47:21 +02007 * Author: Jon Mason <jdmason@kudzu.us>
Muli Ben-Yehudaaa0a9f32006-07-10 17:06:15 +02008 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
Jon Masone4650582006-06-26 13:58:14 +020010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
Jon Masone4650582006-06-26 13:58:14 +020025#include <linux/kernel.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
32#include <linux/dma-mapping.h>
Jon Masone4650582006-06-26 13:58:14 +020033#include <linux/bitops.h>
34#include <linux/pci_ids.h>
35#include <linux/pci.h>
36#include <linux/delay.h>
Jens Axboe8b87d9f2007-07-24 12:38:15 +020037#include <linux/scatterlist.h>
FUJITA Tomonori1b39b072008-02-04 22:28:10 -080038#include <linux/iommu-helper.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020039#include <asm/gart.h>
Jon Masone4650582006-06-26 13:58:14 +020040#include <asm/calgary.h>
41#include <asm/tce.h>
42#include <asm/pci-direct.h>
43#include <asm/system.h>
44#include <asm/dma.h>
Laurent Vivierb34e90b2006-12-07 02:14:06 +010045#include <asm/rio.h>
Jon Masone4650582006-06-26 13:58:14 +020046
Muli Ben-Yehudabff65472006-12-07 02:14:07 +010047#ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
48int use_calgary __read_mostly = 1;
49#else
50int use_calgary __read_mostly = 0;
51#endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
52
Jon Masone4650582006-06-26 13:58:14 +020053#define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +020054#define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
Jon Masone4650582006-06-26 13:58:14 +020055
Jon Masone4650582006-06-26 13:58:14 +020056/* register offsets inside the host bridge space */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020057#define CALGARY_CONFIG_REG 0x0108
58#define PHB_CSR_OFFSET 0x0110 /* Channel Status */
Jon Masone4650582006-06-26 13:58:14 +020059#define PHB_PLSSR_OFFSET 0x0120
60#define PHB_CONFIG_RW_OFFSET 0x0160
61#define PHB_IOBASE_BAR_LOW 0x0170
62#define PHB_IOBASE_BAR_HIGH 0x0180
63#define PHB_MEM_1_LOW 0x0190
64#define PHB_MEM_1_HIGH 0x01A0
65#define PHB_IO_ADDR_SIZE 0x01B0
66#define PHB_MEM_1_SIZE 0x01C0
67#define PHB_MEM_ST_OFFSET 0x01D0
68#define PHB_AER_OFFSET 0x0200
69#define PHB_CONFIG_0_HIGH 0x0220
70#define PHB_CONFIG_0_LOW 0x0230
71#define PHB_CONFIG_0_END 0x0240
72#define PHB_MEM_2_LOW 0x02B0
73#define PHB_MEM_2_HIGH 0x02C0
74#define PHB_MEM_2_SIZE_HIGH 0x02D0
75#define PHB_MEM_2_SIZE_LOW 0x02E0
76#define PHB_DOSHOLE_OFFSET 0x08E0
77
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020078/* CalIOC2 specific */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020079#define PHB_SAVIOR_L2 0x0DB0
80#define PHB_PAGE_MIG_CTRL 0x0DA8
81#define PHB_PAGE_MIG_DEBUG 0x0DA0
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +020082#define PHB_ROOT_COMPLEX_STATUS 0x0CB0
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020083
Jon Masone4650582006-06-26 13:58:14 +020084/* PHB_CONFIG_RW */
85#define PHB_TCE_ENABLE 0x20000000
86#define PHB_SLOT_DISABLE 0x1C000000
87#define PHB_DAC_DISABLE 0x01000000
88#define PHB_MEM2_ENABLE 0x00400000
89#define PHB_MCSR_ENABLE 0x00100000
90/* TAR (Table Address Register) */
91#define TAR_SW_BITS 0x0000ffffffff800fUL
92#define TAR_VALID 0x0000000000000008UL
93/* CSR (Channel/DMA Status Register) */
94#define CSR_AGENT_MASK 0xffe0ffff
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020095/* CCR (Calgary Configuration Register) */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020096#define CCR_2SEC_TIMEOUT 0x000000000000000EUL
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +020097/* PMCR/PMDR (Page Migration Control/Debug Registers */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020098#define PMR_SOFTSTOP 0x80000000
99#define PMR_SOFTSTOPFAULT 0x40000000
100#define PMR_HARDSTOP 0x20000000
Jon Masone4650582006-06-26 13:58:14 +0200101
102#define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
Jon Masond2105b12006-07-29 21:42:43 +0200103#define MAX_NUM_CHASSIS 8 /* max number of chassis */
Muli Ben-Yehuda4ea8a5d2006-09-26 10:52:33 +0200104/* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
105#define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
Jon Masone4650582006-06-26 13:58:14 +0200106#define PHBS_PER_CALGARY 4
107
108/* register offsets in Calgary's internal register space */
109static const unsigned long tar_offsets[] = {
110 0x0580 /* TAR0 */,
111 0x0588 /* TAR1 */,
112 0x0590 /* TAR2 */,
113 0x0598 /* TAR3 */
114};
115
116static const unsigned long split_queue_offsets[] = {
117 0x4870 /* SPLIT QUEUE 0 */,
118 0x5870 /* SPLIT QUEUE 1 */,
119 0x6870 /* SPLIT QUEUE 2 */,
120 0x7870 /* SPLIT QUEUE 3 */
121};
122
123static const unsigned long phb_offsets[] = {
124 0x8000 /* PHB0 */,
125 0x9000 /* PHB1 */,
126 0xA000 /* PHB2 */,
127 0xB000 /* PHB3 */
128};
129
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100130/* PHB debug registers */
131
132static const unsigned long phb_debug_offsets[] = {
133 0x4000 /* PHB 0 DEBUG */,
134 0x5000 /* PHB 1 DEBUG */,
135 0x6000 /* PHB 2 DEBUG */,
136 0x7000 /* PHB 3 DEBUG */
137};
138
139/*
140 * STUFF register for each debug PHB,
141 * byte 1 = start bus number, byte 2 = end bus number
142 */
143
144#define PHB_DEBUG_STUFF_OFFSET 0x0020
145
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100146#define EMERGENCY_PAGES 32 /* = 128KB */
147
Jon Masone4650582006-06-26 13:58:14 +0200148unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
149static int translate_empty_slots __read_mostly = 0;
150static int calgary_detected __read_mostly = 0;
151
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100152static struct rio_table_hdr *rio_table_hdr __initdata;
153static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +0100154static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100155
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200156struct calgary_bus_info {
157 void *tce_space;
Muli Ben-Yehuda0577f1482006-09-26 10:52:31 +0200158 unsigned char translation_disabled;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200159 signed char phbid;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100160 void __iomem *bbar;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200161};
162
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200163static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
164static void calgary_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200165static void calgary_dump_error_regs(struct iommu_table *tbl);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200166static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200167static void calioc2_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200168static void calioc2_dump_error_regs(struct iommu_table *tbl);
Jon Masone4650582006-06-26 13:58:14 +0200169
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200170static struct cal_chipset_ops calgary_chip_ops = {
171 .handle_quirks = calgary_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200172 .tce_cache_blast = calgary_tce_cache_blast,
173 .dump_error_regs = calgary_dump_error_regs
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200174};
175
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200176static struct cal_chipset_ops calioc2_chip_ops = {
177 .handle_quirks = calioc2_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200178 .tce_cache_blast = calioc2_tce_cache_blast,
179 .dump_error_regs = calioc2_dump_error_regs
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200180};
181
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200182static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
Jon Masone4650582006-06-26 13:58:14 +0200183
184/* enable this to stress test the chip's TCE cache */
185#ifdef CONFIG_IOMMU_DEBUG
Adrian Bunked652602008-01-30 13:30:31 +0100186static int debugging = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200187
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200188static inline unsigned long verify_bit_range(unsigned long* bitmap,
189 int expected, unsigned long start, unsigned long end)
190{
191 unsigned long idx = start;
192
193 BUG_ON(start >= end);
194
195 while (idx < end) {
196 if (!!test_bit(idx, bitmap) != expected)
197 return idx;
198 ++idx;
199 }
200
201 /* all bits have the expected value */
202 return ~0UL;
203}
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200204#else /* debugging is disabled */
Adrian Bunked652602008-01-30 13:30:31 +0100205static int debugging;
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200206
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200207static inline unsigned long verify_bit_range(unsigned long* bitmap,
208 int expected, unsigned long start, unsigned long end)
209{
210 return ~0UL;
211}
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200212
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200213#endif /* CONFIG_IOMMU_DEBUG */
Jon Masone4650582006-06-26 13:58:14 +0200214
215static inline unsigned int num_dma_pages(unsigned long dma, unsigned int dmalen)
216{
217 unsigned int npages;
218
219 npages = PAGE_ALIGN(dma + dmalen) - (dma & PAGE_MASK);
220 npages >>= PAGE_SHIFT;
221
222 return npages;
223}
224
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200225static inline int translation_enabled(struct iommu_table *tbl)
226{
227 /* only PHBs with translation enabled have an IOMMU table */
228 return (tbl != NULL);
229}
230
Jon Masone4650582006-06-26 13:58:14 +0200231static void iommu_range_reserve(struct iommu_table *tbl,
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200232 unsigned long start_addr, unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200233{
234 unsigned long index;
235 unsigned long end;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200236 unsigned long badbit;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200237 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200238
239 index = start_addr >> PAGE_SHIFT;
240
241 /* bail out if we're asked to reserve a region we don't cover */
242 if (index >= tbl->it_size)
243 return;
244
245 end = index + npages;
246 if (end > tbl->it_size) /* don't go off the table */
247 end = tbl->it_size;
248
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200249 spin_lock_irqsave(&tbl->it_lock, flags);
250
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200251 badbit = verify_bit_range(tbl->it_map, 0, index, end);
252 if (badbit != ~0UL) {
253 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200254 printk(KERN_ERR "Calgary: entry already allocated at "
255 "0x%lx tbl %p dma 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200256 badbit, tbl, start_addr, npages);
Jon Masone4650582006-06-26 13:58:14 +0200257 }
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200258
259 set_bit_string(tbl->it_map, index, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200260
261 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200262}
263
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800264static unsigned long iommu_range_alloc(struct device *dev,
265 struct iommu_table *tbl,
266 unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200267{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200268 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200269 unsigned long offset;
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800270 unsigned long boundary_size;
271
272 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
273 PAGE_SIZE) >> PAGE_SHIFT;
Jon Masone4650582006-06-26 13:58:14 +0200274
275 BUG_ON(npages == 0);
276
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200277 spin_lock_irqsave(&tbl->it_lock, flags);
278
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800279 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
280 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200281 if (offset == ~0UL) {
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200282 tbl->chip_ops->tce_cache_blast(tbl);
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800283
284 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
285 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200286 if (offset == ~0UL) {
287 printk(KERN_WARNING "Calgary: IOMMU full.\n");
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200288 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200289 if (panic_on_overflow)
290 panic("Calgary: fix the allocator.\n");
291 else
292 return bad_dma_address;
293 }
294 }
295
Jon Masone4650582006-06-26 13:58:14 +0200296 tbl->it_hint = offset + npages;
297 BUG_ON(tbl->it_hint > tbl->it_size);
298
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200299 spin_unlock_irqrestore(&tbl->it_lock, flags);
300
Jon Masone4650582006-06-26 13:58:14 +0200301 return offset;
302}
303
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800304static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
305 void *vaddr, unsigned int npages, int direction)
Jon Masone4650582006-06-26 13:58:14 +0200306{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200307 unsigned long entry;
Jon Masone4650582006-06-26 13:58:14 +0200308 dma_addr_t ret = bad_dma_address;
309
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800310 entry = iommu_range_alloc(dev, tbl, npages);
Jon Masone4650582006-06-26 13:58:14 +0200311
312 if (unlikely(entry == bad_dma_address))
313 goto error;
314
315 /* set the return dma address */
316 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
317
318 /* put the TCEs in the HW table */
319 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
320 direction);
321
Jon Masone4650582006-06-26 13:58:14 +0200322 return ret;
323
324error:
Jon Masone4650582006-06-26 13:58:14 +0200325 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
326 "iommu %p\n", npages, tbl);
327 return bad_dma_address;
328}
329
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200330static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
Jon Masone4650582006-06-26 13:58:14 +0200331 unsigned int npages)
332{
333 unsigned long entry;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200334 unsigned long badbit;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100335 unsigned long badend;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200336 unsigned long flags;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100337
338 /* were we called with bad_dma_address? */
339 badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
340 if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
341 printk(KERN_ERR "Calgary: driver tried unmapping bad DMA "
342 "address 0x%Lx\n", dma_addr);
343 WARN_ON(1);
344 return;
345 }
Jon Masone4650582006-06-26 13:58:14 +0200346
347 entry = dma_addr >> PAGE_SHIFT;
348
349 BUG_ON(entry + npages > tbl->it_size);
350
351 tce_free(tbl, entry, npages);
352
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200353 spin_lock_irqsave(&tbl->it_lock, flags);
354
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200355 badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
356 if (badbit != ~0UL) {
357 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200358 printk(KERN_ERR "Calgary: bit is off at 0x%lx "
359 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200360 badbit, tbl, dma_addr, entry, npages);
Jon Masone4650582006-06-26 13:58:14 +0200361 }
362
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800363 iommu_area_free(tbl->it_map, entry, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200364
365 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200366}
367
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200368static inline struct iommu_table *find_iommu_table(struct device *dev)
369{
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200370 struct pci_dev *pdev;
371 struct pci_bus *pbus;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200372 struct iommu_table *tbl;
373
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200374 pdev = to_pci_dev(dev);
375
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200376 pbus = pdev->bus;
377
378 /* is the device behind a bridge? Look for the root bus */
379 while (pbus->parent)
380 pbus = pbus->parent;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200381
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300382 tbl = pci_iommu(pbus);
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200383
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200384 BUG_ON(tbl && (tbl->it_busno != pbus->number));
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200385
386 return tbl;
387}
388
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200389static void calgary_unmap_sg(struct device *dev,
Jon Masone4650582006-06-26 13:58:14 +0200390 struct scatterlist *sglist, int nelems, int direction)
391{
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200392 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200393 struct scatterlist *s;
394 int i;
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200395
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +0200396 if (!translation_enabled(tbl))
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200397 return;
398
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200399 for_each_sg(sglist, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200400 unsigned int npages;
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200401 dma_addr_t dma = s->dma_address;
402 unsigned int dmalen = s->dma_length;
Jon Masone4650582006-06-26 13:58:14 +0200403
404 if (dmalen == 0)
405 break;
406
407 npages = num_dma_pages(dma, dmalen);
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200408 iommu_free(tbl, dma, npages);
Jon Masone4650582006-06-26 13:58:14 +0200409 }
410}
411
Jon Masone4650582006-06-26 13:58:14 +0200412static int calgary_nontranslate_map_sg(struct device* dev,
413 struct scatterlist *sg, int nelems, int direction)
414{
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200415 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200416 int i;
417
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200418 for_each_sg(sg, s, nelems, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200419 struct page *p = sg_page(s);
420
421 BUG_ON(!p);
422 s->dma_address = virt_to_bus(sg_virt(s));
Jon Masone4650582006-06-26 13:58:14 +0200423 s->dma_length = s->length;
424 }
425 return nelems;
426}
427
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200428static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
Jon Masone4650582006-06-26 13:58:14 +0200429 int nelems, int direction)
430{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200431 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200432 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200433 unsigned long vaddr;
434 unsigned int npages;
435 unsigned long entry;
436 int i;
437
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200438 if (!translation_enabled(tbl))
Jon Masone4650582006-06-26 13:58:14 +0200439 return calgary_nontranslate_map_sg(dev, sg, nelems, direction);
440
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200441 for_each_sg(sg, s, nelems, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200442 BUG_ON(!sg_page(s));
Jon Masone4650582006-06-26 13:58:14 +0200443
Jens Axboe58b053e2007-10-22 20:02:46 +0200444 vaddr = (unsigned long) sg_virt(s);
Jon Masone4650582006-06-26 13:58:14 +0200445 npages = num_dma_pages(vaddr, s->length);
446
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800447 entry = iommu_range_alloc(dev, tbl, npages);
Jon Masone4650582006-06-26 13:58:14 +0200448 if (entry == bad_dma_address) {
449 /* makes sure unmap knows to stop */
450 s->dma_length = 0;
451 goto error;
452 }
453
454 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
455
456 /* insert into HW table */
457 tce_build(tbl, entry, npages, vaddr & PAGE_MASK,
458 direction);
459
460 s->dma_length = s->length;
461 }
462
Jon Masone4650582006-06-26 13:58:14 +0200463 return nelems;
464error:
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200465 calgary_unmap_sg(dev, sg, nelems, direction);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200466 for_each_sg(sg, s, nelems, i) {
467 sg->dma_address = bad_dma_address;
468 sg->dma_length = 0;
Jon Masone4650582006-06-26 13:58:14 +0200469 }
Jon Masone4650582006-06-26 13:58:14 +0200470 return 0;
471}
472
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200473static dma_addr_t calgary_map_single(struct device *dev, void *vaddr,
Jon Masone4650582006-06-26 13:58:14 +0200474 size_t size, int direction)
475{
476 dma_addr_t dma_handle = bad_dma_address;
477 unsigned long uaddr;
478 unsigned int npages;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200479 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200480
481 uaddr = (unsigned long)vaddr;
482 npages = num_dma_pages(uaddr, size);
483
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200484 if (translation_enabled(tbl))
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800485 dma_handle = iommu_alloc(dev, tbl, vaddr, npages, direction);
Jon Masone4650582006-06-26 13:58:14 +0200486 else
487 dma_handle = virt_to_bus(vaddr);
488
489 return dma_handle;
490}
491
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200492static void calgary_unmap_single(struct device *dev, dma_addr_t dma_handle,
Jon Masone4650582006-06-26 13:58:14 +0200493 size_t size, int direction)
494{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200495 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200496 unsigned int npages;
497
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200498 if (!translation_enabled(tbl))
Jon Masone4650582006-06-26 13:58:14 +0200499 return;
500
501 npages = num_dma_pages(dma_handle, size);
502 iommu_free(tbl, dma_handle, npages);
503}
504
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200505static void* calgary_alloc_coherent(struct device *dev, size_t size,
Jon Masone4650582006-06-26 13:58:14 +0200506 dma_addr_t *dma_handle, gfp_t flag)
507{
508 void *ret = NULL;
509 dma_addr_t mapping;
510 unsigned int npages, order;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200511 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200512
513 size = PAGE_ALIGN(size); /* size rounded up to full pages */
514 npages = size >> PAGE_SHIFT;
515 order = get_order(size);
516
517 /* alloc enough pages (and possibly more) */
518 ret = (void *)__get_free_pages(flag, order);
519 if (!ret)
520 goto error;
521 memset(ret, 0, size);
522
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200523 if (translation_enabled(tbl)) {
Jon Masone4650582006-06-26 13:58:14 +0200524 /* set up tces to cover the allocated range */
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800525 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
Jon Masone4650582006-06-26 13:58:14 +0200526 if (mapping == bad_dma_address)
527 goto free;
528
529 *dma_handle = mapping;
530 } else /* non translated slot */
531 *dma_handle = virt_to_bus(ret);
532
533 return ret;
534
535free:
536 free_pages((unsigned long)ret, get_order(size));
537 ret = NULL;
538error:
539 return ret;
540}
541
Stephen Hemmingere6584502007-05-02 19:27:06 +0200542static const struct dma_mapping_ops calgary_dma_ops = {
Jon Masone4650582006-06-26 13:58:14 +0200543 .alloc_coherent = calgary_alloc_coherent,
544 .map_single = calgary_map_single,
545 .unmap_single = calgary_unmap_single,
546 .map_sg = calgary_map_sg,
547 .unmap_sg = calgary_unmap_sg,
548};
549
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100550static inline void __iomem * busno_to_bbar(unsigned char num)
551{
552 return bus_info[num].bbar;
553}
554
Jon Masone4650582006-06-26 13:58:14 +0200555static inline int busno_to_phbid(unsigned char num)
556{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200557 return bus_info[num].phbid;
Jon Masone4650582006-06-26 13:58:14 +0200558}
559
560static inline unsigned long split_queue_offset(unsigned char num)
561{
562 size_t idx = busno_to_phbid(num);
563
564 return split_queue_offsets[idx];
565}
566
567static inline unsigned long tar_offset(unsigned char num)
568{
569 size_t idx = busno_to_phbid(num);
570
571 return tar_offsets[idx];
572}
573
574static inline unsigned long phb_offset(unsigned char num)
575{
576 size_t idx = busno_to_phbid(num);
577
578 return phb_offsets[idx];
579}
580
581static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
582{
583 unsigned long target = ((unsigned long)bar) | offset;
584 return (void __iomem*)target;
585}
586
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200587static inline int is_calioc2(unsigned short device)
588{
589 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
590}
591
592static inline int is_calgary(unsigned short device)
593{
594 return (device == PCI_DEVICE_ID_IBM_CALGARY);
595}
596
597static inline int is_cal_pci_dev(unsigned short device)
598{
599 return (is_calgary(device) || is_calioc2(device));
600}
601
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200602static void calgary_tce_cache_blast(struct iommu_table *tbl)
Jon Masone4650582006-06-26 13:58:14 +0200603{
604 u64 val;
605 u32 aer;
606 int i = 0;
607 void __iomem *bbar = tbl->bbar;
608 void __iomem *target;
609
610 /* disable arbitration on the bus */
611 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
612 aer = readl(target);
613 writel(0, target);
614
615 /* read plssr to ensure it got there */
616 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
617 val = readl(target);
618
619 /* poll split queues until all DMA activity is done */
620 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
621 do {
622 val = readq(target);
623 i++;
624 } while ((val & 0xff) != 0xff && i < 100);
625 if (i == 100)
626 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
627 "continuing anyway\n");
628
629 /* invalidate TCE cache */
630 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
631 writeq(tbl->tar_val, target);
632
633 /* enable arbitration */
634 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
635 writel(aer, target);
636 (void)readl(target); /* flush */
637}
638
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200639static void calioc2_tce_cache_blast(struct iommu_table *tbl)
640{
641 void __iomem *bbar = tbl->bbar;
642 void __iomem *target;
643 u64 val64;
644 u32 val;
645 int i = 0;
646 int count = 1;
647 unsigned char bus = tbl->it_busno;
648
649begin:
650 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
651 "sequence - count %d\n", bus, count);
652
653 /* 1. using the Page Migration Control reg set SoftStop */
654 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
655 val = be32_to_cpu(readl(target));
656 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
657 val |= PMR_SOFTSTOP;
658 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
659 writel(cpu_to_be32(val), target);
660
661 /* 2. poll split queues until all DMA activity is done */
662 printk(KERN_DEBUG "2a. starting to poll split queues\n");
663 target = calgary_reg(bbar, split_queue_offset(bus));
664 do {
665 val64 = readq(target);
666 i++;
667 } while ((val64 & 0xff) != 0xff && i < 100);
668 if (i == 100)
669 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
670 "continuing anyway\n");
671
672 /* 3. poll Page Migration DEBUG for SoftStopFault */
673 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
674 val = be32_to_cpu(readl(target));
675 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
676
677 /* 4. if SoftStopFault - goto (1) */
678 if (val & PMR_SOFTSTOPFAULT) {
679 if (++count < 100)
680 goto begin;
681 else {
682 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
683 "aborting TCE cache flush sequence!\n");
684 return; /* pray for the best */
685 }
686 }
687
688 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
689 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
690 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
691 val = be32_to_cpu(readl(target));
692 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
693 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
694 val = be32_to_cpu(readl(target));
695 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
696
697 /* 6. invalidate TCE cache */
698 printk(KERN_DEBUG "6. invalidating TCE cache\n");
699 target = calgary_reg(bbar, tar_offset(bus));
700 writeq(tbl->tar_val, target);
701
702 /* 7. Re-read PMCR */
703 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
704 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
705 val = be32_to_cpu(readl(target));
706 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
707
708 /* 8. Remove HardStop */
709 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
710 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
711 val = 0;
712 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
713 writel(cpu_to_be32(val), target);
714 val = be32_to_cpu(readl(target));
715 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
716}
717
Jon Masone4650582006-06-26 13:58:14 +0200718static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
719 u64 limit)
720{
721 unsigned int numpages;
722
723 limit = limit | 0xfffff;
724 limit++;
725
726 numpages = ((limit - start) >> PAGE_SHIFT);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300727 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
Jon Masone4650582006-06-26 13:58:14 +0200728}
729
730static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
731{
732 void __iomem *target;
733 u64 low, high, sizelow;
734 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300735 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200736 unsigned char busnum = dev->bus->number;
737 void __iomem *bbar = tbl->bbar;
738
739 /* peripheral MEM_1 region */
740 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
741 low = be32_to_cpu(readl(target));
742 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
743 high = be32_to_cpu(readl(target));
744 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
745 sizelow = be32_to_cpu(readl(target));
746
747 start = (high << 32) | low;
748 limit = sizelow;
749
750 calgary_reserve_mem_region(dev, start, limit);
751}
752
753static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
754{
755 void __iomem *target;
756 u32 val32;
757 u64 low, high, sizelow, sizehigh;
758 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300759 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200760 unsigned char busnum = dev->bus->number;
761 void __iomem *bbar = tbl->bbar;
762
763 /* is it enabled? */
764 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
765 val32 = be32_to_cpu(readl(target));
766 if (!(val32 & PHB_MEM2_ENABLE))
767 return;
768
769 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
770 low = be32_to_cpu(readl(target));
771 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
772 high = be32_to_cpu(readl(target));
773 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
774 sizelow = be32_to_cpu(readl(target));
775 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
776 sizehigh = be32_to_cpu(readl(target));
777
778 start = (high << 32) | low;
779 limit = (sizehigh << 32) | sizelow;
780
781 calgary_reserve_mem_region(dev, start, limit);
782}
783
784/*
785 * some regions of the IO address space do not get translated, so we
786 * must not give devices IO addresses in those regions. The regions
787 * are the 640KB-1MB region and the two PCI peripheral memory holes.
788 * Reserve all of them in the IOMMU bitmap to avoid giving them out
789 * later.
790 */
791static void __init calgary_reserve_regions(struct pci_dev *dev)
792{
793 unsigned int npages;
Jon Masone4650582006-06-26 13:58:14 +0200794 u64 start;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300795 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200796
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100797 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
798 iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
Jon Masone4650582006-06-26 13:58:14 +0200799
800 /* avoid the BIOS/VGA first 640KB-1MB region */
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200801 /* for CalIOC2 - avoid the entire first MB */
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200802 if (is_calgary(dev->device)) {
803 start = (640 * 1024);
804 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
805 } else { /* calioc2 */
806 start = 0;
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200807 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200808 }
Jon Masone4650582006-06-26 13:58:14 +0200809 iommu_range_reserve(tbl, start, npages);
810
811 /* reserve the two PCI peripheral memory regions in IO space */
812 calgary_reserve_peripheral_mem_1(dev);
813 calgary_reserve_peripheral_mem_2(dev);
814}
815
816static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
817{
818 u64 val64;
819 u64 table_phys;
820 void __iomem *target;
821 int ret;
822 struct iommu_table *tbl;
823
824 /* build TCE tables for each PHB */
825 ret = build_tce_table(dev, bbar);
826 if (ret)
827 return ret;
828
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300829 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200830 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
831 tce_free(tbl, 0, tbl->it_size);
832
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200833 if (is_calgary(dev->device))
834 tbl->chip_ops = &calgary_chip_ops;
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200835 else if (is_calioc2(dev->device))
836 tbl->chip_ops = &calioc2_chip_ops;
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200837 else
838 BUG();
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200839
Jon Masone4650582006-06-26 13:58:14 +0200840 calgary_reserve_regions(dev);
841
842 /* set TARs for each PHB */
843 target = calgary_reg(bbar, tar_offset(dev->bus->number));
844 val64 = be64_to_cpu(readq(target));
845
846 /* zero out all TAR bits under sw control */
847 val64 &= ~TAR_SW_BITS;
Jon Masone4650582006-06-26 13:58:14 +0200848 table_phys = (u64)__pa(tbl->it_base);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200849
Jon Masone4650582006-06-26 13:58:14 +0200850 val64 |= table_phys;
851
852 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
853 val64 |= (u64) specified_table_size;
854
855 tbl->tar_val = cpu_to_be64(val64);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200856
Jon Masone4650582006-06-26 13:58:14 +0200857 writeq(tbl->tar_val, target);
858 readq(target); /* flush */
859
860 return 0;
861}
862
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200863static void __init calgary_free_bus(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +0200864{
865 u64 val64;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300866 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200867 void __iomem *target;
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200868 unsigned int bitmapsz;
Jon Masone4650582006-06-26 13:58:14 +0200869
870 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
871 val64 = be64_to_cpu(readq(target));
872 val64 &= ~TAR_SW_BITS;
873 writeq(cpu_to_be64(val64), target);
874 readq(target); /* flush */
875
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200876 bitmapsz = tbl->it_size / BITS_PER_BYTE;
877 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
878 tbl->it_map = NULL;
879
Jon Masone4650582006-06-26 13:58:14 +0200880 kfree(tbl);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300881
882 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200883
884 /* Can't free bootmem allocated memory after system is up :-( */
885 bus_info[dev->bus->number].tce_space = NULL;
Jon Masone4650582006-06-26 13:58:14 +0200886}
887
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200888static void calgary_dump_error_regs(struct iommu_table *tbl)
889{
890 void __iomem *bbar = tbl->bbar;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200891 void __iomem *target;
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200892 u32 csr, plssr;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200893
894 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200895 csr = be32_to_cpu(readl(target));
896
897 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
898 plssr = be32_to_cpu(readl(target));
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200899
900 /* If no error, the agent ID in the CSR is not valid */
901 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200902 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200903}
904
905static void calioc2_dump_error_regs(struct iommu_table *tbl)
906{
907 void __iomem *bbar = tbl->bbar;
908 u32 csr, csmr, plssr, mck, rcstat;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200909 void __iomem *target;
910 unsigned long phboff = phb_offset(tbl->it_busno);
911 unsigned long erroff;
912 u32 errregs[7];
913 int i;
914
915 /* dump CSR */
916 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
917 csr = be32_to_cpu(readl(target));
918 /* dump PLSSR */
919 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
920 plssr = be32_to_cpu(readl(target));
921 /* dump CSMR */
922 target = calgary_reg(bbar, phboff | 0x290);
923 csmr = be32_to_cpu(readl(target));
924 /* dump mck */
925 target = calgary_reg(bbar, phboff | 0x800);
926 mck = be32_to_cpu(readl(target));
927
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200928 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
929 tbl->it_busno);
930
931 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
932 csr, plssr, csmr, mck);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200933
934 /* dump rest of error regs */
935 printk(KERN_EMERG "Calgary: ");
936 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200937 /* err regs are at 0x810 - 0x870 */
938 erroff = (0x810 + (i * 0x10));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200939 target = calgary_reg(bbar, phboff | erroff);
940 errregs[i] = be32_to_cpu(readl(target));
941 printk("0x%08x@0x%lx ", errregs[i], erroff);
942 }
943 printk("\n");
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200944
945 /* root complex status */
946 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
947 rcstat = be32_to_cpu(readl(target));
948 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
949 PHB_ROOT_COMPLEX_STATUS);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200950}
951
Jon Masone4650582006-06-26 13:58:14 +0200952static void calgary_watchdog(unsigned long data)
953{
954 struct pci_dev *dev = (struct pci_dev *)data;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300955 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200956 void __iomem *bbar = tbl->bbar;
957 u32 val32;
958 void __iomem *target;
959
960 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
961 val32 = be32_to_cpu(readl(target));
962
963 /* If no error, the agent ID in the CSR is not valid */
964 if (val32 & CSR_AGENT_MASK) {
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200965 tbl->chip_ops->dump_error_regs(tbl);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200966
967 /* reset error */
Jon Masone4650582006-06-26 13:58:14 +0200968 writel(0, target);
969
970 /* Disable bus that caused the error */
971 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200972 PHB_CONFIG_RW_OFFSET);
Jon Masone4650582006-06-26 13:58:14 +0200973 val32 = be32_to_cpu(readl(target));
974 val32 |= PHB_SLOT_DISABLE;
975 writel(cpu_to_be32(val32), target);
976 readl(target); /* flush */
977 } else {
978 /* Reset the timer */
979 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
980 }
981}
982
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200983static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
984 unsigned char busnum, unsigned long timeout)
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200985{
986 u64 val64;
987 void __iomem *target;
Muli Ben-Yehuda58db8542006-12-07 02:14:06 +0100988 unsigned int phb_shift = ~0; /* silence gcc */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200989 u64 mask;
990
991 switch (busno_to_phbid(busnum)) {
992 case 0: phb_shift = (63 - 19);
993 break;
994 case 1: phb_shift = (63 - 23);
995 break;
996 case 2: phb_shift = (63 - 27);
997 break;
998 case 3: phb_shift = (63 - 35);
999 break;
1000 default:
1001 BUG_ON(busno_to_phbid(busnum));
1002 }
1003
1004 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
1005 val64 = be64_to_cpu(readq(target));
1006
1007 /* zero out this PHB's timer bits */
1008 mask = ~(0xFUL << phb_shift);
1009 val64 &= mask;
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +02001010 val64 |= (timeout << phb_shift);
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +02001011 writeq(cpu_to_be64(val64), target);
1012 readq(target); /* flush */
1013}
1014
Sam Ravnborg31f3dff2008-02-01 17:49:42 +01001015static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001016{
1017 unsigned char busnum = dev->bus->number;
1018 void __iomem *bbar = tbl->bbar;
1019 void __iomem *target;
1020 u32 val;
1021
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +02001022 /*
1023 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1024 */
1025 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
1026 val = cpu_to_be32(readl(target));
1027 val |= 0x00800000;
1028 writel(cpu_to_be32(val), target);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001029}
1030
Sam Ravnborg31f3dff2008-02-01 17:49:42 +01001031static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001032{
1033 unsigned char busnum = dev->bus->number;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001034
1035 /*
1036 * Give split completion a longer timeout on bus 1 for aic94xx
1037 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1038 */
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001039 if (is_calgary(dev->device) && (busnum == 1))
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001040 calgary_set_split_completion_timeout(tbl->bbar, busnum,
1041 CCR_2SEC_TIMEOUT);
1042}
1043
Jon Masone4650582006-06-26 13:58:14 +02001044static void __init calgary_enable_translation(struct pci_dev *dev)
1045{
1046 u32 val32;
1047 unsigned char busnum;
1048 void __iomem *target;
1049 void __iomem *bbar;
1050 struct iommu_table *tbl;
1051
1052 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001053 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001054 bbar = tbl->bbar;
1055
1056 /* enable TCE in PHB Config Register */
1057 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1058 val32 = be32_to_cpu(readl(target));
1059 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1060
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001061 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1062 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1063 "Calgary" : "CalIOC2", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001064 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1065 "bus.\n");
1066
1067 writel(cpu_to_be32(val32), target);
1068 readl(target); /* flush */
1069
1070 init_timer(&tbl->watchdog_timer);
1071 tbl->watchdog_timer.function = &calgary_watchdog;
1072 tbl->watchdog_timer.data = (unsigned long)dev;
1073 mod_timer(&tbl->watchdog_timer, jiffies);
1074}
1075
1076static void __init calgary_disable_translation(struct pci_dev *dev)
1077{
1078 u32 val32;
1079 unsigned char busnum;
1080 void __iomem *target;
1081 void __iomem *bbar;
1082 struct iommu_table *tbl;
1083
1084 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001085 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001086 bbar = tbl->bbar;
1087
1088 /* disable TCE in PHB Config Register */
1089 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1090 val32 = be32_to_cpu(readl(target));
1091 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1092
Jon Mason70d666d2006-10-05 18:47:21 +02001093 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001094 writel(cpu_to_be32(val32), target);
1095 readl(target); /* flush */
1096
1097 del_timer_sync(&tbl->watchdog_timer);
1098}
1099
Muli Ben-Yehudaa4fc5202006-09-26 10:52:31 +02001100static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +02001101{
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001102 pci_dev_get(dev);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001103 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001104
1105 /* is the device behind a bridge? */
1106 if (dev->bus->parent)
1107 dev->bus->parent->self = dev;
1108 else
1109 dev->bus->self = dev;
Jon Masone4650582006-06-26 13:58:14 +02001110}
1111
1112static int __init calgary_init_one(struct pci_dev *dev)
1113{
Jon Masone4650582006-06-26 13:58:14 +02001114 void __iomem *bbar;
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001115 struct iommu_table *tbl;
Jon Masone4650582006-06-26 13:58:14 +02001116 int ret;
1117
Jon Masondedc9932006-10-05 18:47:21 +02001118 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1119
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001120 bbar = busno_to_bbar(dev->bus->number);
Jon Masone4650582006-06-26 13:58:14 +02001121 ret = calgary_setup_tar(dev, bbar);
1122 if (ret)
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001123 goto done;
Jon Masone4650582006-06-26 13:58:14 +02001124
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001125 pci_dev_get(dev);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001126
1127 if (dev->bus->parent) {
1128 if (dev->bus->parent->self)
1129 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1130 "bus->parent->self!\n", dev);
1131 dev->bus->parent->self = dev;
1132 } else
1133 dev->bus->self = dev;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001134
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001135 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001136 tbl->chip_ops->handle_quirks(tbl, dev);
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001137
Jon Masone4650582006-06-26 13:58:14 +02001138 calgary_enable_translation(dev);
1139
1140 return 0;
1141
Jon Masone4650582006-06-26 13:58:14 +02001142done:
1143 return ret;
1144}
1145
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001146static int __init calgary_locate_bbars(void)
Jon Masone4650582006-06-26 13:58:14 +02001147{
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001148 int ret;
1149 int rioidx, phb, bus;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001150 void __iomem *bbar;
1151 void __iomem *target;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001152 unsigned long offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001153 u8 start_bus, end_bus;
1154 u32 val;
1155
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001156 ret = -ENODATA;
1157 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1158 struct rio_detail *rio = rio_devs[rioidx];
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001159
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001160 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001161 continue;
1162
1163 /* map entire 1MB of Calgary config space */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001164 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1165 if (!bbar)
1166 goto error;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001167
1168 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001169 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1170 target = calgary_reg(bbar, offset);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001171
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001172 val = be32_to_cpu(readl(target));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001173
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001174 start_bus = (u8)((val & 0x00FF0000) >> 16);
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001175 end_bus = (u8)((val & 0x0000FF00) >> 8);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001176
1177 if (end_bus) {
1178 for (bus = start_bus; bus <= end_bus; bus++) {
1179 bus_info[bus].bbar = bbar;
1180 bus_info[bus].phbid = phb;
1181 }
1182 } else {
1183 bus_info[start_bus].bbar = bbar;
1184 bus_info[start_bus].phbid = phb;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001185 }
1186 }
1187 }
1188
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001189 return 0;
1190
1191error:
1192 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1193 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1194 if (bus_info[bus].bbar)
1195 iounmap(bus_info[bus].bbar);
1196
1197 return ret;
1198}
1199
1200static int __init calgary_init(void)
1201{
1202 int ret;
1203 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001204 struct calgary_bus_info *info;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001205
1206 ret = calgary_locate_bbars();
1207 if (ret)
1208 return ret;
Jon Masone4650582006-06-26 13:58:14 +02001209
Jon Masondedc9932006-10-05 18:47:21 +02001210 do {
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001211 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Jon Masone4650582006-06-26 13:58:14 +02001212 if (!dev)
1213 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001214 if (!is_cal_pci_dev(dev->device))
1215 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001216
1217 info = &bus_info[dev->bus->number];
1218 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001219 calgary_init_one_nontraslated(dev);
1220 continue;
1221 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001222
1223 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001224 continue;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001225
Jon Masone4650582006-06-26 13:58:14 +02001226 ret = calgary_init_one(dev);
1227 if (ret)
1228 goto error;
Jon Masondedc9932006-10-05 18:47:21 +02001229 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001230
1231 return ret;
1232
1233error:
Jon Masondedc9932006-10-05 18:47:21 +02001234 do {
Alan Cox7cd8b682006-12-07 02:14:03 +01001235 dev = pci_get_device_reverse(PCI_VENDOR_ID_IBM,
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001236 PCI_ANY_ID, dev);
Muli Ben-Yehuda9f2dc462006-09-26 10:52:31 +02001237 if (!dev)
1238 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001239 if (!is_cal_pci_dev(dev->device))
1240 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001241
1242 info = &bus_info[dev->bus->number];
1243 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001244 pci_dev_put(dev);
1245 continue;
1246 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001247 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001248 continue;
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001249
Jon Masone4650582006-06-26 13:58:14 +02001250 calgary_disable_translation(dev);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +02001251 calgary_free_bus(dev);
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001252 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
Jon Masondedc9932006-10-05 18:47:21 +02001253 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001254
1255 return ret;
1256}
1257
1258static inline int __init determine_tce_table_size(u64 ram)
1259{
1260 int ret;
1261
1262 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1263 return specified_table_size;
1264
1265 /*
1266 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1267 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1268 * larger table size has twice as many entries, so shift the
1269 * max ram address by 13 to divide by 8K and then look at the
1270 * order of the result to choose between 0-7.
1271 */
1272 ret = get_order(ram >> 13);
1273 if (ret > TCE_TABLE_SIZE_8M)
1274 ret = TCE_TABLE_SIZE_8M;
1275
1276 return ret;
1277}
1278
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001279static int __init build_detail_arrays(void)
1280{
1281 unsigned long ptr;
1282 int i, scal_detail_size, rio_detail_size;
1283
1284 if (rio_table_hdr->num_scal_dev > MAX_NUMNODES){
1285 printk(KERN_WARNING
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001286 "Calgary: MAX_NUMNODES too low! Defined as %d, "
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001287 "but system has %d nodes.\n",
1288 MAX_NUMNODES, rio_table_hdr->num_scal_dev);
1289 return -ENODEV;
1290 }
1291
1292 switch (rio_table_hdr->version){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001293 case 2:
1294 scal_detail_size = 11;
1295 rio_detail_size = 13;
1296 break;
1297 case 3:
1298 scal_detail_size = 12;
1299 rio_detail_size = 15;
1300 break;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001301 default:
1302 printk(KERN_WARNING
1303 "Calgary: Invalid Rio Grande Table Version: %d\n",
1304 rio_table_hdr->version);
1305 return -EPROTO;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001306 }
1307
1308 ptr = ((unsigned long)rio_table_hdr) + 3;
1309 for (i = 0; i < rio_table_hdr->num_scal_dev;
1310 i++, ptr += scal_detail_size)
1311 scal_devs[i] = (struct scal_detail *)ptr;
1312
1313 for (i = 0; i < rio_table_hdr->num_rio_dev;
1314 i++, ptr += rio_detail_size)
1315 rio_devs[i] = (struct rio_detail *)ptr;
1316
1317 return 0;
1318}
1319
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001320static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1321{
1322 int dev;
1323 u32 val;
1324
1325 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1326 /*
1327 * FIXME: properly scan for devices accross the
1328 * PCI-to-PCI bridge on every CalIOC2 port.
1329 */
1330 return 1;
1331 }
1332
1333 for (dev = 1; dev < 8; dev++) {
1334 val = read_pci_config(bus, dev, 0, 0);
1335 if (val != 0xffffffff)
1336 break;
1337 }
1338 return (val != 0xffffffff);
1339}
1340
Jon Masone4650582006-06-26 13:58:14 +02001341void __init detect_calgary(void)
1342{
Jon Masond2105b12006-07-29 21:42:43 +02001343 int bus;
Jon Masone4650582006-06-26 13:58:14 +02001344 void *tbl;
Jon Masond2105b12006-07-29 21:42:43 +02001345 int calgary_found = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001346 unsigned long ptr;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001347 unsigned int offset, prev_offset;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001348 int ret;
Jon Masone4650582006-06-26 13:58:14 +02001349
1350 /*
1351 * if the user specified iommu=off or iommu=soft or we found
1352 * another HW IOMMU already, bail out.
1353 */
1354 if (swiotlb || no_iommu || iommu_detected)
1355 return;
1356
Muli Ben-Yehudabff65472006-12-07 02:14:07 +01001357 if (!use_calgary)
1358 return;
1359
Andi Kleen0637a702006-09-26 10:52:41 +02001360 if (!early_pci_allowed())
1361 return;
1362
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001363 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1364
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001365 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1366
1367 rio_table_hdr = NULL;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001368 prev_offset = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001369 offset = 0x180;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001370 /*
1371 * The next offset is stored in the 1st word.
1372 * Only parse up until the offset increases:
1373 */
1374 while (offset > prev_offset) {
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001375 /* The block id is stored in the 2nd word */
1376 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1377 /* set the pointer past the offset & block id */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001378 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001379 break;
1380 }
Ingo Molnar136f1e72006-12-20 11:53:32 +01001381 prev_offset = offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001382 offset = *((unsigned short *)(ptr + offset));
1383 }
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001384 if (!rio_table_hdr) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001385 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1386 "in EBDA - bailing!\n");
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001387 return;
1388 }
1389
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001390 ret = build_detail_arrays();
1391 if (ret) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001392 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001393 return;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001394 }
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001395
Jon Masone4650582006-06-26 13:58:14 +02001396 specified_table_size = determine_tce_table_size(end_pfn * PAGE_SIZE);
1397
Jon Masond2105b12006-07-29 21:42:43 +02001398 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001399 struct calgary_bus_info *info = &bus_info[bus];
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001400 unsigned short pci_device;
1401 u32 val;
Jon Masond2105b12006-07-29 21:42:43 +02001402
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001403 val = read_pci_config(bus, 0, 0, 0);
1404 pci_device = (val & 0xFFFF0000) >> 16;
1405
1406 if (!is_cal_pci_dev(pci_device))
Jon Masone4650582006-06-26 13:58:14 +02001407 continue;
Jon Masond2105b12006-07-29 21:42:43 +02001408
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001409 if (info->translation_disabled)
Jon Masone4650582006-06-26 13:58:14 +02001410 continue;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001411
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001412 if (calgary_bus_has_devices(bus, pci_device) ||
1413 translate_empty_slots) {
1414 tbl = alloc_tce_table();
1415 if (!tbl)
1416 goto cleanup;
1417 info->tce_space = tbl;
1418 calgary_found = 1;
Jon Masond2105b12006-07-29 21:42:43 +02001419 }
Jon Masone4650582006-06-26 13:58:14 +02001420 }
1421
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001422 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1423 calgary_found ? "found" : "not found");
1424
Jon Masond2105b12006-07-29 21:42:43 +02001425 if (calgary_found) {
Jon Masone4650582006-06-26 13:58:14 +02001426 iommu_detected = 1;
1427 calgary_detected = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +02001428 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1429 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
1430 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
1431 debugging ? "enabled" : "disabled");
Jon Masone4650582006-06-26 13:58:14 +02001432 }
1433 return;
1434
1435cleanup:
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001436 for (--bus; bus >= 0; --bus) {
1437 struct calgary_bus_info *info = &bus_info[bus];
1438
1439 if (info->tce_space)
1440 free_tce_table(info->tce_space);
1441 }
Jon Masone4650582006-06-26 13:58:14 +02001442}
1443
1444int __init calgary_iommu_init(void)
1445{
1446 int ret;
1447
1448 if (no_iommu || swiotlb)
1449 return -ENODEV;
1450
1451 if (!calgary_detected)
1452 return -ENODEV;
1453
1454 /* ok, we're trying to use Calgary - let's roll */
1455 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1456
1457 ret = calgary_init();
1458 if (ret) {
1459 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1460 "falling back to no_iommu\n", ret);
1461 if (end_pfn > MAX_DMA32_PFN)
1462 printk(KERN_ERR "WARNING more than 4GB of memory, "
1463 "32bit PCI may malfunction.\n");
1464 return ret;
1465 }
1466
1467 force_iommu = 1;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +01001468 bad_dma_address = 0x0;
Jon Masone4650582006-06-26 13:58:14 +02001469 dma_ops = &calgary_dma_ops;
1470
1471 return 0;
1472}
1473
1474static int __init calgary_parse_options(char *p)
1475{
1476 unsigned int bridge;
1477 size_t len;
1478 char* endp;
1479
1480 while (*p) {
1481 if (!strncmp(p, "64k", 3))
1482 specified_table_size = TCE_TABLE_SIZE_64K;
1483 else if (!strncmp(p, "128k", 4))
1484 specified_table_size = TCE_TABLE_SIZE_128K;
1485 else if (!strncmp(p, "256k", 4))
1486 specified_table_size = TCE_TABLE_SIZE_256K;
1487 else if (!strncmp(p, "512k", 4))
1488 specified_table_size = TCE_TABLE_SIZE_512K;
1489 else if (!strncmp(p, "1M", 2))
1490 specified_table_size = TCE_TABLE_SIZE_1M;
1491 else if (!strncmp(p, "2M", 2))
1492 specified_table_size = TCE_TABLE_SIZE_2M;
1493 else if (!strncmp(p, "4M", 2))
1494 specified_table_size = TCE_TABLE_SIZE_4M;
1495 else if (!strncmp(p, "8M", 2))
1496 specified_table_size = TCE_TABLE_SIZE_8M;
1497
1498 len = strlen("translate_empty_slots");
1499 if (!strncmp(p, "translate_empty_slots", len))
1500 translate_empty_slots = 1;
1501
1502 len = strlen("disable");
1503 if (!strncmp(p, "disable", len)) {
1504 p += len;
1505 if (*p == '=')
1506 ++p;
1507 if (*p == '\0')
1508 break;
1509 bridge = simple_strtol(p, &endp, 0);
1510 if (p == endp)
1511 break;
1512
Jon Masond2105b12006-07-29 21:42:43 +02001513 if (bridge < MAX_PHB_BUS_NUM) {
Jon Masone4650582006-06-26 13:58:14 +02001514 printk(KERN_INFO "Calgary: disabling "
Jon Mason70d666d2006-10-05 18:47:21 +02001515 "translation for PHB %#x\n", bridge);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001516 bus_info[bridge].translation_disabled = 1;
Jon Masone4650582006-06-26 13:58:14 +02001517 }
1518 }
1519
1520 p = strpbrk(p, ",");
1521 if (!p)
1522 break;
1523
1524 p++; /* skip ',' */
1525 }
1526 return 1;
1527}
1528__setup("calgary=", calgary_parse_options);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001529
1530static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1531{
1532 struct iommu_table *tbl;
1533 unsigned int npages;
1534 int i;
1535
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001536 tbl = pci_iommu(dev->bus);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001537
1538 for (i = 0; i < 4; i++) {
1539 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1540
1541 /* Don't give out TCEs that map MEM resources */
1542 if (!(r->flags & IORESOURCE_MEM))
1543 continue;
1544
1545 /* 0-based? we reserve the whole 1st MB anyway */
1546 if (!r->start)
1547 continue;
1548
1549 /* cover the whole region */
1550 npages = (r->end - r->start) >> PAGE_SHIFT;
1551 npages++;
1552
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001553 iommu_range_reserve(tbl, r->start, npages);
1554 }
1555}
1556
1557static int __init calgary_fixup_tce_spaces(void)
1558{
1559 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001560 struct calgary_bus_info *info;
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001561
1562 if (no_iommu || swiotlb || !calgary_detected)
1563 return -ENODEV;
1564
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001565 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001566
1567 do {
1568 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1569 if (!dev)
1570 break;
1571 if (!is_cal_pci_dev(dev->device))
1572 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001573
1574 info = &bus_info[dev->bus->number];
1575 if (info->translation_disabled)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001576 continue;
1577
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001578 if (!info->tce_space)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001579 continue;
1580
1581 calgary_fixup_one_tce_space(dev);
1582
1583 } while (1);
1584
1585 return 0;
1586}
1587
1588/*
1589 * We need to be call after pcibios_assign_resources (fs_initcall level)
1590 * and before device_initcall.
1591 */
1592rootfs_initcall(calgary_fixup_tce_spaces);