| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 2 |  *    ata_piix.c - Intel PATA/SATA controllers | 
 | 3 |  * | 
 | 4 |  *    Maintained by:  Jeff Garzik <jgarzik@pobox.com> | 
 | 5 |  *    		    Please ALWAYS copy linux-ide@vger.kernel.org | 
 | 6 |  *		    on emails. | 
 | 7 |  * | 
 | 8 |  * | 
 | 9 |  *	Copyright 2003-2005 Red Hat Inc | 
 | 10 |  *	Copyright 2003-2005 Jeff Garzik | 
 | 11 |  * | 
 | 12 |  * | 
 | 13 |  *	Copyright header from piix.c: | 
 | 14 |  * | 
 | 15 |  *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer | 
 | 16 |  *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org> | 
 | 17 |  *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com> | 
 | 18 |  * | 
 | 19 |  * | 
 | 20 |  *  This program is free software; you can redistribute it and/or modify | 
 | 21 |  *  it under the terms of the GNU General Public License as published by | 
 | 22 |  *  the Free Software Foundation; either version 2, or (at your option) | 
 | 23 |  *  any later version. | 
 | 24 |  * | 
 | 25 |  *  This program is distributed in the hope that it will be useful, | 
 | 26 |  *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 27 |  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 28 |  *  GNU General Public License for more details. | 
 | 29 |  * | 
 | 30 |  *  You should have received a copy of the GNU General Public License | 
 | 31 |  *  along with this program; see the file COPYING.  If not, write to | 
 | 32 |  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 33 |  * | 
 | 34 |  * | 
 | 35 |  *  libata documentation is available via 'make {ps|pdf}docs', | 
 | 36 |  *  as Documentation/DocBook/libata.* | 
 | 37 |  * | 
 | 38 |  *  Hardware documentation available at http://developer.intel.com/ | 
 | 39 |  * | 
| Alan Cox | d96212e | 2005-12-08 19:19:50 +0000 | [diff] [blame] | 40 |  * Documentation | 
 | 41 |  *	Publically available from Intel web site. Errata documentation | 
 | 42 |  * is also publically available. As an aide to anyone hacking on this | 
| Alan | 2c5ff67 | 2006-12-04 16:33:20 +0000 | [diff] [blame] | 43 |  * driver the list of errata that are relevant is below, going back to | 
| Alan Cox | d96212e | 2005-12-08 19:19:50 +0000 | [diff] [blame] | 44 |  * PIIX4. Older device documentation is now a bit tricky to find. | 
 | 45 |  * | 
 | 46 |  * The chipsets all follow very much the same design. The orginal Triton | 
 | 47 |  * series chipsets do _not_ support independant device timings, but this | 
 | 48 |  * is fixed in Triton II. With the odd mobile exception the chips then | 
 | 49 |  * change little except in gaining more modes until SATA arrives. This | 
 | 50 |  * driver supports only the chips with independant timing (that is those | 
 | 51 |  * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix | 
 | 52 |  * for the early chip drivers. | 
 | 53 |  * | 
 | 54 |  * Errata of note: | 
 | 55 |  * | 
 | 56 |  * Unfixable | 
 | 57 |  *	PIIX4    errata #9	- Only on ultra obscure hw | 
 | 58 |  *	ICH3	 errata #13     - Not observed to affect real hw | 
 | 59 |  *				  by Intel | 
 | 60 |  * | 
 | 61 |  * Things we must deal with | 
 | 62 |  *	PIIX4	errata #10	- BM IDE hang with non UDMA | 
 | 63 |  *				  (must stop/start dma to recover) | 
 | 64 |  *	440MX   errata #15	- As PIIX4 errata #10 | 
 | 65 |  *	PIIX4	errata #15	- Must not read control registers | 
 | 66 |  * 				  during a PIO transfer | 
 | 67 |  *	440MX   errata #13	- As PIIX4 errata #15 | 
 | 68 |  *	ICH2	errata #21	- DMA mode 0 doesn't work right | 
 | 69 |  *	ICH0/1  errata #55	- As ICH2 errata #21 | 
 | 70 |  *	ICH2	spec c #9	- Extra operations needed to handle | 
 | 71 |  *				  drive hotswap [NOT YET SUPPORTED] | 
 | 72 |  *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary | 
 | 73 |  *				  and must be dword aligned | 
 | 74 |  *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3 | 
 | 75 |  * | 
 | 76 |  * Should have been BIOS fixed: | 
 | 77 |  *	450NX:	errata #19	- DMA hangs on old 450NX | 
 | 78 |  *	450NX:  errata #20	- DMA hangs on old 450NX | 
 | 79 |  *	450NX:  errata #25	- Corruption with DMA on old 450NX | 
 | 80 |  *	ICH3    errata #15      - IDE deadlock under high load | 
 | 81 |  *				  (BIOS must set dev 31 fn 0 bit 23) | 
 | 82 |  *	ICH3	errata #18	- Don't use native mode | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 |  */ | 
 | 84 |  | 
 | 85 | #include <linux/kernel.h> | 
 | 86 | #include <linux/module.h> | 
 | 87 | #include <linux/pci.h> | 
 | 88 | #include <linux/init.h> | 
 | 89 | #include <linux/blkdev.h> | 
 | 90 | #include <linux/delay.h> | 
| Jeff Garzik | 6248e64 | 2005-10-30 06:42:18 -0500 | [diff] [blame] | 91 | #include <linux/device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | #include <scsi/scsi_host.h> | 
 | 93 | #include <linux/libata.h> | 
 | 94 |  | 
 | 95 | #define DRV_NAME	"ata_piix" | 
| Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 96 | #define DRV_VERSION	"2.00ac7" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 |  | 
 | 98 | enum { | 
 | 99 | 	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */ | 
 | 100 | 	ICH5_PMR		= 0x90, /* port mapping register */ | 
 | 101 | 	ICH5_PCS		= 0x92,	/* port control and status */ | 
| Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 102 | 	PIIX_SCC		= 0x0A, /* sub-class code register */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 |  | 
| Tejun Heo | d435804 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 104 | 	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */ | 
| Tejun Heo | ff0fc14 | 2005-12-18 17:17:07 +0900 | [diff] [blame] | 105 | 	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */ | 
 | 106 | 	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 |  | 
| Tejun Heo | 800b399 | 2006-12-03 21:34:13 +0900 | [diff] [blame] | 108 | 	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS, | 
 | 109 | 	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 110 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | 	/* combined mode.  if set, PATA is channel 0. | 
 | 112 | 	 * if clear, PATA is channel 1. | 
 | 113 | 	 */ | 
| Hannes Reinecke | 6a690df | 2005-06-28 17:30:38 -0700 | [diff] [blame] | 114 | 	PIIX_PORT_ENABLED	= (1 << 0), | 
 | 115 | 	PIIX_PORT_PRESENT	= (1 << 4), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 |  | 
 | 117 | 	PIIX_80C_PRI		= (1 << 5) | (1 << 4), | 
 | 118 | 	PIIX_80C_SEC		= (1 << 7) | (1 << 6), | 
 | 119 |  | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 120 | 	/* controller IDs */ | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 121 | 	piix_pata_33		= 0,	/* PIIX4 at 33Mhz */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 122 | 	ich_pata_33		= 1,	/* ICH up to UDMA 33 only */ | 
 | 123 | 	ich_pata_66		= 2,	/* ICH up to 66 Mhz */ | 
 | 124 | 	ich_pata_100		= 3,	/* ICH up to UDMA 100 */ | 
 | 125 | 	ich_pata_133		= 4,	/* ICH up to UDMA 133 */ | 
 | 126 | 	ich5_sata		= 5, | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 127 | 	ich6_sata		= 6, | 
 | 128 | 	ich6_sata_ahci		= 7, | 
 | 129 | 	ich6m_sata_ahci		= 8, | 
 | 130 | 	ich8_sata_ahci		= 9, | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 131 | 	piix_pata_mwdma		= 10,	/* PIIX3 MWDMA only */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 132 |  | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 133 | 	/* constants for mapping table */ | 
 | 134 | 	P0			= 0,  /* port 0 */ | 
 | 135 | 	P1			= 1,  /* port 1 */ | 
 | 136 | 	P2			= 2,  /* port 2 */ | 
 | 137 | 	P3			= 3,  /* port 3 */ | 
 | 138 | 	IDE			= -1, /* IDE */ | 
 | 139 | 	NA			= -2, /* not avaliable */ | 
 | 140 | 	RV			= -3, /* reserved */ | 
 | 141 |  | 
| Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 142 | 	PIIX_AHCI_DEVICE	= 6, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | }; | 
 | 144 |  | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 145 | struct piix_map_db { | 
 | 146 | 	const u32 mask; | 
| Jeff Garzik | 73291a1 | 2006-07-11 13:11:17 -0400 | [diff] [blame] | 147 | 	const u16 port_enable; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 148 | 	const int map[][4]; | 
 | 149 | }; | 
 | 150 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 151 | struct piix_host_priv { | 
 | 152 | 	const int *map; | 
 | 153 | }; | 
 | 154 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | static int piix_init_one (struct pci_dev *pdev, | 
 | 156 | 				    const struct pci_device_id *ent); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 157 | static void piix_pata_error_handler(struct ata_port *ap); | 
 | 158 | static void ich_pata_error_handler(struct ata_port *ap); | 
 | 159 | static void piix_sata_error_handler(struct ata_port *ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev); | 
 | 161 | static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 162 | static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 |  | 
 | 164 | static unsigned int in_module_init = 1; | 
 | 165 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 166 | static const struct pci_device_id piix_pci_tbl[] = { | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 167 | 	/* Intel PIIX3 for the 430HX etc */ | 
 | 168 | 	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma }, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 169 | 	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */ | 
 | 170 | 	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */ | 
 | 171 | 	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, | 
 | 172 | 	{ 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 173 | 	{ 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 174 | 	/* Intel PIIX4 */ | 
 | 175 | 	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, | 
 | 176 | 	/* Intel PIIX4 */ | 
 | 177 | 	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, | 
 | 178 | 	/* Intel PIIX */ | 
 | 179 | 	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, | 
 | 180 | 	/* Intel ICH (i810, i815, i840) UDMA 66*/ | 
 | 181 | 	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 }, | 
 | 182 | 	/* Intel ICH0 : UDMA 33*/ | 
 | 183 | 	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 }, | 
 | 184 | 	/* Intel ICH2M */ | 
 | 185 | 	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 186 | 	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */ | 
 | 187 | 	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 188 | 	/*  Intel ICH3M */ | 
 | 189 | 	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 190 | 	/* Intel ICH3 (E7500/1) UDMA 100 */ | 
 | 191 | 	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 192 | 	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */ | 
 | 193 | 	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 194 | 	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 195 | 	/* Intel ICH5 */ | 
 | 196 | 	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 }, | 
 | 197 | 	/* C-ICH (i810E2) */ | 
 | 198 | 	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 199 | 	/* ESB (855GME/875P + 6300ESB) UDMA 100  */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 200 | 	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 201 | 	/* ICH6 (and 6) (i915) UDMA 100 */ | 
 | 202 | 	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
 | 203 | 	/* ICH7/7-R (i945, i975) UDMA 100*/ | 
 | 204 | 	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 }, | 
 | 205 | 	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 |  | 
 | 207 | 	/* NOTE: The following PCI ids must be kept in sync with the | 
 | 208 | 	 * list in drivers/pci/quirks.c. | 
 | 209 | 	 */ | 
 | 210 |  | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 211 | 	/* 82801EB (ICH5) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | 	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 213 | 	/* 82801EB (ICH5) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | 	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 215 | 	/* 6300ESB (ICH5 variant with broken PCS present bits) */ | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 216 | 	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 217 | 	/* 6300ESB pretending RAID */ | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 218 | 	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 219 | 	/* 82801FB/FW (ICH6/ICH6W) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | 	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 221 | 	/* 82801FR/FRW (ICH6R/ICH6RW) */ | 
| Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 222 | 	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 223 | 	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */ | 
 | 224 | 	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci }, | 
 | 225 | 	/* 82801GB/GR/GH (ICH7, identical to ICH6) */ | 
| Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 226 | 	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 227 | 	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */ | 
| Tejun Heo | c6446a4 | 2006-10-09 13:23:58 +0900 | [diff] [blame] | 228 | 	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci }, | 
| Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 229 | 	/* Enterprise Southbridge 2 (631xESB/632xESB) */ | 
| Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 230 | 	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, | 
| Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 231 | 	/* SATA Controller 1 IDE (ICH8) */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 232 | 	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
| Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 233 | 	/* SATA Controller 2 IDE (ICH8) */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 234 | 	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
| Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 235 | 	/* Mobile SATA Controller IDE (ICH8M) */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 236 | 	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
| Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 237 | 	/* SATA Controller IDE (ICH9) */ | 
 | 238 | 	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
 | 239 | 	/* SATA Controller IDE (ICH9) */ | 
 | 240 | 	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
 | 241 | 	/* SATA Controller IDE (ICH9) */ | 
 | 242 | 	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
 | 243 | 	/* SATA Controller IDE (ICH9M) */ | 
 | 244 | 	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
 | 245 | 	/* SATA Controller IDE (ICH9M) */ | 
 | 246 | 	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
 | 247 | 	/* SATA Controller IDE (ICH9M) */ | 
 | 248 | 	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 |  | 
 | 250 | 	{ }	/* terminate list */ | 
 | 251 | }; | 
 | 252 |  | 
 | 253 | static struct pci_driver piix_pci_driver = { | 
 | 254 | 	.name			= DRV_NAME, | 
 | 255 | 	.id_table		= piix_pci_tbl, | 
 | 256 | 	.probe			= piix_init_one, | 
 | 257 | 	.remove			= ata_pci_remove_one, | 
| Jens Axboe | 9b84754 | 2006-01-06 09:28:07 +0100 | [diff] [blame] | 258 | 	.suspend		= ata_pci_device_suspend, | 
 | 259 | 	.resume			= ata_pci_device_resume, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | }; | 
 | 261 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 262 | static struct scsi_host_template piix_sht = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | 	.module			= THIS_MODULE, | 
 | 264 | 	.name			= DRV_NAME, | 
 | 265 | 	.ioctl			= ata_scsi_ioctl, | 
 | 266 | 	.queuecommand		= ata_scsi_queuecmd, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | 	.can_queue		= ATA_DEF_QUEUE, | 
 | 268 | 	.this_id		= ATA_SHT_THIS_ID, | 
 | 269 | 	.sg_tablesize		= LIBATA_MAX_PRD, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | 	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN, | 
 | 271 | 	.emulated		= ATA_SHT_EMULATED, | 
 | 272 | 	.use_clustering		= ATA_SHT_USE_CLUSTERING, | 
 | 273 | 	.proc_name		= DRV_NAME, | 
 | 274 | 	.dma_boundary		= ATA_DMA_BOUNDARY, | 
 | 275 | 	.slave_configure	= ata_scsi_slave_config, | 
| Tejun Heo | ccf68c3 | 2006-05-31 18:28:09 +0900 | [diff] [blame] | 276 | 	.slave_destroy		= ata_scsi_slave_destroy, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | 	.bios_param		= ata_std_bios_param, | 
| Jens Axboe | 9b84754 | 2006-01-06 09:28:07 +0100 | [diff] [blame] | 278 | 	.resume			= ata_scsi_device_resume, | 
 | 279 | 	.suspend		= ata_scsi_device_suspend, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | }; | 
 | 281 |  | 
| Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 282 | static const struct ata_port_operations piix_pata_ops = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | 	.port_disable		= ata_port_disable, | 
 | 284 | 	.set_piomode		= piix_set_piomode, | 
 | 285 | 	.set_dmamode		= piix_set_dmamode, | 
| Albert Lee | 89bad58 | 2006-05-26 13:49:18 +0800 | [diff] [blame] | 286 | 	.mode_filter		= ata_pci_default_filter, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 |  | 
 | 288 | 	.tf_load		= ata_tf_load, | 
 | 289 | 	.tf_read		= ata_tf_read, | 
 | 290 | 	.check_status		= ata_check_status, | 
 | 291 | 	.exec_command		= ata_exec_command, | 
 | 292 | 	.dev_select		= ata_std_dev_select, | 
 | 293 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | 	.bmdma_setup		= ata_bmdma_setup, | 
 | 295 | 	.bmdma_start		= ata_bmdma_start, | 
 | 296 | 	.bmdma_stop		= ata_bmdma_stop, | 
 | 297 | 	.bmdma_status		= ata_bmdma_status, | 
 | 298 | 	.qc_prep		= ata_qc_prep, | 
 | 299 | 	.qc_issue		= ata_qc_issue_prot, | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 300 | 	.data_xfer		= ata_data_xfer, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 |  | 
| Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 302 | 	.freeze			= ata_bmdma_freeze, | 
 | 303 | 	.thaw			= ata_bmdma_thaw, | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 304 | 	.error_handler		= piix_pata_error_handler, | 
| Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 305 | 	.post_internal_cmd	= ata_bmdma_post_internal_cmd, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 |  | 
 | 307 | 	.irq_handler		= ata_interrupt, | 
 | 308 | 	.irq_clear		= ata_bmdma_irq_clear, | 
| Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 309 | 	.irq_on			= ata_irq_on, | 
 | 310 | 	.irq_ack		= ata_irq_ack, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 |  | 
 | 312 | 	.port_start		= ata_port_start, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | }; | 
 | 314 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 315 | static const struct ata_port_operations ich_pata_ops = { | 
 | 316 | 	.port_disable		= ata_port_disable, | 
 | 317 | 	.set_piomode		= piix_set_piomode, | 
 | 318 | 	.set_dmamode		= ich_set_dmamode, | 
 | 319 | 	.mode_filter		= ata_pci_default_filter, | 
 | 320 |  | 
 | 321 | 	.tf_load		= ata_tf_load, | 
 | 322 | 	.tf_read		= ata_tf_read, | 
 | 323 | 	.check_status		= ata_check_status, | 
 | 324 | 	.exec_command		= ata_exec_command, | 
 | 325 | 	.dev_select		= ata_std_dev_select, | 
 | 326 |  | 
 | 327 | 	.bmdma_setup		= ata_bmdma_setup, | 
 | 328 | 	.bmdma_start		= ata_bmdma_start, | 
 | 329 | 	.bmdma_stop		= ata_bmdma_stop, | 
 | 330 | 	.bmdma_status		= ata_bmdma_status, | 
 | 331 | 	.qc_prep		= ata_qc_prep, | 
 | 332 | 	.qc_issue		= ata_qc_issue_prot, | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 333 | 	.data_xfer		= ata_data_xfer, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 334 |  | 
 | 335 | 	.freeze			= ata_bmdma_freeze, | 
 | 336 | 	.thaw			= ata_bmdma_thaw, | 
 | 337 | 	.error_handler		= ich_pata_error_handler, | 
 | 338 | 	.post_internal_cmd	= ata_bmdma_post_internal_cmd, | 
 | 339 |  | 
 | 340 | 	.irq_handler		= ata_interrupt, | 
 | 341 | 	.irq_clear		= ata_bmdma_irq_clear, | 
| Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 342 | 	.irq_on			= ata_irq_on, | 
 | 343 | 	.irq_ack		= ata_irq_ack, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 344 |  | 
 | 345 | 	.port_start		= ata_port_start, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 346 | }; | 
 | 347 |  | 
| Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 348 | static const struct ata_port_operations piix_sata_ops = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | 	.port_disable		= ata_port_disable, | 
 | 350 |  | 
 | 351 | 	.tf_load		= ata_tf_load, | 
 | 352 | 	.tf_read		= ata_tf_read, | 
 | 353 | 	.check_status		= ata_check_status, | 
 | 354 | 	.exec_command		= ata_exec_command, | 
 | 355 | 	.dev_select		= ata_std_dev_select, | 
 | 356 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | 	.bmdma_setup		= ata_bmdma_setup, | 
 | 358 | 	.bmdma_start		= ata_bmdma_start, | 
 | 359 | 	.bmdma_stop		= ata_bmdma_stop, | 
 | 360 | 	.bmdma_status		= ata_bmdma_status, | 
 | 361 | 	.qc_prep		= ata_qc_prep, | 
 | 362 | 	.qc_issue		= ata_qc_issue_prot, | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 363 | 	.data_xfer		= ata_data_xfer, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 |  | 
| Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 365 | 	.freeze			= ata_bmdma_freeze, | 
 | 366 | 	.thaw			= ata_bmdma_thaw, | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 367 | 	.error_handler		= piix_sata_error_handler, | 
| Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 368 | 	.post_internal_cmd	= ata_bmdma_post_internal_cmd, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 |  | 
 | 370 | 	.irq_handler		= ata_interrupt, | 
 | 371 | 	.irq_clear		= ata_bmdma_irq_clear, | 
| Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 372 | 	.irq_on			= ata_irq_on, | 
 | 373 | 	.irq_ack		= ata_irq_ack, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 |  | 
 | 375 | 	.port_start		= ata_port_start, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | }; | 
 | 377 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 378 | static const struct piix_map_db ich5_map_db = { | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 379 | 	.mask = 0x7, | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 380 | 	.port_enable = 0x3, | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 381 | 	.map = { | 
 | 382 | 		/* PM   PS   SM   SS       MAP  */ | 
 | 383 | 		{  P0,  NA,  P1,  NA }, /* 000b */ | 
 | 384 | 		{  P1,  NA,  P0,  NA }, /* 001b */ | 
 | 385 | 		{  RV,  RV,  RV,  RV }, | 
 | 386 | 		{  RV,  RV,  RV,  RV }, | 
 | 387 | 		{  P0,  P1, IDE, IDE }, /* 100b */ | 
 | 388 | 		{  P1,  P0, IDE, IDE }, /* 101b */ | 
 | 389 | 		{ IDE, IDE,  P0,  P1 }, /* 110b */ | 
 | 390 | 		{ IDE, IDE,  P1,  P0 }, /* 111b */ | 
 | 391 | 	}, | 
 | 392 | }; | 
 | 393 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 394 | static const struct piix_map_db ich6_map_db = { | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 395 | 	.mask = 0x3, | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 396 | 	.port_enable = 0xf, | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 397 | 	.map = { | 
 | 398 | 		/* PM   PS   SM   SS       MAP */ | 
| Tejun Heo | 79ea24e | 2006-03-31 20:01:50 +0900 | [diff] [blame] | 399 | 		{  P0,  P2,  P1,  P3 }, /* 00b */ | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 400 | 		{ IDE, IDE,  P1,  P3 }, /* 01b */ | 
 | 401 | 		{  P0,  P2, IDE, IDE }, /* 10b */ | 
 | 402 | 		{  RV,  RV,  RV,  RV }, | 
 | 403 | 	}, | 
 | 404 | }; | 
 | 405 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 406 | static const struct piix_map_db ich6m_map_db = { | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 407 | 	.mask = 0x3, | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 408 | 	.port_enable = 0x5, | 
| Tejun Heo | 6708374 | 2006-09-11 06:29:03 +0900 | [diff] [blame] | 409 |  | 
 | 410 | 	/* Map 01b isn't specified in the doc but some notebooks use | 
| Tejun Heo | c6446a4 | 2006-10-09 13:23:58 +0900 | [diff] [blame] | 411 | 	 * it anyway.  MAP 01b have been spotted on both ICH6M and | 
 | 412 | 	 * ICH7M. | 
| Tejun Heo | 6708374 | 2006-09-11 06:29:03 +0900 | [diff] [blame] | 413 | 	 */ | 
 | 414 | 	.map = { | 
 | 415 | 		/* PM   PS   SM   SS       MAP */ | 
 | 416 | 		{  P0,  P2,  RV,  RV }, /* 00b */ | 
 | 417 | 		{ IDE, IDE,  P1,  P3 }, /* 01b */ | 
 | 418 | 		{  P0,  P2, IDE, IDE }, /* 10b */ | 
 | 419 | 		{  RV,  RV,  RV,  RV }, | 
 | 420 | 	}, | 
 | 421 | }; | 
 | 422 |  | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 423 | static const struct piix_map_db ich8_map_db = { | 
 | 424 | 	.mask = 0x3, | 
 | 425 | 	.port_enable = 0x3, | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 426 | 	.map = { | 
 | 427 | 		/* PM   PS   SM   SS       MAP */ | 
| Kristen Carlson Accardi | 158f30c8 | 2006-10-19 13:27:39 -0700 | [diff] [blame] | 428 | 		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 429 | 		{  RV,  RV,  RV,  RV }, | 
| Kristen Carlson Accardi | 158f30c8 | 2006-10-19 13:27:39 -0700 | [diff] [blame] | 430 | 		{  IDE,  IDE,  NA,  NA }, /* 10b (IDE mode) */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 431 | 		{  RV,  RV,  RV,  RV }, | 
 | 432 | 	}, | 
 | 433 | }; | 
 | 434 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 435 | static const struct piix_map_db *piix_map_db_table[] = { | 
 | 436 | 	[ich5_sata]		= &ich5_map_db, | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 437 | 	[ich6_sata]		= &ich6_map_db, | 
 | 438 | 	[ich6_sata_ahci]	= &ich6_map_db, | 
 | 439 | 	[ich6m_sata_ahci]	= &ich6m_map_db, | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 440 | 	[ich8_sata_ahci]	= &ich8_map_db, | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 441 | }; | 
 | 442 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | static struct ata_port_info piix_port_info[] = { | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 444 | 	/* piix_pata_33: 0:  PIIX4 at 33MHz */ | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 445 | 	{ | 
 | 446 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 447 | 		.flags		= PIIX_PATA_FLAGS, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 448 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 449 | 		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */ | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 450 | 		.udma_mask	= ATA_UDMA_MASK_40C, | 
 | 451 | 		.port_ops	= &piix_pata_ops, | 
 | 452 | 	}, | 
 | 453 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 454 | 	/* ich_pata_33: 1 	ICH0 - ICH at 33Mhz*/ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | 	{ | 
 | 456 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 457 | 		.flags		= PIIX_PATA_FLAGS, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 458 | 		.pio_mask 	= 0x1f,	/* pio 0-4 */ | 
 | 459 | 		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */ | 
 | 460 | 		.udma_mask	= ATA_UDMA2, /* UDMA33 */ | 
 | 461 | 		.port_ops	= &ich_pata_ops, | 
 | 462 | 	}, | 
 | 463 | 	/* ich_pata_66: 2 	ICH controllers up to 66MHz */ | 
 | 464 | 	{ | 
 | 465 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 466 | 		.flags		= PIIX_PATA_FLAGS, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 467 | 		.pio_mask 	= 0x1f,	/* pio 0-4 */ | 
 | 468 | 		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */ | 
 | 469 | 		.udma_mask	= ATA_UDMA4, | 
 | 470 | 		.port_ops	= &ich_pata_ops, | 
 | 471 | 	}, | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 472 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 473 | 	/* ich_pata_100: 3 */ | 
 | 474 | 	{ | 
 | 475 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 476 | 		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | 		.mwdma_mask	= 0x06, /* mwdma1-2 */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 479 | 		.udma_mask	= ATA_UDMA5, /* udma0-5 */ | 
 | 480 | 		.port_ops	= &ich_pata_ops, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | 	}, | 
 | 482 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 483 | 	/* ich_pata_133: 4 	ICH with full UDMA6 */ | 
 | 484 | 	{ | 
 | 485 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 486 | 		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 487 | 		.pio_mask 	= 0x1f,	/* pio 0-4 */ | 
 | 488 | 		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */ | 
 | 489 | 		.udma_mask	= ATA_UDMA6, /* UDMA133 */ | 
 | 490 | 		.port_ops	= &ich_pata_ops, | 
 | 491 | 	}, | 
 | 492 |  | 
 | 493 | 	/* ich5_sata: 5 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 494 | 	{ | 
 | 495 | 		.sht		= &piix_sht, | 
| Tejun Heo | 228c159 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 496 | 		.flags		= PIIX_SATA_FLAGS, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 498 | 		.mwdma_mask	= 0x07, /* mwdma0-2 */ | 
 | 499 | 		.udma_mask	= 0x7f,	/* udma0-6 */ | 
 | 500 | 		.port_ops	= &piix_sata_ops, | 
 | 501 | 	}, | 
 | 502 |  | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 503 | 	/* ich6_sata: 6 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 504 | 	{ | 
 | 505 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 506 | 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 508 | 		.mwdma_mask	= 0x07, /* mwdma0-2 */ | 
 | 509 | 		.udma_mask	= 0x7f,	/* udma0-6 */ | 
 | 510 | 		.port_ops	= &piix_sata_ops, | 
 | 511 | 	}, | 
 | 512 |  | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 513 | 	/* ich6_sata_ahci: 7 */ | 
| Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 514 | 	{ | 
 | 515 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 516 | 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR | | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 517 | 				  PIIX_FLAG_AHCI, | 
| Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 518 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 519 | 		.mwdma_mask	= 0x07, /* mwdma0-2 */ | 
 | 520 | 		.udma_mask	= 0x7f,	/* udma0-6 */ | 
 | 521 | 		.port_ops	= &piix_sata_ops, | 
 | 522 | 	}, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 523 |  | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 524 | 	/* ich6m_sata_ahci: 8 */ | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 525 | 	{ | 
 | 526 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 527 | 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR | | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 528 | 				  PIIX_FLAG_AHCI, | 
| Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 529 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 530 | 		.mwdma_mask	= 0x07, /* mwdma0-2 */ | 
 | 531 | 		.udma_mask	= 0x7f,	/* udma0-6 */ | 
 | 532 | 		.port_ops	= &piix_sata_ops, | 
 | 533 | 	}, | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 534 |  | 
| Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 535 | 	/* ich8_sata_ahci: 9 */ | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 536 | 	{ | 
 | 537 | 		.sht		= &piix_sht, | 
| Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 538 | 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR | | 
| Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 539 | 				  PIIX_FLAG_AHCI, | 
 | 540 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 541 | 		.mwdma_mask	= 0x07, /* mwdma0-2 */ | 
 | 542 | 		.udma_mask	= 0x7f,	/* udma0-6 */ | 
 | 543 | 		.port_ops	= &piix_sata_ops, | 
 | 544 | 	}, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 545 |  | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 546 | 	/* piix_pata_mwdma: 10:  PIIX3 MWDMA only */ | 
 | 547 | 	{ | 
 | 548 | 		.sht		= &piix_sht, | 
 | 549 | 		.flags		= PIIX_PATA_FLAGS, | 
 | 550 | 		.pio_mask	= 0x1f,	/* pio0-4 */ | 
 | 551 | 		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */ | 
 | 552 | 		.port_ops	= &piix_pata_ops, | 
 | 553 | 	}, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | }; | 
 | 555 |  | 
 | 556 | static struct pci_bits piix_enable_bits[] = { | 
 | 557 | 	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */ | 
 | 558 | 	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */ | 
 | 559 | }; | 
 | 560 |  | 
 | 561 | MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik"); | 
 | 562 | MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers"); | 
 | 563 | MODULE_LICENSE("GPL"); | 
 | 564 | MODULE_DEVICE_TABLE(pci, piix_pci_tbl); | 
 | 565 | MODULE_VERSION(DRV_VERSION); | 
 | 566 |  | 
| Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 567 | struct ich_laptop { | 
 | 568 | 	u16 device; | 
 | 569 | 	u16 subvendor; | 
 | 570 | 	u16 subdevice; | 
 | 571 | }; | 
 | 572 |  | 
 | 573 | /* | 
 | 574 |  *	List of laptops that use short cables rather than 80 wire | 
 | 575 |  */ | 
 | 576 |  | 
 | 577 | static const struct ich_laptop ich_laptop[] = { | 
 | 578 | 	/* devid, subvendor, subdev */ | 
 | 579 | 	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */ | 
| J J | babfb68 | 2007-01-09 02:26:30 +0900 | [diff] [blame] | 580 | 	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */ | 
| Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 581 | 	/* end marker */ | 
 | 582 | 	{ 0, } | 
 | 583 | }; | 
 | 584 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 | /** | 
 | 586 |  *	piix_pata_cbl_detect - Probe host controller cable detect info | 
 | 587 |  *	@ap: Port for which cable detect info is desired | 
 | 588 |  * | 
 | 589 |  *	Read 80c cable indicator from ATA PCI device's PCI config | 
 | 590 |  *	register.  This register is normally set by firmware (BIOS). | 
 | 591 |  * | 
 | 592 |  *	LOCKING: | 
 | 593 |  *	None (inherited from caller). | 
 | 594 |  */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 595 |  | 
 | 596 | static void ich_pata_cbl_detect(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 598 | 	struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 599 | 	const struct ich_laptop *lap = &ich_laptop[0]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 600 | 	u8 tmp, mask; | 
 | 601 |  | 
 | 602 | 	/* no 80c support in host controller? */ | 
 | 603 | 	if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0) | 
 | 604 | 		goto cbl40; | 
 | 605 |  | 
| Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 606 | 	/* Check for specials - Acer Aspire 5602WLMi */ | 
 | 607 | 	while (lap->device) { | 
 | 608 | 		if (lap->device == pdev->device && | 
 | 609 | 		    lap->subvendor == pdev->subsystem_vendor && | 
 | 610 | 		    lap->subdevice == pdev->subsystem_device) { | 
 | 611 | 			ap->cbl = ATA_CBL_PATA40_SHORT; | 
 | 612 | 		    	return; | 
 | 613 | 		} | 
 | 614 | 		lap++; | 
 | 615 | 	} | 
 | 616 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | 	/* check BIOS cable detect results */ | 
| Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 618 | 	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | 	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp); | 
 | 620 | 	if ((tmp & mask) == 0) | 
 | 621 | 		goto cbl40; | 
 | 622 |  | 
 | 623 | 	ap->cbl = ATA_CBL_PATA80; | 
 | 624 | 	return; | 
 | 625 |  | 
 | 626 | cbl40: | 
 | 627 | 	ap->cbl = ATA_CBL_PATA40; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | } | 
 | 629 |  | 
 | 630 | /** | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 631 |  *	piix_pata_prereset - prereset for PATA host controller | 
| Tejun Heo | 573db6b | 2006-02-15 15:01:42 +0900 | [diff] [blame] | 632 |  *	@ap: Target port | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 |  * | 
 | 635 |  *	LOCKING: | 
 | 636 |  *	None (inherited from caller). | 
 | 637 |  */ | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 638 | static int piix_pata_prereset(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 639 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 640 | 	struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 |  | 
| Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 642 | 	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) | 
 | 643 | 		return -ENOENT; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 644 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 645 | 	ap->cbl = ATA_CBL_PATA40; | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 646 | 	return ata_std_prereset(ap); | 
 | 647 | } | 
 | 648 |  | 
 | 649 | static void piix_pata_error_handler(struct ata_port *ap) | 
 | 650 | { | 
 | 651 | 	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL, | 
 | 652 | 			   ata_std_postreset); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | } | 
 | 654 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 655 |  | 
 | 656 | /** | 
 | 657 |  *	ich_pata_prereset - prereset for PATA host controller | 
 | 658 |  *	@ap: Target port | 
 | 659 |  * | 
 | 660 |  * | 
 | 661 |  *	LOCKING: | 
 | 662 |  *	None (inherited from caller). | 
 | 663 |  */ | 
 | 664 | static int ich_pata_prereset(struct ata_port *ap) | 
 | 665 | { | 
 | 666 | 	struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
 | 667 |  | 
 | 668 | 	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) { | 
 | 669 | 		ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n"); | 
 | 670 | 		ap->eh_context.i.action &= ~ATA_EH_RESET_MASK; | 
 | 671 | 		return 0; | 
 | 672 | 	} | 
 | 673 |  | 
 | 674 | 	ich_pata_cbl_detect(ap); | 
 | 675 |  | 
 | 676 | 	return ata_std_prereset(ap); | 
 | 677 | } | 
 | 678 |  | 
 | 679 | static void ich_pata_error_handler(struct ata_port *ap) | 
 | 680 | { | 
 | 681 | 	ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL, | 
 | 682 | 			   ata_std_postreset); | 
 | 683 | } | 
 | 684 |  | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 685 | static void piix_sata_error_handler(struct ata_port *ap) | 
 | 686 | { | 
| Tejun Heo | 228c159 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 687 | 	ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL, | 
| Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 688 | 			   ata_std_postreset); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | } | 
 | 690 |  | 
 | 691 | /** | 
 | 692 |  *	piix_set_piomode - Initialize host controller PATA PIO timings | 
 | 693 |  *	@ap: Port whose timings we are configuring | 
 | 694 |  *	@adev: um | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 |  * | 
 | 696 |  *	Set PIO mode for device, in host controller PCI config space. | 
 | 697 |  * | 
 | 698 |  *	LOCKING: | 
 | 699 |  *	None (inherited from caller). | 
 | 700 |  */ | 
 | 701 |  | 
 | 702 | static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev) | 
 | 703 | { | 
 | 704 | 	unsigned int pio	= adev->pio_mode - XFER_PIO_0; | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 705 | 	struct pci_dev *dev	= to_pci_dev(ap->host->dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 706 | 	unsigned int is_slave	= (adev->devno != 0); | 
| Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 707 | 	unsigned int master_port= ap->port_no ? 0x42 : 0x40; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 708 | 	unsigned int slave_port	= 0x44; | 
 | 709 | 	u16 master_data; | 
 | 710 | 	u8 slave_data; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 711 | 	u8 udma_enable; | 
 | 712 | 	int control = 0; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 713 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 714 | 	/* | 
 | 715 | 	 *	See Intel Document 298600-004 for the timing programing rules | 
 | 716 | 	 *	for ICH controllers. | 
 | 717 | 	 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 |  | 
 | 719 | 	static const	 /* ISP  RTC */ | 
 | 720 | 	u8 timings[][2]	= { { 0, 0 }, | 
 | 721 | 			    { 0, 0 }, | 
 | 722 | 			    { 1, 0 }, | 
 | 723 | 			    { 2, 1 }, | 
 | 724 | 			    { 2, 3 }, }; | 
 | 725 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 726 | 	if (pio >= 2) | 
 | 727 | 		control |= 1;	/* TIME1 enable */ | 
 | 728 | 	if (ata_pio_need_iordy(adev)) | 
 | 729 | 		control |= 2;	/* IE enable */ | 
 | 730 |  | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 731 | 	/* Intel specifies that the PPE functionality is for disk only */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 732 | 	if (adev->class == ATA_DEV_ATA) | 
 | 733 | 		control |= 4;	/* PPE enable */ | 
 | 734 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | 	pci_read_config_word(dev, master_port, &master_data); | 
 | 736 | 	if (is_slave) { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 737 | 		/* Enable SITRE (seperate slave timing register) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | 		master_data |= 0x4000; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 739 | 		/* enable PPE1, IE1 and TIME1 as needed */ | 
 | 740 | 		master_data |= (control << 4); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 741 | 		pci_read_config_byte(dev, slave_port, &slave_data); | 
| Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 742 | 		slave_data &= (ap->port_no ? 0x0f : 0xf0); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 743 | 		/* Load the timing nibble for this slave */ | 
 | 744 | 		slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | 	} else { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 746 | 		/* Master keeps the bits in a different format */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 747 | 		master_data &= 0xccf8; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 748 | 		/* Enable PPE, IE and TIME as appropriate */ | 
 | 749 | 		master_data |= control; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 750 | 		master_data |= | 
 | 751 | 			(timings[pio][0] << 12) | | 
 | 752 | 			(timings[pio][1] << 8); | 
 | 753 | 	} | 
 | 754 | 	pci_write_config_word(dev, master_port, master_data); | 
 | 755 | 	if (is_slave) | 
 | 756 | 		pci_write_config_byte(dev, slave_port, slave_data); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 757 |  | 
 | 758 | 	/* Ensure the UDMA bit is off - it will be turned back on if | 
 | 759 | 	   UDMA is selected */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 760 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 761 | 	if (ap->udma_mask) { | 
 | 762 | 		pci_read_config_byte(dev, 0x48, &udma_enable); | 
 | 763 | 		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno)); | 
 | 764 | 		pci_write_config_byte(dev, 0x48, udma_enable); | 
 | 765 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 766 | } | 
 | 767 |  | 
 | 768 | /** | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 769 |  *	do_pata_set_dmamode - Initialize host controller PATA PIO timings | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 |  *	@ap: Port whose timings we are configuring | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 771 |  *	@adev: Drive in question | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 772 |  *	@udma: udma mode, 0 - 6 | 
| Henne | c32a8fd | 2006-09-25 22:00:46 +0200 | [diff] [blame] | 773 |  *	@isich: set if the chip is an ICH device | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 774 |  * | 
 | 775 |  *	Set UDMA mode for device, in host controller PCI config space. | 
 | 776 |  * | 
 | 777 |  *	LOCKING: | 
 | 778 |  *	None (inherited from caller). | 
 | 779 |  */ | 
 | 780 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 781 | static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 783 | 	struct pci_dev *dev	= to_pci_dev(ap->host->dev); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 784 | 	u8 master_port		= ap->port_no ? 0x42 : 0x40; | 
 | 785 | 	u16 master_data; | 
 | 786 | 	u8 speed		= adev->dma_mode; | 
 | 787 | 	int devid		= adev->devno + 2 * ap->port_no; | 
| Andrew Morton | dedf61db | 2007-01-10 17:20:34 -0800 | [diff] [blame] | 788 | 	u8 udma_enable		= 0; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 789 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 790 | 	static const	 /* ISP  RTC */ | 
 | 791 | 	u8 timings[][2]	= { { 0, 0 }, | 
 | 792 | 			    { 0, 0 }, | 
 | 793 | 			    { 1, 0 }, | 
 | 794 | 			    { 2, 1 }, | 
 | 795 | 			    { 2, 3 }, }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 797 | 	pci_read_config_word(dev, master_port, &master_data); | 
| Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 798 | 	if (ap->udma_mask) | 
 | 799 | 		pci_read_config_byte(dev, 0x48, &udma_enable); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 800 |  | 
 | 801 | 	if (speed >= XFER_UDMA_0) { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 802 | 		unsigned int udma = adev->dma_mode - XFER_UDMA_0; | 
 | 803 | 		u16 udma_timing; | 
 | 804 | 		u16 ideconf; | 
 | 805 | 		int u_clock, u_speed; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 806 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 807 | 		/* | 
 | 808 | 	 	 * UDMA is handled by a combination of clock switching and | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 809 | 		 * selection of dividers | 
 | 810 | 		 * | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 811 | 		 * Handy rule: Odd modes are UDMATIMx 01, even are 02 | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 812 | 		 *	       except UDMA0 which is 00 | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 813 | 		 */ | 
 | 814 | 		u_speed = min(2 - (udma & 1), udma); | 
 | 815 | 		if (udma == 5) | 
 | 816 | 			u_clock = 0x1000;	/* 100Mhz */ | 
 | 817 | 		else if (udma > 2) | 
 | 818 | 			u_clock = 1;		/* 66Mhz */ | 
 | 819 | 		else | 
 | 820 | 			u_clock = 0;		/* 33Mhz */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 821 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 822 | 		udma_enable |= (1 << devid); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 823 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 824 | 		/* Load the CT/RP selection */ | 
 | 825 | 		pci_read_config_word(dev, 0x4A, &udma_timing); | 
 | 826 | 		udma_timing &= ~(3 << (4 * devid)); | 
 | 827 | 		udma_timing |= u_speed << (4 * devid); | 
 | 828 | 		pci_write_config_word(dev, 0x4A, udma_timing); | 
 | 829 |  | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 830 | 		if (isich) { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 831 | 			/* Select a 33/66/100Mhz clock */ | 
 | 832 | 			pci_read_config_word(dev, 0x54, &ideconf); | 
 | 833 | 			ideconf &= ~(0x1001 << devid); | 
 | 834 | 			ideconf |= u_clock << devid; | 
 | 835 | 			/* For ICH or later we should set bit 10 for better | 
 | 836 | 			   performance (WR_PingPong_En) */ | 
 | 837 | 			pci_write_config_word(dev, 0x54, ideconf); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 838 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | 	} else { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 840 | 		/* | 
 | 841 | 		 * MWDMA is driven by the PIO timings. We must also enable | 
 | 842 | 		 * IORDY unconditionally along with TIME1. PPE has already | 
 | 843 | 		 * been set when the PIO timing was set. | 
 | 844 | 		 */ | 
 | 845 | 		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0; | 
 | 846 | 		unsigned int control; | 
 | 847 | 		u8 slave_data; | 
 | 848 | 		const unsigned int needed_pio[3] = { | 
 | 849 | 			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 | 
 | 850 | 		}; | 
 | 851 | 		int pio = needed_pio[mwdma] - XFER_PIO_0; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 852 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 853 | 		control = 3;	/* IORDY|TIME1 */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 854 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 855 | 		/* If the drive MWDMA is faster than it can do PIO then | 
 | 856 | 		   we must force PIO into PIO0 */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 857 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 858 | 		if (adev->pio_mode < needed_pio[mwdma]) | 
 | 859 | 			/* Enable DMA timing only */ | 
 | 860 | 			control |= 8;	/* PIO cycles in PIO0 */ | 
 | 861 |  | 
 | 862 | 		if (adev->devno) {	/* Slave */ | 
 | 863 | 			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */ | 
 | 864 | 			master_data |= control << 4; | 
 | 865 | 			pci_read_config_byte(dev, 0x44, &slave_data); | 
 | 866 | 			slave_data &= (0x0F + 0xE1 * ap->port_no); | 
 | 867 | 			/* Load the matching timing */ | 
 | 868 | 			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0); | 
 | 869 | 			pci_write_config_byte(dev, 0x44, slave_data); | 
 | 870 | 		} else { 	/* Master */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 871 | 			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 872 | 						   and master timing bits */ | 
 | 873 | 			master_data |= control; | 
 | 874 | 			master_data |= | 
 | 875 | 				(timings[pio][0] << 12) | | 
 | 876 | 				(timings[pio][1] << 8); | 
 | 877 | 		} | 
 | 878 | 		udma_enable &= ~(1 << devid); | 
 | 879 | 		pci_write_config_word(dev, master_port, master_data); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 880 | 	} | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 881 | 	/* Don't scribble on 0x48 if the controller does not support UDMA */ | 
 | 882 | 	if (ap->udma_mask) | 
 | 883 | 		pci_write_config_byte(dev, 0x48, udma_enable); | 
 | 884 | } | 
 | 885 |  | 
 | 886 | /** | 
 | 887 |  *	piix_set_dmamode - Initialize host controller PATA DMA timings | 
 | 888 |  *	@ap: Port whose timings we are configuring | 
 | 889 |  *	@adev: um | 
 | 890 |  * | 
 | 891 |  *	Set MW/UDMA mode for device, in host controller PCI config space. | 
 | 892 |  * | 
 | 893 |  *	LOCKING: | 
 | 894 |  *	None (inherited from caller). | 
 | 895 |  */ | 
 | 896 |  | 
 | 897 | static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev) | 
 | 898 | { | 
 | 899 | 	do_pata_set_dmamode(ap, adev, 0); | 
 | 900 | } | 
 | 901 |  | 
 | 902 | /** | 
 | 903 |  *	ich_set_dmamode - Initialize host controller PATA DMA timings | 
 | 904 |  *	@ap: Port whose timings we are configuring | 
 | 905 |  *	@adev: um | 
 | 906 |  * | 
 | 907 |  *	Set MW/UDMA mode for device, in host controller PCI config space. | 
 | 908 |  * | 
 | 909 |  *	LOCKING: | 
 | 910 |  *	None (inherited from caller). | 
 | 911 |  */ | 
 | 912 |  | 
 | 913 | static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev) | 
 | 914 | { | 
 | 915 | 	do_pata_set_dmamode(ap, adev, 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | } | 
 | 917 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 918 | #define AHCI_PCI_BAR 5 | 
 | 919 | #define AHCI_GLOBAL_CTL 0x04 | 
 | 920 | #define AHCI_ENABLE (1 << 31) | 
 | 921 | static int piix_disable_ahci(struct pci_dev *pdev) | 
 | 922 | { | 
| Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 923 | 	void __iomem *mmio; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | 	u32 tmp; | 
 | 925 | 	int rc = 0; | 
 | 926 |  | 
 | 927 | 	/* BUG: pci_enable_device has not yet been called.  This | 
 | 928 | 	 * works because this device is usually set up by BIOS. | 
 | 929 | 	 */ | 
 | 930 |  | 
| Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 931 | 	if (!pci_resource_start(pdev, AHCI_PCI_BAR) || | 
 | 932 | 	    !pci_resource_len(pdev, AHCI_PCI_BAR)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | 		return 0; | 
| Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 934 |  | 
| Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 935 | 	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | 	if (!mmio) | 
 | 937 | 		return -ENOMEM; | 
| Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 938 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 939 | 	tmp = readl(mmio + AHCI_GLOBAL_CTL); | 
 | 940 | 	if (tmp & AHCI_ENABLE) { | 
 | 941 | 		tmp &= ~AHCI_ENABLE; | 
 | 942 | 		writel(tmp, mmio + AHCI_GLOBAL_CTL); | 
 | 943 |  | 
 | 944 | 		tmp = readl(mmio + AHCI_GLOBAL_CTL); | 
 | 945 | 		if (tmp & AHCI_ENABLE) | 
 | 946 | 			rc = -EIO; | 
 | 947 | 	} | 
| Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 948 |  | 
| Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 949 | 	pci_iounmap(pdev, mmio); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 950 | 	return rc; | 
 | 951 | } | 
 | 952 |  | 
 | 953 | /** | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 954 |  *	piix_check_450nx_errata	-	Check for problem 450NX setup | 
| Randy Dunlap | c893a3a | 2006-01-28 13:15:32 -0500 | [diff] [blame] | 955 |  *	@ata_dev: the PCI device to check | 
| Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 956 |  * | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 957 |  *	Check for the present of 450NX errata #19 and errata #25. If | 
 | 958 |  *	they are found return an error code so we can turn off DMA | 
 | 959 |  */ | 
 | 960 |  | 
 | 961 | static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev) | 
 | 962 | { | 
 | 963 | 	struct pci_dev *pdev = NULL; | 
 | 964 | 	u16 cfg; | 
 | 965 | 	u8 rev; | 
 | 966 | 	int no_piix_dma = 0; | 
| Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 967 |  | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 968 | 	while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) | 
 | 969 | 	{ | 
 | 970 | 		/* Look for 450NX PXB. Check for problem configurations | 
 | 971 | 		   A PCI quirk checks bit 6 already */ | 
 | 972 | 		pci_read_config_byte(pdev, PCI_REVISION_ID, &rev); | 
 | 973 | 		pci_read_config_word(pdev, 0x41, &cfg); | 
 | 974 | 		/* Only on the original revision: IDE DMA can hang */ | 
| Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 975 | 		if (rev == 0x00) | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 976 | 			no_piix_dma = 1; | 
 | 977 | 		/* On all revisions below 5 PXB bus lock must be disabled for IDE */ | 
| Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 978 | 		else if (cfg & (1<<14) && rev < 5) | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 979 | 			no_piix_dma = 2; | 
 | 980 | 	} | 
| Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 981 | 	if (no_piix_dma) | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 982 | 		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n"); | 
| Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 983 | 	if (no_piix_dma == 2) | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 984 | 		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n"); | 
 | 985 | 	return no_piix_dma; | 
| Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 986 | } | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 987 |  | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 988 | static void __devinit piix_init_pcs(struct pci_dev *pdev, | 
| Tejun Heo | 9dd9c16 | 2006-08-22 21:15:58 +0900 | [diff] [blame] | 989 | 				    struct ata_port_info *pinfo, | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 990 | 				    const struct piix_map_db *map_db) | 
 | 991 | { | 
 | 992 | 	u16 pcs, new_pcs; | 
 | 993 |  | 
 | 994 | 	pci_read_config_word(pdev, ICH5_PCS, &pcs); | 
 | 995 |  | 
 | 996 | 	new_pcs = pcs | map_db->port_enable; | 
 | 997 |  | 
 | 998 | 	if (new_pcs != pcs) { | 
 | 999 | 		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs); | 
 | 1000 | 		pci_write_config_word(pdev, ICH5_PCS, new_pcs); | 
 | 1001 | 		msleep(150); | 
 | 1002 | 	} | 
 | 1003 | } | 
 | 1004 |  | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1005 | static void __devinit piix_init_sata_map(struct pci_dev *pdev, | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1006 | 					 struct ata_port_info *pinfo, | 
 | 1007 | 					 const struct piix_map_db *map_db) | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1008 | { | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1009 | 	struct piix_host_priv *hpriv = pinfo[0].private_data; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1010 | 	const unsigned int *map; | 
 | 1011 | 	int i, invalid_map = 0; | 
 | 1012 | 	u8 map_value; | 
 | 1013 |  | 
 | 1014 | 	pci_read_config_byte(pdev, ICH5_PMR, &map_value); | 
 | 1015 |  | 
 | 1016 | 	map = map_db->map[map_value & map_db->mask]; | 
 | 1017 |  | 
 | 1018 | 	dev_printk(KERN_INFO, &pdev->dev, "MAP ["); | 
 | 1019 | 	for (i = 0; i < 4; i++) { | 
 | 1020 | 		switch (map[i]) { | 
 | 1021 | 		case RV: | 
 | 1022 | 			invalid_map = 1; | 
 | 1023 | 			printk(" XX"); | 
 | 1024 | 			break; | 
 | 1025 |  | 
 | 1026 | 		case NA: | 
 | 1027 | 			printk(" --"); | 
 | 1028 | 			break; | 
 | 1029 |  | 
 | 1030 | 		case IDE: | 
 | 1031 | 			WARN_ON((i & 1) || map[i + 1] != IDE); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1032 | 			pinfo[i / 2] = piix_port_info[ich_pata_100]; | 
| Tejun Heo | f814b75f | 2006-08-05 03:59:13 +0900 | [diff] [blame] | 1033 | 			pinfo[i / 2].private_data = hpriv; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1034 | 			i++; | 
 | 1035 | 			printk(" IDE IDE"); | 
 | 1036 | 			break; | 
 | 1037 |  | 
 | 1038 | 		default: | 
 | 1039 | 			printk(" P%d", map[i]); | 
 | 1040 | 			if (i & 1) | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1041 | 				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1042 | 			break; | 
 | 1043 | 		} | 
 | 1044 | 	} | 
 | 1045 | 	printk(" ]\n"); | 
 | 1046 |  | 
 | 1047 | 	if (invalid_map) | 
 | 1048 | 		dev_printk(KERN_ERR, &pdev->dev, | 
 | 1049 | 			   "invalid MAP value %u\n", map_value); | 
 | 1050 |  | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1051 | 	hpriv->map = map; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1052 | } | 
 | 1053 |  | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1054 | /** | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 |  *	piix_init_one - Register PIIX ATA PCI device with kernel services | 
 | 1056 |  *	@pdev: PCI device to register | 
 | 1057 |  *	@ent: Entry in piix_pci_tbl matching with @pdev | 
 | 1058 |  * | 
 | 1059 |  *	Called from kernel PCI layer.  We probe for combined mode (sigh), | 
 | 1060 |  *	and then hand over control to libata, for it to do the rest. | 
 | 1061 |  * | 
 | 1062 |  *	LOCKING: | 
 | 1063 |  *	Inherited from PCI layer (may sleep). | 
 | 1064 |  * | 
 | 1065 |  *	RETURNS: | 
 | 1066 |  *	Zero on success, or -ERRNO value. | 
 | 1067 |  */ | 
 | 1068 |  | 
 | 1069 | static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent) | 
 | 1070 | { | 
 | 1071 | 	static int printed_version; | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1072 | 	struct device *dev = &pdev->dev; | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1073 | 	struct ata_port_info port_info[2]; | 
 | 1074 | 	struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] }; | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1075 | 	struct piix_host_priv *hpriv; | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1076 | 	unsigned long port_flags; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 |  | 
 | 1078 | 	if (!printed_version++) | 
| Jeff Garzik | 6248e64 | 2005-10-30 06:42:18 -0500 | [diff] [blame] | 1079 | 		dev_printk(KERN_DEBUG, &pdev->dev, | 
 | 1080 | 			   "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1081 |  | 
 | 1082 | 	/* no hotplugging support (FIXME) */ | 
 | 1083 | 	if (!in_module_init) | 
 | 1084 | 		return -ENODEV; | 
 | 1085 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1086 | 	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1087 | 	if (!hpriv) | 
 | 1088 | 		return -ENOMEM; | 
 | 1089 |  | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1090 | 	port_info[0] = piix_port_info[ent->driver_data]; | 
 | 1091 | 	port_info[1] = piix_port_info[ent->driver_data]; | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1092 | 	port_info[0].private_data = hpriv; | 
 | 1093 | 	port_info[1].private_data = hpriv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1094 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1095 | 	port_flags = port_info[0].flags; | 
| Tejun Heo | ff0fc14 | 2005-12-18 17:17:07 +0900 | [diff] [blame] | 1096 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1097 | 	if (port_flags & PIIX_FLAG_AHCI) { | 
| Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 1098 | 		u8 tmp; | 
 | 1099 | 		pci_read_config_byte(pdev, PIIX_SCC, &tmp); | 
 | 1100 | 		if (tmp == PIIX_AHCI_DEVICE) { | 
 | 1101 | 			int rc = piix_disable_ahci(pdev); | 
 | 1102 | 			if (rc) | 
 | 1103 | 				return rc; | 
 | 1104 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1105 | 	} | 
 | 1106 |  | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1107 | 	/* Initialize SATA map */ | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1108 | 	if (port_flags & ATA_FLAG_SATA) { | 
| Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1109 | 		piix_init_sata_map(pdev, port_info, | 
 | 1110 | 				   piix_map_db_table[ent->driver_data]); | 
| Tejun Heo | 9dd9c16 | 2006-08-22 21:15:58 +0900 | [diff] [blame] | 1111 | 		piix_init_pcs(pdev, port_info, | 
 | 1112 | 			      piix_map_db_table[ent->driver_data]); | 
| Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 1113 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1114 |  | 
 | 1115 | 	/* On ICH5, some BIOSen disable the interrupt using the | 
 | 1116 | 	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3. | 
 | 1117 | 	 * On ICH6, this bit has the same effect, but only when | 
 | 1118 | 	 * MSI is disabled (and it is disabled, as we don't use | 
 | 1119 | 	 * message-signalled interrupts currently). | 
 | 1120 | 	 */ | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1121 | 	if (port_flags & PIIX_FLAG_CHECKINTR) | 
| Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 1122 | 		pci_intx(pdev, 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1123 |  | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1124 | 	if (piix_check_450nx_errata(pdev)) { | 
 | 1125 | 		/* This writes into the master table but it does not | 
 | 1126 | 		   really matter for this errata as we will apply it to | 
 | 1127 | 		   all the PIIX devices on the board */ | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1128 | 		port_info[0].mwdma_mask = 0; | 
 | 1129 | 		port_info[0].udma_mask = 0; | 
 | 1130 | 		port_info[1].mwdma_mask = 0; | 
 | 1131 | 		port_info[1].udma_mask = 0; | 
| Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1132 | 	} | 
| Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1133 | 	return ata_pci_init_one(pdev, ppinfo, 2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1134 | } | 
 | 1135 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1136 | static int __init piix_init(void) | 
 | 1137 | { | 
 | 1138 | 	int rc; | 
 | 1139 |  | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 1140 | 	DPRINTK("pci_register_driver\n"); | 
 | 1141 | 	rc = pci_register_driver(&piix_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1142 | 	if (rc) | 
 | 1143 | 		return rc; | 
 | 1144 |  | 
 | 1145 | 	in_module_init = 0; | 
 | 1146 |  | 
 | 1147 | 	DPRINTK("done\n"); | 
 | 1148 | 	return 0; | 
 | 1149 | } | 
 | 1150 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1151 | static void __exit piix_exit(void) | 
 | 1152 | { | 
 | 1153 | 	pci_unregister_driver(&piix_pci_driver); | 
 | 1154 | } | 
 | 1155 |  | 
 | 1156 | module_init(piix_init); | 
 | 1157 | module_exit(piix_exit); |