blob: 173c2be14d5d0d748f28c6db40bc8f53e88d189b [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Thara Gopinath1482d8b2010-05-29 22:02:25 +053016#include <linux/opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman24d7b402012-09-06 14:03:08 -070019#include <linux/cpu.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060020
Govindraj.R335aece2012-03-29 09:30:28 -070021#include <asm/system_misc.h>
22
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060023#include <plat/omap-pm.h>
24#include <plat/omap_device.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010025#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060026
Paul Walmsley14164082012-02-02 02:30:50 -070027#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070028#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070029#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070030#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053031#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080032#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053033
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060034static struct omap_device_pm_latency *pm_lats;
35
Paul Walmsley14164082012-02-02 02:30:50 -070036/*
37 * omap_pm_suspend: points to a function that does the SoC-specific
38 * suspend work
39 */
40int (*omap_pm_suspend)(void);
41
Kevin Hilman9cf793f2012-02-20 09:43:30 -080042static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060043{
44 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070045 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060046
47 oh = omap_hwmod_lookup(name);
48 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
49 __func__, name))
50 return -ENODEV;
51
Kevin Hilman3528c582011-07-21 13:48:45 -070052 pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
53 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060054 __func__, name))
55 return -ENODEV;
56
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060057 return 0;
58}
59
60/*
61 * Build omap_devices for processors and bus.
62 */
Kevin Hilman1f3b3722012-03-06 11:38:01 -080063static void __init omap2_init_processor_devices(void)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060064{
Benoit Cousson766e7af2011-08-16 15:03:59 +020065 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053066 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +020067 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053068
Benoit Coussoncbf27662010-08-05 15:22:35 +020069 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +020070 _init_omap_device("l3_main_1");
71 _init_omap_device("dsp");
72 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +020073 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +020074 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +020075 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060076}
77
Rajendra Nayak71a488d2010-12-21 22:37:27 -070078/* Types of sleep_switch used in omap_set_pwrdm_state */
79#define FORCEWAKEUP_SWITCH 0
80#define LOWPOWERSTATE_SWITCH 1
81
Paul Walmsley92206fd2012-02-02 02:38:50 -070082int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
83{
84 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
85 clkdm_allow_idle(clkdm);
86 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
87 atomic_read(&clkdm->usecount) == 0)
88 clkdm_sleep(clkdm);
89 return 0;
90}
91
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053092/*
93 * This sets pwrdm state (other than mpu & core. Currently only ON &
Rajendra Nayak33de32b2010-12-21 22:37:28 -070094 * RET are supported.
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053095 */
Paul Walmsleye68e80932012-01-30 02:47:24 -070096int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053097{
Paul Walmsleye68e80932012-01-30 02:47:24 -070098 u8 curr_pwrst, next_pwrst;
99 int sleep_switch = -1, ret = 0, hwsup = 0;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530100
Paul Walmsleye68e80932012-01-30 02:47:24 -0700101 if (!pwrdm || IS_ERR(pwrdm))
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530102 return -EINVAL;
103
Paul Walmsleye68e80932012-01-30 02:47:24 -0700104 while (!(pwrdm->pwrsts & (1 << pwrst))) {
105 if (pwrst == PWRDM_POWER_OFF)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530106 return ret;
Paul Walmsleye68e80932012-01-30 02:47:24 -0700107 pwrst--;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530108 }
109
Paul Walmsleye68e80932012-01-30 02:47:24 -0700110 next_pwrst = pwrdm_read_next_pwrst(pwrdm);
111 if (next_pwrst == pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530112 return ret;
113
Paul Walmsleye68e80932012-01-30 02:47:24 -0700114 curr_pwrst = pwrdm_read_pwrst(pwrdm);
115 if (curr_pwrst < PWRDM_POWER_ON) {
116 if ((curr_pwrst > pwrst) &&
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700117 (pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
118 sleep_switch = LOWPOWERSTATE_SWITCH;
119 } else {
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600120 hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700121 clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700122 sleep_switch = FORCEWAKEUP_SWITCH;
123 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530124 }
125
Paul Walmsleye68e80932012-01-30 02:47:24 -0700126 ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
127 if (ret)
128 pr_err("%s: unable to set power state of powerdomain: %s\n",
Johan Hovolde9a51902011-08-30 18:48:17 +0200129 __func__, pwrdm->name);
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530130
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700131 switch (sleep_switch) {
132 case FORCEWAKEUP_SWITCH:
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600133 if (hwsup)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700134 clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700135 else
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700136 clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700137 break;
138 case LOWPOWERSTATE_SWITCH:
139 pwrdm_set_lowpwrstchange(pwrdm);
Paul Walmsleye68e80932012-01-30 02:47:24 -0700140 pwrdm_wait_transition(pwrdm);
141 pwrdm_state_switch(pwrdm);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700142 break;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530143 }
144
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530145 return ret;
146}
147
Paul Walmsley14164082012-02-02 02:30:50 -0700148
149
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530150/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200151 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530152 * domains to the voltage as per the opp table. Typically we boot up
153 * at the nominal voltage. So this function finds out the rate of
154 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200155 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530156 * in the opp entry
157 */
158static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200159 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530160{
161 struct voltagedomain *voltdm;
162 struct clk *clk;
163 struct opp *opp;
164 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200165 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530166
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200167 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200168 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530169 goto exit;
170 }
171
Kevin Hilman24d7b402012-09-06 14:03:08 -0700172 if (!strncmp(oh_name, "mpu", 3))
173 /*
174 * All current OMAPs share voltage rail and clock
175 * source, so CPU0 is used to represent the MPU-SS.
176 */
177 dev = get_cpu_device(0);
178 else
179 dev = omap_device_get_by_hwmod_name(oh_name);
180
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200181 if (IS_ERR(dev)) {
182 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
183 __func__, oh_name);
184 goto exit;
185 }
186
Kevin Hilman81a60482011-03-16 14:25:45 -0700187 voltdm = voltdm_lookup(vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530188 if (IS_ERR(voltdm)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200189 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530190 __func__, vdd_name);
191 goto exit;
192 }
193
194 clk = clk_get(NULL, clk_name);
195 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200196 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530197 goto exit;
198 }
199
200 freq = clk->rate;
201 clk_put(clk);
202
NeilBrown6369fd42012-01-09 13:14:12 +1100203 rcu_read_lock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530204 opp = opp_find_freq_ceil(dev, &freq);
205 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100206 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200207 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530208 __func__, vdd_name);
209 goto exit;
210 }
211
212 bootup_volt = opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100213 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530214 if (!bootup_volt) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600215 pr_err("%s: unable to find voltage corresponding to the bootup OPP for vdd_%s\n",
216 __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530217 goto exit;
218 }
219
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700220 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530221 return 0;
222
223exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200224 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530225 return -EINVAL;
226}
227
Paul Walmsley14164082012-02-02 02:30:50 -0700228#ifdef CONFIG_SUSPEND
229static int omap_pm_enter(suspend_state_t suspend_state)
230{
231 int ret = 0;
232
233 if (!omap_pm_suspend)
234 return -ENOENT; /* XXX doublecheck */
235
236 switch (suspend_state) {
237 case PM_SUSPEND_STANDBY:
238 case PM_SUSPEND_MEM:
239 ret = omap_pm_suspend();
240 break;
241 default:
242 ret = -EINVAL;
243 }
244
245 return ret;
246}
247
248static int omap_pm_begin(suspend_state_t state)
249{
250 disable_hlt();
251 if (cpu_is_omap34xx())
252 omap_prcm_irq_prepare();
253 return 0;
254}
255
256static void omap_pm_end(void)
257{
258 enable_hlt();
259 return;
260}
261
262static void omap_pm_finish(void)
263{
264 if (cpu_is_omap34xx())
265 omap_prcm_irq_complete();
266}
267
268static const struct platform_suspend_ops omap_pm_ops = {
269 .begin = omap_pm_begin,
270 .end = omap_pm_end,
271 .enter = omap_pm_enter,
272 .finish = omap_pm_finish,
273 .valid = suspend_valid_only_mem,
274};
275
276#endif /* CONFIG_SUSPEND */
277
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530278static void __init omap3_init_voltages(void)
279{
280 if (!cpu_is_omap34xx())
281 return;
282
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200283 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
284 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530285}
286
Thara Gopinath1376ee12010-05-29 22:02:25 +0530287static void __init omap4_init_voltages(void)
288{
289 if (!cpu_is_omap44xx())
290 return;
291
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200292 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
293 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
294 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530295}
296
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600297static int __init omap2_common_pm_init(void)
298{
Benoit Cousson476b6792011-08-16 11:49:08 +0200299 if (!of_have_populated_dt())
300 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600301 omap_pm_if_init();
302
303 return 0;
304}
Thara Gopinath1cbbe372010-12-20 21:17:21 +0530305postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600306
Shawn Guobbd707a2012-04-26 16:06:50 +0800307int __init omap2_common_pm_late_init(void)
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530308{
Benoit Cousson506d81e2011-12-08 16:47:39 +0100309 /*
310 * In the case of DT, the PMIC and SR initialization will be done using
311 * a completely different mechanism.
312 * Disable this part if a DT blob is available.
313 */
314 if (of_have_populated_dt())
315 return 0;
316
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530317 /* Init the voltage layer */
Kevin Hilman46232a32011-11-23 14:43:01 -0800318 omap_pmic_late_init();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530319 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530320
321 /* Initialize the voltages */
322 omap3_init_voltages();
Thara Gopinath1376ee12010-05-29 22:02:25 +0530323 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530324
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530325 /* Smartreflex device init */
Thara Gopinath0c0a5d62010-05-29 22:02:23 +0530326 omap_devinit_smartreflex();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530327
Paul Walmsley14164082012-02-02 02:30:50 -0700328#ifdef CONFIG_SUSPEND
329 suspend_set_ops(&omap_pm_ops);
330#endif
331
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530332 return 0;
333}